14c3df0ecSJuan Quintela /* 24c3df0ecSJuan Quintela * QEMU IDE Emulation: PCI cmd646 support. 34c3df0ecSJuan Quintela * 44c3df0ecSJuan Quintela * Copyright (c) 2003 Fabrice Bellard 54c3df0ecSJuan Quintela * Copyright (c) 2006 Openedhand Ltd. 64c3df0ecSJuan Quintela * 74c3df0ecSJuan Quintela * Permission is hereby granted, free of charge, to any person obtaining a copy 84c3df0ecSJuan Quintela * of this software and associated documentation files (the "Software"), to deal 94c3df0ecSJuan Quintela * in the Software without restriction, including without limitation the rights 104c3df0ecSJuan Quintela * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 114c3df0ecSJuan Quintela * copies of the Software, and to permit persons to whom the Software is 124c3df0ecSJuan Quintela * furnished to do so, subject to the following conditions: 134c3df0ecSJuan Quintela * 144c3df0ecSJuan Quintela * The above copyright notice and this permission notice shall be included in 154c3df0ecSJuan Quintela * all copies or substantial portions of the Software. 164c3df0ecSJuan Quintela * 174c3df0ecSJuan Quintela * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 184c3df0ecSJuan Quintela * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 194c3df0ecSJuan Quintela * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 204c3df0ecSJuan Quintela * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 214c3df0ecSJuan Quintela * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 224c3df0ecSJuan Quintela * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 234c3df0ecSJuan Quintela * THE SOFTWARE. 244c3df0ecSJuan Quintela */ 254c3df0ecSJuan Quintela #include <hw/hw.h> 260d09e41aSPaolo Bonzini #include <hw/i386/pc.h> 27a2cb15b0SMichael S. Tsirkin #include <hw/pci/pci.h> 280d09e41aSPaolo Bonzini #include <hw/isa/isa.h> 29737e150eSPaolo Bonzini #include "block/block.h" 309c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 319c17d615SPaolo Bonzini #include "sysemu/dma.h" 324c3df0ecSJuan Quintela 334c3df0ecSJuan Quintela #include <hw/ide/pci.h> 344c3df0ecSJuan Quintela 354c3df0ecSJuan Quintela /* CMD646 specific */ 36*5bbc0a70SMark Cave-Ayland #define CFR 0x50 37*5bbc0a70SMark Cave-Ayland #define CFR_INTR_CH0 0x04 3858f16a7bSMark Cave-Ayland #define CNTRL 0x51 3958f16a7bSMark Cave-Ayland #define CNTRL_EN_CH0 0x04 4058f16a7bSMark Cave-Ayland #define CNTRL_EN_CH1 0x08 41*5bbc0a70SMark Cave-Ayland #define ARTTIM23 0x57 42*5bbc0a70SMark Cave-Ayland #define ARTTIM23_INTR_CH1 0x10 434c3df0ecSJuan Quintela #define MRDMODE 0x71 444c3df0ecSJuan Quintela #define MRDMODE_INTR_CH0 0x04 454c3df0ecSJuan Quintela #define MRDMODE_INTR_CH1 0x08 464c3df0ecSJuan Quintela #define MRDMODE_BLK_CH0 0x10 474c3df0ecSJuan Quintela #define MRDMODE_BLK_CH1 0x20 484c3df0ecSJuan Quintela #define UDIDETCR0 0x73 494c3df0ecSJuan Quintela #define UDIDETCR1 0x7B 504c3df0ecSJuan Quintela 514c3df0ecSJuan Quintela static void cmd646_update_irq(PCIIDEState *d); 524c3df0ecSJuan Quintela 53a8170e5eSAvi Kivity static uint64_t cmd646_cmd_read(void *opaque, hwaddr addr, 54a9deb8c6SAvi Kivity unsigned size) 554c3df0ecSJuan Quintela { 56a9deb8c6SAvi Kivity CMD646BAR *cmd646bar = opaque; 574c3df0ecSJuan Quintela 58a9deb8c6SAvi Kivity if (addr != 2 || size != 1) { 59a9deb8c6SAvi Kivity return ((uint64_t)1 << (size * 8)) - 1; 60a9deb8c6SAvi Kivity } 61a9deb8c6SAvi Kivity return ide_status_read(cmd646bar->bus, addr + 2); 62a9deb8c6SAvi Kivity } 63a9deb8c6SAvi Kivity 64a8170e5eSAvi Kivity static void cmd646_cmd_write(void *opaque, hwaddr addr, 65a9deb8c6SAvi Kivity uint64_t data, unsigned size) 66a9deb8c6SAvi Kivity { 67a9deb8c6SAvi Kivity CMD646BAR *cmd646bar = opaque; 68a9deb8c6SAvi Kivity 69a9deb8c6SAvi Kivity if (addr != 2 || size != 1) { 70a9deb8c6SAvi Kivity return; 71a9deb8c6SAvi Kivity } 72a9deb8c6SAvi Kivity ide_cmd_write(cmd646bar->bus, addr + 2, data); 73a9deb8c6SAvi Kivity } 74a9deb8c6SAvi Kivity 75a348f108SStefan Weil static const MemoryRegionOps cmd646_cmd_ops = { 76a9deb8c6SAvi Kivity .read = cmd646_cmd_read, 77a9deb8c6SAvi Kivity .write = cmd646_cmd_write, 78a9deb8c6SAvi Kivity .endianness = DEVICE_LITTLE_ENDIAN, 79a9deb8c6SAvi Kivity }; 80a9deb8c6SAvi Kivity 81a8170e5eSAvi Kivity static uint64_t cmd646_data_read(void *opaque, hwaddr addr, 82a9deb8c6SAvi Kivity unsigned size) 83a9deb8c6SAvi Kivity { 84a9deb8c6SAvi Kivity CMD646BAR *cmd646bar = opaque; 85a9deb8c6SAvi Kivity 86a9deb8c6SAvi Kivity if (size == 1) { 87a9deb8c6SAvi Kivity return ide_ioport_read(cmd646bar->bus, addr); 88a9deb8c6SAvi Kivity } else if (addr == 0) { 89a9deb8c6SAvi Kivity if (size == 2) { 90a9deb8c6SAvi Kivity return ide_data_readw(cmd646bar->bus, addr); 914c3df0ecSJuan Quintela } else { 92a9deb8c6SAvi Kivity return ide_data_readl(cmd646bar->bus, addr); 934c3df0ecSJuan Quintela } 944c3df0ecSJuan Quintela } 95a9deb8c6SAvi Kivity return ((uint64_t)1 << (size * 8)) - 1; 964c3df0ecSJuan Quintela } 974c3df0ecSJuan Quintela 98a8170e5eSAvi Kivity static void cmd646_data_write(void *opaque, hwaddr addr, 99a9deb8c6SAvi Kivity uint64_t data, unsigned size) 10061f58e59SJuan Quintela { 101a9deb8c6SAvi Kivity CMD646BAR *cmd646bar = opaque; 102a9deb8c6SAvi Kivity 103a9deb8c6SAvi Kivity if (size == 1) { 1040ed8b6f6SBlue Swirl ide_ioport_write(cmd646bar->bus, addr, data); 105a9deb8c6SAvi Kivity } else if (addr == 0) { 106a9deb8c6SAvi Kivity if (size == 2) { 1070ed8b6f6SBlue Swirl ide_data_writew(cmd646bar->bus, addr, data); 108a9deb8c6SAvi Kivity } else { 1090ed8b6f6SBlue Swirl ide_data_writel(cmd646bar->bus, addr, data); 110a9deb8c6SAvi Kivity } 111a9deb8c6SAvi Kivity } 112a9deb8c6SAvi Kivity } 113a9deb8c6SAvi Kivity 114a348f108SStefan Weil static const MemoryRegionOps cmd646_data_ops = { 115a9deb8c6SAvi Kivity .read = cmd646_data_read, 116a9deb8c6SAvi Kivity .write = cmd646_data_write, 117a9deb8c6SAvi Kivity .endianness = DEVICE_LITTLE_ENDIAN, 118a9deb8c6SAvi Kivity }; 119a9deb8c6SAvi Kivity 120a9deb8c6SAvi Kivity static void setup_cmd646_bar(PCIIDEState *d, int bus_num) 121a9deb8c6SAvi Kivity { 122a9deb8c6SAvi Kivity IDEBus *bus = &d->bus[bus_num]; 123a9deb8c6SAvi Kivity CMD646BAR *bar = &d->cmd646_bar[bus_num]; 124a9deb8c6SAvi Kivity 125a9deb8c6SAvi Kivity bar->bus = bus; 126a9deb8c6SAvi Kivity bar->pci_dev = d; 1271437c94bSPaolo Bonzini memory_region_init_io(&bar->cmd, OBJECT(d), &cmd646_cmd_ops, bar, 1281437c94bSPaolo Bonzini "cmd646-cmd", 4); 1291437c94bSPaolo Bonzini memory_region_init_io(&bar->data, OBJECT(d), &cmd646_data_ops, bar, 1301437c94bSPaolo Bonzini "cmd646-data", 8); 131a9deb8c6SAvi Kivity } 132a9deb8c6SAvi Kivity 133*5bbc0a70SMark Cave-Ayland static void cmd646_update_dma_interrupts(PCIDevice *pd) 134*5bbc0a70SMark Cave-Ayland { 135*5bbc0a70SMark Cave-Ayland /* Sync DMA interrupt status from UDMA interrupt status */ 136*5bbc0a70SMark Cave-Ayland if (pd->config[MRDMODE] & MRDMODE_INTR_CH0) { 137*5bbc0a70SMark Cave-Ayland pd->config[CFR] |= CFR_INTR_CH0; 138*5bbc0a70SMark Cave-Ayland } else { 139*5bbc0a70SMark Cave-Ayland pd->config[CFR] &= ~CFR_INTR_CH0; 140*5bbc0a70SMark Cave-Ayland } 141*5bbc0a70SMark Cave-Ayland 142*5bbc0a70SMark Cave-Ayland if (pd->config[MRDMODE] & MRDMODE_INTR_CH1) { 143*5bbc0a70SMark Cave-Ayland pd->config[ARTTIM23] |= ARTTIM23_INTR_CH1; 144*5bbc0a70SMark Cave-Ayland } else { 145*5bbc0a70SMark Cave-Ayland pd->config[ARTTIM23] &= ~ARTTIM23_INTR_CH1; 146*5bbc0a70SMark Cave-Ayland } 147*5bbc0a70SMark Cave-Ayland } 148*5bbc0a70SMark Cave-Ayland 149a8170e5eSAvi Kivity static uint64_t bmdma_read(void *opaque, hwaddr addr, 150a9deb8c6SAvi Kivity unsigned size) 151a9deb8c6SAvi Kivity { 152a9deb8c6SAvi Kivity BMDMAState *bm = opaque; 153f6c11d56SAndreas Färber PCIDevice *pci_dev = PCI_DEVICE(bm->pci_dev); 1544c3df0ecSJuan Quintela uint32_t val; 1554c3df0ecSJuan Quintela 156a9deb8c6SAvi Kivity if (size != 1) { 157a9deb8c6SAvi Kivity return ((uint64_t)1 << (size * 8)) - 1; 158a9deb8c6SAvi Kivity } 159a9deb8c6SAvi Kivity 1604c3df0ecSJuan Quintela switch(addr & 3) { 1614c3df0ecSJuan Quintela case 0: 1624c3df0ecSJuan Quintela val = bm->cmd; 1634c3df0ecSJuan Quintela break; 1644c3df0ecSJuan Quintela case 1: 165f6c11d56SAndreas Färber val = pci_dev->config[MRDMODE]; 1664c3df0ecSJuan Quintela break; 1674c3df0ecSJuan Quintela case 2: 1684c3df0ecSJuan Quintela val = bm->status; 1694c3df0ecSJuan Quintela break; 1704c3df0ecSJuan Quintela case 3: 171f6c11d56SAndreas Färber if (bm == &bm->pci_dev->bmdma[0]) { 172f6c11d56SAndreas Färber val = pci_dev->config[UDIDETCR0]; 1734c3df0ecSJuan Quintela } else { 174f6c11d56SAndreas Färber val = pci_dev->config[UDIDETCR1]; 1754c3df0ecSJuan Quintela } 1764c3df0ecSJuan Quintela break; 1774c3df0ecSJuan Quintela default: 1784c3df0ecSJuan Quintela val = 0xff; 1794c3df0ecSJuan Quintela break; 1804c3df0ecSJuan Quintela } 1814c3df0ecSJuan Quintela #ifdef DEBUG_IDE 182721da65cSMark Cave-Ayland printf("bmdma: readb " TARGET_FMT_plx " : 0x%02x\n", addr, val); 1834c3df0ecSJuan Quintela #endif 1844c3df0ecSJuan Quintela return val; 1854c3df0ecSJuan Quintela } 1864c3df0ecSJuan Quintela 187a8170e5eSAvi Kivity static void bmdma_write(void *opaque, hwaddr addr, 188a9deb8c6SAvi Kivity uint64_t val, unsigned size) 1894c3df0ecSJuan Quintela { 190a9deb8c6SAvi Kivity BMDMAState *bm = opaque; 191f6c11d56SAndreas Färber PCIDevice *pci_dev = PCI_DEVICE(bm->pci_dev); 19270ae65f5SIgor V. Kovalenko 193a9deb8c6SAvi Kivity if (size != 1) { 194a9deb8c6SAvi Kivity return; 19570ae65f5SIgor V. Kovalenko } 19670ae65f5SIgor V. Kovalenko 1974c3df0ecSJuan Quintela #ifdef DEBUG_IDE 198721da65cSMark Cave-Ayland printf("bmdma: writeb " TARGET_FMT_plx " : 0x%" PRIx64 "\n", addr, val); 1994c3df0ecSJuan Quintela #endif 2004c3df0ecSJuan Quintela switch(addr & 3) { 20150a48094SIgor V. Kovalenko case 0: 202a9deb8c6SAvi Kivity bmdma_cmd_writeb(bm, val); 20350a48094SIgor V. Kovalenko break; 2044c3df0ecSJuan Quintela case 1: 205f6c11d56SAndreas Färber pci_dev->config[MRDMODE] = 206f6c11d56SAndreas Färber (pci_dev->config[MRDMODE] & ~0x30) | (val & 0x30); 207*5bbc0a70SMark Cave-Ayland cmd646_update_dma_interrupts(pci_dev); 208f6c11d56SAndreas Färber cmd646_update_irq(bm->pci_dev); 2094c3df0ecSJuan Quintela break; 2104c3df0ecSJuan Quintela case 2: 2114c3df0ecSJuan Quintela bm->status = (val & 0x60) | (bm->status & 1) | (bm->status & ~val & 0x06); 2124c3df0ecSJuan Quintela break; 2134c3df0ecSJuan Quintela case 3: 214f6c11d56SAndreas Färber if (bm == &bm->pci_dev->bmdma[0]) { 215f6c11d56SAndreas Färber pci_dev->config[UDIDETCR0] = val; 216f6c11d56SAndreas Färber } else { 217f6c11d56SAndreas Färber pci_dev->config[UDIDETCR1] = val; 218f6c11d56SAndreas Färber } 2194c3df0ecSJuan Quintela break; 2204c3df0ecSJuan Quintela } 2214c3df0ecSJuan Quintela } 2224c3df0ecSJuan Quintela 223a348f108SStefan Weil static const MemoryRegionOps cmd646_bmdma_ops = { 224a9deb8c6SAvi Kivity .read = bmdma_read, 225a9deb8c6SAvi Kivity .write = bmdma_write, 226a9deb8c6SAvi Kivity }; 227a9deb8c6SAvi Kivity 228a9deb8c6SAvi Kivity static void bmdma_setup_bar(PCIIDEState *d) 22970ae65f5SIgor V. Kovalenko { 230a9deb8c6SAvi Kivity BMDMAState *bm; 2314c3df0ecSJuan Quintela int i; 2324c3df0ecSJuan Quintela 2331437c94bSPaolo Bonzini memory_region_init(&d->bmdma_bar, OBJECT(d), "cmd646-bmdma", 16); 2344c3df0ecSJuan Quintela for(i = 0;i < 2; i++) { 235a9deb8c6SAvi Kivity bm = &d->bmdma[i]; 2361437c94bSPaolo Bonzini memory_region_init_io(&bm->extra_io, OBJECT(d), &cmd646_bmdma_ops, bm, 237a9deb8c6SAvi Kivity "cmd646-bmdma-bus", 4); 238a9deb8c6SAvi Kivity memory_region_add_subregion(&d->bmdma_bar, i * 8, &bm->extra_io); 2391437c94bSPaolo Bonzini memory_region_init_io(&bm->addr_ioport, OBJECT(d), 2401437c94bSPaolo Bonzini &bmdma_addr_ioport_ops, bm, 241a9deb8c6SAvi Kivity "cmd646-bmdma-ioport", 4); 242a9deb8c6SAvi Kivity memory_region_add_subregion(&d->bmdma_bar, i * 8 + 4, &bm->addr_ioport); 2434c3df0ecSJuan Quintela } 2444c3df0ecSJuan Quintela } 2454c3df0ecSJuan Quintela 2464c3df0ecSJuan Quintela /* XXX: call it also when the MRDMODE is changed from the PCI config 2474c3df0ecSJuan Quintela registers */ 2484c3df0ecSJuan Quintela static void cmd646_update_irq(PCIIDEState *d) 2494c3df0ecSJuan Quintela { 250f6c11d56SAndreas Färber PCIDevice *pd = PCI_DEVICE(d); 2514c3df0ecSJuan Quintela int pci_level; 252f6c11d56SAndreas Färber 253f6c11d56SAndreas Färber pci_level = ((pd->config[MRDMODE] & MRDMODE_INTR_CH0) && 254f6c11d56SAndreas Färber !(pd->config[MRDMODE] & MRDMODE_BLK_CH0)) || 255f6c11d56SAndreas Färber ((pd->config[MRDMODE] & MRDMODE_INTR_CH1) && 256f6c11d56SAndreas Färber !(pd->config[MRDMODE] & MRDMODE_BLK_CH1)); 2579e64f8a3SMarcel Apfelbaum pci_set_irq(pd, pci_level); 2584c3df0ecSJuan Quintela } 2594c3df0ecSJuan Quintela 2604c3df0ecSJuan Quintela /* the PCI irq level is the logical OR of the two channels */ 2614c3df0ecSJuan Quintela static void cmd646_set_irq(void *opaque, int channel, int level) 2624c3df0ecSJuan Quintela { 2634c3df0ecSJuan Quintela PCIIDEState *d = opaque; 264f6c11d56SAndreas Färber PCIDevice *pd = PCI_DEVICE(d); 2654c3df0ecSJuan Quintela int irq_mask; 2664c3df0ecSJuan Quintela 2674c3df0ecSJuan Quintela irq_mask = MRDMODE_INTR_CH0 << channel; 268f6c11d56SAndreas Färber if (level) { 269f6c11d56SAndreas Färber pd->config[MRDMODE] |= irq_mask; 270f6c11d56SAndreas Färber } else { 271f6c11d56SAndreas Färber pd->config[MRDMODE] &= ~irq_mask; 272f6c11d56SAndreas Färber } 273*5bbc0a70SMark Cave-Ayland cmd646_update_dma_interrupts(pd); 2744c3df0ecSJuan Quintela cmd646_update_irq(d); 2754c3df0ecSJuan Quintela } 2764c3df0ecSJuan Quintela 2774c3df0ecSJuan Quintela static void cmd646_reset(void *opaque) 2784c3df0ecSJuan Quintela { 2794c3df0ecSJuan Quintela PCIIDEState *d = opaque; 2804c3df0ecSJuan Quintela unsigned int i; 2814c3df0ecSJuan Quintela 2824a643563SBlue Swirl for (i = 0; i < 2; i++) { 2834a643563SBlue Swirl ide_bus_reset(&d->bus[i]); 2844a643563SBlue Swirl } 2854c3df0ecSJuan Quintela } 2864c3df0ecSJuan Quintela 2874c3df0ecSJuan Quintela /* CMD646 PCI IDE controller */ 2884c3df0ecSJuan Quintela static int pci_cmd646_ide_initfn(PCIDevice *dev) 2894c3df0ecSJuan Quintela { 290f6c11d56SAndreas Färber PCIIDEState *d = PCI_IDE(dev); 291f6c11d56SAndreas Färber uint8_t *pci_conf = dev->config; 2924c3df0ecSJuan Quintela qemu_irq *irq; 29361d9d6b0SStefan Hajnoczi int i; 2944c3df0ecSJuan Quintela 295409570a7SMichael S. Tsirkin pci_conf[PCI_CLASS_PROG] = 0x8f; 2964c3df0ecSJuan Quintela 29758f16a7bSMark Cave-Ayland pci_conf[CNTRL] = CNTRL_EN_CH0; // enable IDE0 2984c3df0ecSJuan Quintela if (d->secondary) { 2994c3df0ecSJuan Quintela /* XXX: if not enabled, really disable the seconday IDE controller */ 30058f16a7bSMark Cave-Ayland pci_conf[CNTRL] |= CNTRL_EN_CH1; /* enable IDE1 */ 3014c3df0ecSJuan Quintela } 3024c3df0ecSJuan Quintela 303a9deb8c6SAvi Kivity setup_cmd646_bar(d, 0); 304a9deb8c6SAvi Kivity setup_cmd646_bar(d, 1); 305e824b2ccSAvi Kivity pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &d->cmd646_bar[0].data); 306e824b2ccSAvi Kivity pci_register_bar(dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &d->cmd646_bar[0].cmd); 307e824b2ccSAvi Kivity pci_register_bar(dev, 2, PCI_BASE_ADDRESS_SPACE_IO, &d->cmd646_bar[1].data); 308e824b2ccSAvi Kivity pci_register_bar(dev, 3, PCI_BASE_ADDRESS_SPACE_IO, &d->cmd646_bar[1].cmd); 309a9deb8c6SAvi Kivity bmdma_setup_bar(d); 310e824b2ccSAvi Kivity pci_register_bar(dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &d->bmdma_bar); 3114c3df0ecSJuan Quintela 312409570a7SMichael S. Tsirkin /* TODO: RST# value should be 0 */ 313409570a7SMichael S. Tsirkin pci_conf[PCI_INTERRUPT_PIN] = 0x01; // interrupt on pin 1 3144c3df0ecSJuan Quintela 3154c3df0ecSJuan Quintela irq = qemu_allocate_irqs(cmd646_set_irq, d, 2); 31661d9d6b0SStefan Hajnoczi for (i = 0; i < 2; i++) { 317c6baf942SAndreas Färber ide_bus_new(&d->bus[i], sizeof(d->bus[i]), DEVICE(dev), i, 2); 31861d9d6b0SStefan Hajnoczi ide_init2(&d->bus[i], irq[i]); 31961d9d6b0SStefan Hajnoczi 320a9deb8c6SAvi Kivity bmdma_init(&d->bus[i], &d->bmdma[i], d); 321f56b18c0SKevin Wolf d->bmdma[i].bus = &d->bus[i]; 32261d9d6b0SStefan Hajnoczi qemu_add_vm_change_state_handler(d->bus[i].dma->ops->restart_cb, 323f56b18c0SKevin Wolf &d->bmdma[i].dma); 32461d9d6b0SStefan Hajnoczi } 3254c3df0ecSJuan Quintela 326f6c11d56SAndreas Färber vmstate_register(DEVICE(dev), 0, &vmstate_ide_pci, d); 3274c3df0ecSJuan Quintela qemu_register_reset(cmd646_reset, d); 3284c3df0ecSJuan Quintela return 0; 3294c3df0ecSJuan Quintela } 3304c3df0ecSJuan Quintela 331f90c2bcdSAlex Williamson static void pci_cmd646_ide_exitfn(PCIDevice *dev) 332a9deb8c6SAvi Kivity { 333f6c11d56SAndreas Färber PCIIDEState *d = PCI_IDE(dev); 334a9deb8c6SAvi Kivity unsigned i; 335a9deb8c6SAvi Kivity 336a9deb8c6SAvi Kivity for (i = 0; i < 2; ++i) { 337a9deb8c6SAvi Kivity memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].extra_io); 338a9deb8c6SAvi Kivity memory_region_destroy(&d->bmdma[i].extra_io); 339a9deb8c6SAvi Kivity memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].addr_ioport); 340a9deb8c6SAvi Kivity memory_region_destroy(&d->bmdma[i].addr_ioport); 341a9deb8c6SAvi Kivity memory_region_destroy(&d->cmd646_bar[i].cmd); 342a9deb8c6SAvi Kivity memory_region_destroy(&d->cmd646_bar[i].data); 343a9deb8c6SAvi Kivity } 344a9deb8c6SAvi Kivity memory_region_destroy(&d->bmdma_bar); 345a9deb8c6SAvi Kivity } 346a9deb8c6SAvi Kivity 3474c3df0ecSJuan Quintela void pci_cmd646_ide_init(PCIBus *bus, DriveInfo **hd_table, 3484c3df0ecSJuan Quintela int secondary_ide_enabled) 3494c3df0ecSJuan Quintela { 3504c3df0ecSJuan Quintela PCIDevice *dev; 3514c3df0ecSJuan Quintela 352556cd098SMarkus Armbruster dev = pci_create(bus, -1, "cmd646-ide"); 3534c3df0ecSJuan Quintela qdev_prop_set_uint32(&dev->qdev, "secondary", secondary_ide_enabled); 3544c3df0ecSJuan Quintela qdev_init_nofail(&dev->qdev); 3554c3df0ecSJuan Quintela 3564c3df0ecSJuan Quintela pci_ide_create_devs(dev, hd_table); 3574c3df0ecSJuan Quintela } 3584c3df0ecSJuan Quintela 35940021f08SAnthony Liguori static Property cmd646_ide_properties[] = { 3604c3df0ecSJuan Quintela DEFINE_PROP_UINT32("secondary", PCIIDEState, secondary, 0), 3614c3df0ecSJuan Quintela DEFINE_PROP_END_OF_LIST(), 36240021f08SAnthony Liguori }; 36340021f08SAnthony Liguori 36440021f08SAnthony Liguori static void cmd646_ide_class_init(ObjectClass *klass, void *data) 36540021f08SAnthony Liguori { 36639bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 36740021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 36840021f08SAnthony Liguori 36940021f08SAnthony Liguori k->init = pci_cmd646_ide_initfn; 37040021f08SAnthony Liguori k->exit = pci_cmd646_ide_exitfn; 37140021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_CMD; 37240021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_CMD_646; 37340021f08SAnthony Liguori k->revision = 0x07; 37440021f08SAnthony Liguori k->class_id = PCI_CLASS_STORAGE_IDE; 37539bffca2SAnthony Liguori dc->props = cmd646_ide_properties; 37640021f08SAnthony Liguori } 37740021f08SAnthony Liguori 3788c43a6f0SAndreas Färber static const TypeInfo cmd646_ide_info = { 37940021f08SAnthony Liguori .name = "cmd646-ide", 380f6c11d56SAndreas Färber .parent = TYPE_PCI_IDE, 38140021f08SAnthony Liguori .class_init = cmd646_ide_class_init, 3824c3df0ecSJuan Quintela }; 3834c3df0ecSJuan Quintela 38483f7d43aSAndreas Färber static void cmd646_ide_register_types(void) 3854c3df0ecSJuan Quintela { 38639bffca2SAnthony Liguori type_register_static(&cmd646_ide_info); 3874c3df0ecSJuan Quintela } 38883f7d43aSAndreas Färber 38983f7d43aSAndreas Färber type_init(cmd646_ide_register_types) 390