xref: /qemu/hw/ide/cmd646.c (revision 58f16a7b47e0e8418b1222b6adc08d2b7079a4c0)
14c3df0ecSJuan Quintela /*
24c3df0ecSJuan Quintela  * QEMU IDE Emulation: PCI cmd646 support.
34c3df0ecSJuan Quintela  *
44c3df0ecSJuan Quintela  * Copyright (c) 2003 Fabrice Bellard
54c3df0ecSJuan Quintela  * Copyright (c) 2006 Openedhand Ltd.
64c3df0ecSJuan Quintela  *
74c3df0ecSJuan Quintela  * Permission is hereby granted, free of charge, to any person obtaining a copy
84c3df0ecSJuan Quintela  * of this software and associated documentation files (the "Software"), to deal
94c3df0ecSJuan Quintela  * in the Software without restriction, including without limitation the rights
104c3df0ecSJuan Quintela  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
114c3df0ecSJuan Quintela  * copies of the Software, and to permit persons to whom the Software is
124c3df0ecSJuan Quintela  * furnished to do so, subject to the following conditions:
134c3df0ecSJuan Quintela  *
144c3df0ecSJuan Quintela  * The above copyright notice and this permission notice shall be included in
154c3df0ecSJuan Quintela  * all copies or substantial portions of the Software.
164c3df0ecSJuan Quintela  *
174c3df0ecSJuan Quintela  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
184c3df0ecSJuan Quintela  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
194c3df0ecSJuan Quintela  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
204c3df0ecSJuan Quintela  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
214c3df0ecSJuan Quintela  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
224c3df0ecSJuan Quintela  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
234c3df0ecSJuan Quintela  * THE SOFTWARE.
244c3df0ecSJuan Quintela  */
254c3df0ecSJuan Quintela #include <hw/hw.h>
260d09e41aSPaolo Bonzini #include <hw/i386/pc.h>
27a2cb15b0SMichael S. Tsirkin #include <hw/pci/pci.h>
280d09e41aSPaolo Bonzini #include <hw/isa/isa.h>
29737e150eSPaolo Bonzini #include "block/block.h"
309c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
319c17d615SPaolo Bonzini #include "sysemu/dma.h"
324c3df0ecSJuan Quintela 
334c3df0ecSJuan Quintela #include <hw/ide/pci.h>
344c3df0ecSJuan Quintela 
354c3df0ecSJuan Quintela /* CMD646 specific */
36*58f16a7bSMark Cave-Ayland #define CNTRL		0x51
37*58f16a7bSMark Cave-Ayland #define   CNTRL_EN_CH0	0x04
38*58f16a7bSMark Cave-Ayland #define   CNTRL_EN_CH1	0x08
394c3df0ecSJuan Quintela #define MRDMODE		0x71
404c3df0ecSJuan Quintela #define   MRDMODE_INTR_CH0	0x04
414c3df0ecSJuan Quintela #define   MRDMODE_INTR_CH1	0x08
424c3df0ecSJuan Quintela #define   MRDMODE_BLK_CH0	0x10
434c3df0ecSJuan Quintela #define   MRDMODE_BLK_CH1	0x20
444c3df0ecSJuan Quintela #define UDIDETCR0	0x73
454c3df0ecSJuan Quintela #define UDIDETCR1	0x7B
464c3df0ecSJuan Quintela 
474c3df0ecSJuan Quintela static void cmd646_update_irq(PCIIDEState *d);
484c3df0ecSJuan Quintela 
49a8170e5eSAvi Kivity static uint64_t cmd646_cmd_read(void *opaque, hwaddr addr,
50a9deb8c6SAvi Kivity                                 unsigned size)
514c3df0ecSJuan Quintela {
52a9deb8c6SAvi Kivity     CMD646BAR *cmd646bar = opaque;
534c3df0ecSJuan Quintela 
54a9deb8c6SAvi Kivity     if (addr != 2 || size != 1) {
55a9deb8c6SAvi Kivity         return ((uint64_t)1 << (size * 8)) - 1;
56a9deb8c6SAvi Kivity     }
57a9deb8c6SAvi Kivity     return ide_status_read(cmd646bar->bus, addr + 2);
58a9deb8c6SAvi Kivity }
59a9deb8c6SAvi Kivity 
60a8170e5eSAvi Kivity static void cmd646_cmd_write(void *opaque, hwaddr addr,
61a9deb8c6SAvi Kivity                              uint64_t data, unsigned size)
62a9deb8c6SAvi Kivity {
63a9deb8c6SAvi Kivity     CMD646BAR *cmd646bar = opaque;
64a9deb8c6SAvi Kivity 
65a9deb8c6SAvi Kivity     if (addr != 2 || size != 1) {
66a9deb8c6SAvi Kivity         return;
67a9deb8c6SAvi Kivity     }
68a9deb8c6SAvi Kivity     ide_cmd_write(cmd646bar->bus, addr + 2, data);
69a9deb8c6SAvi Kivity }
70a9deb8c6SAvi Kivity 
71a348f108SStefan Weil static const MemoryRegionOps cmd646_cmd_ops = {
72a9deb8c6SAvi Kivity     .read = cmd646_cmd_read,
73a9deb8c6SAvi Kivity     .write = cmd646_cmd_write,
74a9deb8c6SAvi Kivity     .endianness = DEVICE_LITTLE_ENDIAN,
75a9deb8c6SAvi Kivity };
76a9deb8c6SAvi Kivity 
77a8170e5eSAvi Kivity static uint64_t cmd646_data_read(void *opaque, hwaddr addr,
78a9deb8c6SAvi Kivity                                  unsigned size)
79a9deb8c6SAvi Kivity {
80a9deb8c6SAvi Kivity     CMD646BAR *cmd646bar = opaque;
81a9deb8c6SAvi Kivity 
82a9deb8c6SAvi Kivity     if (size == 1) {
83a9deb8c6SAvi Kivity         return ide_ioport_read(cmd646bar->bus, addr);
84a9deb8c6SAvi Kivity     } else if (addr == 0) {
85a9deb8c6SAvi Kivity         if (size == 2) {
86a9deb8c6SAvi Kivity             return ide_data_readw(cmd646bar->bus, addr);
874c3df0ecSJuan Quintela         } else {
88a9deb8c6SAvi Kivity             return ide_data_readl(cmd646bar->bus, addr);
894c3df0ecSJuan Quintela         }
904c3df0ecSJuan Quintela     }
91a9deb8c6SAvi Kivity     return ((uint64_t)1 << (size * 8)) - 1;
924c3df0ecSJuan Quintela }
934c3df0ecSJuan Quintela 
94a8170e5eSAvi Kivity static void cmd646_data_write(void *opaque, hwaddr addr,
95a9deb8c6SAvi Kivity                              uint64_t data, unsigned size)
9661f58e59SJuan Quintela {
97a9deb8c6SAvi Kivity     CMD646BAR *cmd646bar = opaque;
98a9deb8c6SAvi Kivity 
99a9deb8c6SAvi Kivity     if (size == 1) {
1000ed8b6f6SBlue Swirl         ide_ioport_write(cmd646bar->bus, addr, data);
101a9deb8c6SAvi Kivity     } else if (addr == 0) {
102a9deb8c6SAvi Kivity         if (size == 2) {
1030ed8b6f6SBlue Swirl             ide_data_writew(cmd646bar->bus, addr, data);
104a9deb8c6SAvi Kivity         } else {
1050ed8b6f6SBlue Swirl             ide_data_writel(cmd646bar->bus, addr, data);
106a9deb8c6SAvi Kivity         }
107a9deb8c6SAvi Kivity     }
108a9deb8c6SAvi Kivity }
109a9deb8c6SAvi Kivity 
110a348f108SStefan Weil static const MemoryRegionOps cmd646_data_ops = {
111a9deb8c6SAvi Kivity     .read = cmd646_data_read,
112a9deb8c6SAvi Kivity     .write = cmd646_data_write,
113a9deb8c6SAvi Kivity     .endianness = DEVICE_LITTLE_ENDIAN,
114a9deb8c6SAvi Kivity };
115a9deb8c6SAvi Kivity 
116a9deb8c6SAvi Kivity static void setup_cmd646_bar(PCIIDEState *d, int bus_num)
117a9deb8c6SAvi Kivity {
118a9deb8c6SAvi Kivity     IDEBus *bus = &d->bus[bus_num];
119a9deb8c6SAvi Kivity     CMD646BAR *bar = &d->cmd646_bar[bus_num];
120a9deb8c6SAvi Kivity 
121a9deb8c6SAvi Kivity     bar->bus = bus;
122a9deb8c6SAvi Kivity     bar->pci_dev = d;
1231437c94bSPaolo Bonzini     memory_region_init_io(&bar->cmd, OBJECT(d), &cmd646_cmd_ops, bar,
1241437c94bSPaolo Bonzini                           "cmd646-cmd", 4);
1251437c94bSPaolo Bonzini     memory_region_init_io(&bar->data, OBJECT(d), &cmd646_data_ops, bar,
1261437c94bSPaolo Bonzini                           "cmd646-data", 8);
127a9deb8c6SAvi Kivity }
128a9deb8c6SAvi Kivity 
129a8170e5eSAvi Kivity static uint64_t bmdma_read(void *opaque, hwaddr addr,
130a9deb8c6SAvi Kivity                            unsigned size)
131a9deb8c6SAvi Kivity {
132a9deb8c6SAvi Kivity     BMDMAState *bm = opaque;
133f6c11d56SAndreas Färber     PCIDevice *pci_dev = PCI_DEVICE(bm->pci_dev);
1344c3df0ecSJuan Quintela     uint32_t val;
1354c3df0ecSJuan Quintela 
136a9deb8c6SAvi Kivity     if (size != 1) {
137a9deb8c6SAvi Kivity         return ((uint64_t)1 << (size * 8)) - 1;
138a9deb8c6SAvi Kivity     }
139a9deb8c6SAvi Kivity 
1404c3df0ecSJuan Quintela     switch(addr & 3) {
1414c3df0ecSJuan Quintela     case 0:
1424c3df0ecSJuan Quintela         val = bm->cmd;
1434c3df0ecSJuan Quintela         break;
1444c3df0ecSJuan Quintela     case 1:
145f6c11d56SAndreas Färber         val = pci_dev->config[MRDMODE];
1464c3df0ecSJuan Quintela         break;
1474c3df0ecSJuan Quintela     case 2:
1484c3df0ecSJuan Quintela         val = bm->status;
1494c3df0ecSJuan Quintela         break;
1504c3df0ecSJuan Quintela     case 3:
151f6c11d56SAndreas Färber         if (bm == &bm->pci_dev->bmdma[0]) {
152f6c11d56SAndreas Färber             val = pci_dev->config[UDIDETCR0];
1534c3df0ecSJuan Quintela         } else {
154f6c11d56SAndreas Färber             val = pci_dev->config[UDIDETCR1];
1554c3df0ecSJuan Quintela         }
1564c3df0ecSJuan Quintela         break;
1574c3df0ecSJuan Quintela     default:
1584c3df0ecSJuan Quintela         val = 0xff;
1594c3df0ecSJuan Quintela         break;
1604c3df0ecSJuan Quintela     }
1614c3df0ecSJuan Quintela #ifdef DEBUG_IDE
162721da65cSMark Cave-Ayland     printf("bmdma: readb " TARGET_FMT_plx " : 0x%02x\n", addr, val);
1634c3df0ecSJuan Quintela #endif
1644c3df0ecSJuan Quintela     return val;
1654c3df0ecSJuan Quintela }
1664c3df0ecSJuan Quintela 
167a8170e5eSAvi Kivity static void bmdma_write(void *opaque, hwaddr addr,
168a9deb8c6SAvi Kivity                         uint64_t val, unsigned size)
1694c3df0ecSJuan Quintela {
170a9deb8c6SAvi Kivity     BMDMAState *bm = opaque;
171f6c11d56SAndreas Färber     PCIDevice *pci_dev = PCI_DEVICE(bm->pci_dev);
17270ae65f5SIgor V. Kovalenko 
173a9deb8c6SAvi Kivity     if (size != 1) {
174a9deb8c6SAvi Kivity         return;
17570ae65f5SIgor V. Kovalenko     }
17670ae65f5SIgor V. Kovalenko 
1774c3df0ecSJuan Quintela #ifdef DEBUG_IDE
178721da65cSMark Cave-Ayland     printf("bmdma: writeb " TARGET_FMT_plx " : 0x%" PRIx64 "\n", addr, val);
1794c3df0ecSJuan Quintela #endif
1804c3df0ecSJuan Quintela     switch(addr & 3) {
18150a48094SIgor V. Kovalenko     case 0:
182a9deb8c6SAvi Kivity         bmdma_cmd_writeb(bm, val);
18350a48094SIgor V. Kovalenko         break;
1844c3df0ecSJuan Quintela     case 1:
185f6c11d56SAndreas Färber         pci_dev->config[MRDMODE] =
186f6c11d56SAndreas Färber             (pci_dev->config[MRDMODE] & ~0x30) | (val & 0x30);
187f6c11d56SAndreas Färber         cmd646_update_irq(bm->pci_dev);
1884c3df0ecSJuan Quintela         break;
1894c3df0ecSJuan Quintela     case 2:
1904c3df0ecSJuan Quintela         bm->status = (val & 0x60) | (bm->status & 1) | (bm->status & ~val & 0x06);
1914c3df0ecSJuan Quintela         break;
1924c3df0ecSJuan Quintela     case 3:
193f6c11d56SAndreas Färber         if (bm == &bm->pci_dev->bmdma[0]) {
194f6c11d56SAndreas Färber             pci_dev->config[UDIDETCR0] = val;
195f6c11d56SAndreas Färber         } else {
196f6c11d56SAndreas Färber             pci_dev->config[UDIDETCR1] = val;
197f6c11d56SAndreas Färber         }
1984c3df0ecSJuan Quintela         break;
1994c3df0ecSJuan Quintela     }
2004c3df0ecSJuan Quintela }
2014c3df0ecSJuan Quintela 
202a348f108SStefan Weil static const MemoryRegionOps cmd646_bmdma_ops = {
203a9deb8c6SAvi Kivity     .read = bmdma_read,
204a9deb8c6SAvi Kivity     .write = bmdma_write,
205a9deb8c6SAvi Kivity };
206a9deb8c6SAvi Kivity 
207a9deb8c6SAvi Kivity static void bmdma_setup_bar(PCIIDEState *d)
20870ae65f5SIgor V. Kovalenko {
209a9deb8c6SAvi Kivity     BMDMAState *bm;
2104c3df0ecSJuan Quintela     int i;
2114c3df0ecSJuan Quintela 
2121437c94bSPaolo Bonzini     memory_region_init(&d->bmdma_bar, OBJECT(d), "cmd646-bmdma", 16);
2134c3df0ecSJuan Quintela     for(i = 0;i < 2; i++) {
214a9deb8c6SAvi Kivity         bm = &d->bmdma[i];
2151437c94bSPaolo Bonzini         memory_region_init_io(&bm->extra_io, OBJECT(d), &cmd646_bmdma_ops, bm,
216a9deb8c6SAvi Kivity                               "cmd646-bmdma-bus", 4);
217a9deb8c6SAvi Kivity         memory_region_add_subregion(&d->bmdma_bar, i * 8, &bm->extra_io);
2181437c94bSPaolo Bonzini         memory_region_init_io(&bm->addr_ioport, OBJECT(d),
2191437c94bSPaolo Bonzini                               &bmdma_addr_ioport_ops, bm,
220a9deb8c6SAvi Kivity                               "cmd646-bmdma-ioport", 4);
221a9deb8c6SAvi Kivity         memory_region_add_subregion(&d->bmdma_bar, i * 8 + 4, &bm->addr_ioport);
2224c3df0ecSJuan Quintela     }
2234c3df0ecSJuan Quintela }
2244c3df0ecSJuan Quintela 
2254c3df0ecSJuan Quintela /* XXX: call it also when the MRDMODE is changed from the PCI config
2264c3df0ecSJuan Quintela    registers */
2274c3df0ecSJuan Quintela static void cmd646_update_irq(PCIIDEState *d)
2284c3df0ecSJuan Quintela {
229f6c11d56SAndreas Färber     PCIDevice *pd = PCI_DEVICE(d);
2304c3df0ecSJuan Quintela     int pci_level;
231f6c11d56SAndreas Färber 
232f6c11d56SAndreas Färber     pci_level = ((pd->config[MRDMODE] & MRDMODE_INTR_CH0) &&
233f6c11d56SAndreas Färber                  !(pd->config[MRDMODE] & MRDMODE_BLK_CH0)) ||
234f6c11d56SAndreas Färber         ((pd->config[MRDMODE] & MRDMODE_INTR_CH1) &&
235f6c11d56SAndreas Färber          !(pd->config[MRDMODE] & MRDMODE_BLK_CH1));
2369e64f8a3SMarcel Apfelbaum     pci_set_irq(pd, pci_level);
2374c3df0ecSJuan Quintela }
2384c3df0ecSJuan Quintela 
2394c3df0ecSJuan Quintela /* the PCI irq level is the logical OR of the two channels */
2404c3df0ecSJuan Quintela static void cmd646_set_irq(void *opaque, int channel, int level)
2414c3df0ecSJuan Quintela {
2424c3df0ecSJuan Quintela     PCIIDEState *d = opaque;
243f6c11d56SAndreas Färber     PCIDevice *pd = PCI_DEVICE(d);
2444c3df0ecSJuan Quintela     int irq_mask;
2454c3df0ecSJuan Quintela 
2464c3df0ecSJuan Quintela     irq_mask = MRDMODE_INTR_CH0 << channel;
247f6c11d56SAndreas Färber     if (level) {
248f6c11d56SAndreas Färber         pd->config[MRDMODE] |= irq_mask;
249f6c11d56SAndreas Färber     } else {
250f6c11d56SAndreas Färber         pd->config[MRDMODE] &= ~irq_mask;
251f6c11d56SAndreas Färber     }
2524c3df0ecSJuan Quintela     cmd646_update_irq(d);
2534c3df0ecSJuan Quintela }
2544c3df0ecSJuan Quintela 
2554c3df0ecSJuan Quintela static void cmd646_reset(void *opaque)
2564c3df0ecSJuan Quintela {
2574c3df0ecSJuan Quintela     PCIIDEState *d = opaque;
2584c3df0ecSJuan Quintela     unsigned int i;
2594c3df0ecSJuan Quintela 
2604a643563SBlue Swirl     for (i = 0; i < 2; i++) {
2614a643563SBlue Swirl         ide_bus_reset(&d->bus[i]);
2624a643563SBlue Swirl     }
2634c3df0ecSJuan Quintela }
2644c3df0ecSJuan Quintela 
2654c3df0ecSJuan Quintela /* CMD646 PCI IDE controller */
2664c3df0ecSJuan Quintela static int pci_cmd646_ide_initfn(PCIDevice *dev)
2674c3df0ecSJuan Quintela {
268f6c11d56SAndreas Färber     PCIIDEState *d = PCI_IDE(dev);
269f6c11d56SAndreas Färber     uint8_t *pci_conf = dev->config;
2704c3df0ecSJuan Quintela     qemu_irq *irq;
27161d9d6b0SStefan Hajnoczi     int i;
2724c3df0ecSJuan Quintela 
273409570a7SMichael S. Tsirkin     pci_conf[PCI_CLASS_PROG] = 0x8f;
2744c3df0ecSJuan Quintela 
275*58f16a7bSMark Cave-Ayland     pci_conf[CNTRL] = CNTRL_EN_CH0; // enable IDE0
2764c3df0ecSJuan Quintela     if (d->secondary) {
2774c3df0ecSJuan Quintela         /* XXX: if not enabled, really disable the seconday IDE controller */
278*58f16a7bSMark Cave-Ayland         pci_conf[CNTRL] |= CNTRL_EN_CH1; /* enable IDE1 */
2794c3df0ecSJuan Quintela     }
2804c3df0ecSJuan Quintela 
281a9deb8c6SAvi Kivity     setup_cmd646_bar(d, 0);
282a9deb8c6SAvi Kivity     setup_cmd646_bar(d, 1);
283e824b2ccSAvi Kivity     pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &d->cmd646_bar[0].data);
284e824b2ccSAvi Kivity     pci_register_bar(dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &d->cmd646_bar[0].cmd);
285e824b2ccSAvi Kivity     pci_register_bar(dev, 2, PCI_BASE_ADDRESS_SPACE_IO, &d->cmd646_bar[1].data);
286e824b2ccSAvi Kivity     pci_register_bar(dev, 3, PCI_BASE_ADDRESS_SPACE_IO, &d->cmd646_bar[1].cmd);
287a9deb8c6SAvi Kivity     bmdma_setup_bar(d);
288e824b2ccSAvi Kivity     pci_register_bar(dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &d->bmdma_bar);
2894c3df0ecSJuan Quintela 
290409570a7SMichael S. Tsirkin     /* TODO: RST# value should be 0 */
291409570a7SMichael S. Tsirkin     pci_conf[PCI_INTERRUPT_PIN] = 0x01; // interrupt on pin 1
2924c3df0ecSJuan Quintela 
2934c3df0ecSJuan Quintela     irq = qemu_allocate_irqs(cmd646_set_irq, d, 2);
29461d9d6b0SStefan Hajnoczi     for (i = 0; i < 2; i++) {
295c6baf942SAndreas Färber         ide_bus_new(&d->bus[i], sizeof(d->bus[i]), DEVICE(dev), i, 2);
29661d9d6b0SStefan Hajnoczi         ide_init2(&d->bus[i], irq[i]);
29761d9d6b0SStefan Hajnoczi 
298a9deb8c6SAvi Kivity         bmdma_init(&d->bus[i], &d->bmdma[i], d);
299f56b18c0SKevin Wolf         d->bmdma[i].bus = &d->bus[i];
30061d9d6b0SStefan Hajnoczi         qemu_add_vm_change_state_handler(d->bus[i].dma->ops->restart_cb,
301f56b18c0SKevin Wolf                                          &d->bmdma[i].dma);
30261d9d6b0SStefan Hajnoczi     }
3034c3df0ecSJuan Quintela 
304f6c11d56SAndreas Färber     vmstate_register(DEVICE(dev), 0, &vmstate_ide_pci, d);
3054c3df0ecSJuan Quintela     qemu_register_reset(cmd646_reset, d);
3064c3df0ecSJuan Quintela     return 0;
3074c3df0ecSJuan Quintela }
3084c3df0ecSJuan Quintela 
309f90c2bcdSAlex Williamson static void pci_cmd646_ide_exitfn(PCIDevice *dev)
310a9deb8c6SAvi Kivity {
311f6c11d56SAndreas Färber     PCIIDEState *d = PCI_IDE(dev);
312a9deb8c6SAvi Kivity     unsigned i;
313a9deb8c6SAvi Kivity 
314a9deb8c6SAvi Kivity     for (i = 0; i < 2; ++i) {
315a9deb8c6SAvi Kivity         memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].extra_io);
316a9deb8c6SAvi Kivity         memory_region_destroy(&d->bmdma[i].extra_io);
317a9deb8c6SAvi Kivity         memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].addr_ioport);
318a9deb8c6SAvi Kivity         memory_region_destroy(&d->bmdma[i].addr_ioport);
319a9deb8c6SAvi Kivity         memory_region_destroy(&d->cmd646_bar[i].cmd);
320a9deb8c6SAvi Kivity         memory_region_destroy(&d->cmd646_bar[i].data);
321a9deb8c6SAvi Kivity     }
322a9deb8c6SAvi Kivity     memory_region_destroy(&d->bmdma_bar);
323a9deb8c6SAvi Kivity }
324a9deb8c6SAvi Kivity 
3254c3df0ecSJuan Quintela void pci_cmd646_ide_init(PCIBus *bus, DriveInfo **hd_table,
3264c3df0ecSJuan Quintela                          int secondary_ide_enabled)
3274c3df0ecSJuan Quintela {
3284c3df0ecSJuan Quintela     PCIDevice *dev;
3294c3df0ecSJuan Quintela 
330556cd098SMarkus Armbruster     dev = pci_create(bus, -1, "cmd646-ide");
3314c3df0ecSJuan Quintela     qdev_prop_set_uint32(&dev->qdev, "secondary", secondary_ide_enabled);
3324c3df0ecSJuan Quintela     qdev_init_nofail(&dev->qdev);
3334c3df0ecSJuan Quintela 
3344c3df0ecSJuan Quintela     pci_ide_create_devs(dev, hd_table);
3354c3df0ecSJuan Quintela }
3364c3df0ecSJuan Quintela 
33740021f08SAnthony Liguori static Property cmd646_ide_properties[] = {
3384c3df0ecSJuan Quintela     DEFINE_PROP_UINT32("secondary", PCIIDEState, secondary, 0),
3394c3df0ecSJuan Quintela     DEFINE_PROP_END_OF_LIST(),
34040021f08SAnthony Liguori };
34140021f08SAnthony Liguori 
34240021f08SAnthony Liguori static void cmd646_ide_class_init(ObjectClass *klass, void *data)
34340021f08SAnthony Liguori {
34439bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
34540021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
34640021f08SAnthony Liguori 
34740021f08SAnthony Liguori     k->init = pci_cmd646_ide_initfn;
34840021f08SAnthony Liguori     k->exit = pci_cmd646_ide_exitfn;
34940021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_CMD;
35040021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_CMD_646;
35140021f08SAnthony Liguori     k->revision = 0x07;
35240021f08SAnthony Liguori     k->class_id = PCI_CLASS_STORAGE_IDE;
35339bffca2SAnthony Liguori     dc->props = cmd646_ide_properties;
35440021f08SAnthony Liguori }
35540021f08SAnthony Liguori 
3568c43a6f0SAndreas Färber static const TypeInfo cmd646_ide_info = {
35740021f08SAnthony Liguori     .name          = "cmd646-ide",
358f6c11d56SAndreas Färber     .parent        = TYPE_PCI_IDE,
35940021f08SAnthony Liguori     .class_init    = cmd646_ide_class_init,
3604c3df0ecSJuan Quintela };
3614c3df0ecSJuan Quintela 
36283f7d43aSAndreas Färber static void cmd646_ide_register_types(void)
3634c3df0ecSJuan Quintela {
36439bffca2SAnthony Liguori     type_register_static(&cmd646_ide_info);
3654c3df0ecSJuan Quintela }
36683f7d43aSAndreas Färber 
36783f7d43aSAndreas Färber type_init(cmd646_ide_register_types)
368