1*4c3df0ecSJuan Quintela /* 2*4c3df0ecSJuan Quintela * QEMU IDE Emulation: PCI cmd646 support. 3*4c3df0ecSJuan Quintela * 4*4c3df0ecSJuan Quintela * Copyright (c) 2003 Fabrice Bellard 5*4c3df0ecSJuan Quintela * Copyright (c) 2006 Openedhand Ltd. 6*4c3df0ecSJuan Quintela * 7*4c3df0ecSJuan Quintela * Permission is hereby granted, free of charge, to any person obtaining a copy 8*4c3df0ecSJuan Quintela * of this software and associated documentation files (the "Software"), to deal 9*4c3df0ecSJuan Quintela * in the Software without restriction, including without limitation the rights 10*4c3df0ecSJuan Quintela * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 11*4c3df0ecSJuan Quintela * copies of the Software, and to permit persons to whom the Software is 12*4c3df0ecSJuan Quintela * furnished to do so, subject to the following conditions: 13*4c3df0ecSJuan Quintela * 14*4c3df0ecSJuan Quintela * The above copyright notice and this permission notice shall be included in 15*4c3df0ecSJuan Quintela * all copies or substantial portions of the Software. 16*4c3df0ecSJuan Quintela * 17*4c3df0ecSJuan Quintela * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 18*4c3df0ecSJuan Quintela * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 19*4c3df0ecSJuan Quintela * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 20*4c3df0ecSJuan Quintela * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 21*4c3df0ecSJuan Quintela * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 22*4c3df0ecSJuan Quintela * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 23*4c3df0ecSJuan Quintela * THE SOFTWARE. 24*4c3df0ecSJuan Quintela */ 25*4c3df0ecSJuan Quintela #include <hw/hw.h> 26*4c3df0ecSJuan Quintela #include <hw/pc.h> 27*4c3df0ecSJuan Quintela #include <hw/pci.h> 28*4c3df0ecSJuan Quintela #include <hw/isa.h> 29*4c3df0ecSJuan Quintela #include "block.h" 30*4c3df0ecSJuan Quintela #include "block_int.h" 31*4c3df0ecSJuan Quintela #include "sysemu.h" 32*4c3df0ecSJuan Quintela #include "dma.h" 33*4c3df0ecSJuan Quintela 34*4c3df0ecSJuan Quintela #include <hw/ide/pci.h> 35*4c3df0ecSJuan Quintela 36*4c3df0ecSJuan Quintela /* CMD646 specific */ 37*4c3df0ecSJuan Quintela #define MRDMODE 0x71 38*4c3df0ecSJuan Quintela #define MRDMODE_INTR_CH0 0x04 39*4c3df0ecSJuan Quintela #define MRDMODE_INTR_CH1 0x08 40*4c3df0ecSJuan Quintela #define MRDMODE_BLK_CH0 0x10 41*4c3df0ecSJuan Quintela #define MRDMODE_BLK_CH1 0x20 42*4c3df0ecSJuan Quintela #define UDIDETCR0 0x73 43*4c3df0ecSJuan Quintela #define UDIDETCR1 0x7B 44*4c3df0ecSJuan Quintela 45*4c3df0ecSJuan Quintela static void cmd646_update_irq(PCIIDEState *d); 46*4c3df0ecSJuan Quintela 47*4c3df0ecSJuan Quintela static void ide_map(PCIDevice *pci_dev, int region_num, 48*4c3df0ecSJuan Quintela uint32_t addr, uint32_t size, int type) 49*4c3df0ecSJuan Quintela { 50*4c3df0ecSJuan Quintela PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, pci_dev); 51*4c3df0ecSJuan Quintela IDEBus *bus; 52*4c3df0ecSJuan Quintela 53*4c3df0ecSJuan Quintela if (region_num <= 3) { 54*4c3df0ecSJuan Quintela bus = &d->bus[(region_num >> 1)]; 55*4c3df0ecSJuan Quintela if (region_num & 1) { 56*4c3df0ecSJuan Quintela register_ioport_read(addr + 2, 1, 1, ide_status_read, bus); 57*4c3df0ecSJuan Quintela register_ioport_write(addr + 2, 1, 1, ide_cmd_write, bus); 58*4c3df0ecSJuan Quintela } else { 59*4c3df0ecSJuan Quintela register_ioport_write(addr, 8, 1, ide_ioport_write, bus); 60*4c3df0ecSJuan Quintela register_ioport_read(addr, 8, 1, ide_ioport_read, bus); 61*4c3df0ecSJuan Quintela 62*4c3df0ecSJuan Quintela /* data ports */ 63*4c3df0ecSJuan Quintela register_ioport_write(addr, 2, 2, ide_data_writew, bus); 64*4c3df0ecSJuan Quintela register_ioport_read(addr, 2, 2, ide_data_readw, bus); 65*4c3df0ecSJuan Quintela register_ioport_write(addr, 4, 4, ide_data_writel, bus); 66*4c3df0ecSJuan Quintela register_ioport_read(addr, 4, 4, ide_data_readl, bus); 67*4c3df0ecSJuan Quintela } 68*4c3df0ecSJuan Quintela } 69*4c3df0ecSJuan Quintela } 70*4c3df0ecSJuan Quintela 71*4c3df0ecSJuan Quintela static uint32_t bmdma_readb(void *opaque, uint32_t addr) 72*4c3df0ecSJuan Quintela { 73*4c3df0ecSJuan Quintela BMDMAState *bm = opaque; 74*4c3df0ecSJuan Quintela PCIIDEState *pci_dev; 75*4c3df0ecSJuan Quintela uint32_t val; 76*4c3df0ecSJuan Quintela 77*4c3df0ecSJuan Quintela switch(addr & 3) { 78*4c3df0ecSJuan Quintela case 0: 79*4c3df0ecSJuan Quintela val = bm->cmd; 80*4c3df0ecSJuan Quintela break; 81*4c3df0ecSJuan Quintela case 1: 82*4c3df0ecSJuan Quintela pci_dev = bm->pci_dev; 83*4c3df0ecSJuan Quintela if (pci_dev->type == IDE_TYPE_CMD646) { 84*4c3df0ecSJuan Quintela val = pci_dev->dev.config[MRDMODE]; 85*4c3df0ecSJuan Quintela } else { 86*4c3df0ecSJuan Quintela val = 0xff; 87*4c3df0ecSJuan Quintela } 88*4c3df0ecSJuan Quintela break; 89*4c3df0ecSJuan Quintela case 2: 90*4c3df0ecSJuan Quintela val = bm->status; 91*4c3df0ecSJuan Quintela break; 92*4c3df0ecSJuan Quintela case 3: 93*4c3df0ecSJuan Quintela pci_dev = bm->pci_dev; 94*4c3df0ecSJuan Quintela if (pci_dev->type == IDE_TYPE_CMD646) { 95*4c3df0ecSJuan Quintela if (bm == &pci_dev->bmdma[0]) 96*4c3df0ecSJuan Quintela val = pci_dev->dev.config[UDIDETCR0]; 97*4c3df0ecSJuan Quintela else 98*4c3df0ecSJuan Quintela val = pci_dev->dev.config[UDIDETCR1]; 99*4c3df0ecSJuan Quintela } else { 100*4c3df0ecSJuan Quintela val = 0xff; 101*4c3df0ecSJuan Quintela } 102*4c3df0ecSJuan Quintela break; 103*4c3df0ecSJuan Quintela default: 104*4c3df0ecSJuan Quintela val = 0xff; 105*4c3df0ecSJuan Quintela break; 106*4c3df0ecSJuan Quintela } 107*4c3df0ecSJuan Quintela #ifdef DEBUG_IDE 108*4c3df0ecSJuan Quintela printf("bmdma: readb 0x%02x : 0x%02x\n", addr, val); 109*4c3df0ecSJuan Quintela #endif 110*4c3df0ecSJuan Quintela return val; 111*4c3df0ecSJuan Quintela } 112*4c3df0ecSJuan Quintela 113*4c3df0ecSJuan Quintela static void bmdma_writeb(void *opaque, uint32_t addr, uint32_t val) 114*4c3df0ecSJuan Quintela { 115*4c3df0ecSJuan Quintela BMDMAState *bm = opaque; 116*4c3df0ecSJuan Quintela PCIIDEState *pci_dev; 117*4c3df0ecSJuan Quintela #ifdef DEBUG_IDE 118*4c3df0ecSJuan Quintela printf("bmdma: writeb 0x%02x : 0x%02x\n", addr, val); 119*4c3df0ecSJuan Quintela #endif 120*4c3df0ecSJuan Quintela switch(addr & 3) { 121*4c3df0ecSJuan Quintela case 1: 122*4c3df0ecSJuan Quintela pci_dev = bm->pci_dev; 123*4c3df0ecSJuan Quintela if (pci_dev->type == IDE_TYPE_CMD646) { 124*4c3df0ecSJuan Quintela pci_dev->dev.config[MRDMODE] = 125*4c3df0ecSJuan Quintela (pci_dev->dev.config[MRDMODE] & ~0x30) | (val & 0x30); 126*4c3df0ecSJuan Quintela cmd646_update_irq(pci_dev); 127*4c3df0ecSJuan Quintela } 128*4c3df0ecSJuan Quintela break; 129*4c3df0ecSJuan Quintela case 2: 130*4c3df0ecSJuan Quintela bm->status = (val & 0x60) | (bm->status & 1) | (bm->status & ~val & 0x06); 131*4c3df0ecSJuan Quintela break; 132*4c3df0ecSJuan Quintela case 3: 133*4c3df0ecSJuan Quintela pci_dev = bm->pci_dev; 134*4c3df0ecSJuan Quintela if (pci_dev->type == IDE_TYPE_CMD646) { 135*4c3df0ecSJuan Quintela if (bm == &pci_dev->bmdma[0]) 136*4c3df0ecSJuan Quintela pci_dev->dev.config[UDIDETCR0] = val; 137*4c3df0ecSJuan Quintela else 138*4c3df0ecSJuan Quintela pci_dev->dev.config[UDIDETCR1] = val; 139*4c3df0ecSJuan Quintela } 140*4c3df0ecSJuan Quintela break; 141*4c3df0ecSJuan Quintela } 142*4c3df0ecSJuan Quintela } 143*4c3df0ecSJuan Quintela 144*4c3df0ecSJuan Quintela static void bmdma_map(PCIDevice *pci_dev, int region_num, 145*4c3df0ecSJuan Quintela uint32_t addr, uint32_t size, int type) 146*4c3df0ecSJuan Quintela { 147*4c3df0ecSJuan Quintela PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, pci_dev); 148*4c3df0ecSJuan Quintela int i; 149*4c3df0ecSJuan Quintela 150*4c3df0ecSJuan Quintela for(i = 0;i < 2; i++) { 151*4c3df0ecSJuan Quintela BMDMAState *bm = &d->bmdma[i]; 152*4c3df0ecSJuan Quintela d->bus[i].bmdma = bm; 153*4c3df0ecSJuan Quintela bm->pci_dev = DO_UPCAST(PCIIDEState, dev, pci_dev); 154*4c3df0ecSJuan Quintela bm->bus = d->bus+i; 155*4c3df0ecSJuan Quintela qemu_add_vm_change_state_handler(ide_dma_restart_cb, bm); 156*4c3df0ecSJuan Quintela 157*4c3df0ecSJuan Quintela register_ioport_write(addr, 1, 1, bmdma_cmd_writeb, bm); 158*4c3df0ecSJuan Quintela 159*4c3df0ecSJuan Quintela register_ioport_write(addr + 1, 3, 1, bmdma_writeb, bm); 160*4c3df0ecSJuan Quintela register_ioport_read(addr, 4, 1, bmdma_readb, bm); 161*4c3df0ecSJuan Quintela 162*4c3df0ecSJuan Quintela register_ioport_write(addr + 4, 4, 1, bmdma_addr_writeb, bm); 163*4c3df0ecSJuan Quintela register_ioport_read(addr + 4, 4, 1, bmdma_addr_readb, bm); 164*4c3df0ecSJuan Quintela register_ioport_write(addr + 4, 4, 2, bmdma_addr_writew, bm); 165*4c3df0ecSJuan Quintela register_ioport_read(addr + 4, 4, 2, bmdma_addr_readw, bm); 166*4c3df0ecSJuan Quintela register_ioport_write(addr + 4, 4, 4, bmdma_addr_writel, bm); 167*4c3df0ecSJuan Quintela register_ioport_read(addr + 4, 4, 4, bmdma_addr_readl, bm); 168*4c3df0ecSJuan Quintela addr += 8; 169*4c3df0ecSJuan Quintela } 170*4c3df0ecSJuan Quintela } 171*4c3df0ecSJuan Quintela 172*4c3df0ecSJuan Quintela /* XXX: call it also when the MRDMODE is changed from the PCI config 173*4c3df0ecSJuan Quintela registers */ 174*4c3df0ecSJuan Quintela static void cmd646_update_irq(PCIIDEState *d) 175*4c3df0ecSJuan Quintela { 176*4c3df0ecSJuan Quintela int pci_level; 177*4c3df0ecSJuan Quintela pci_level = ((d->dev.config[MRDMODE] & MRDMODE_INTR_CH0) && 178*4c3df0ecSJuan Quintela !(d->dev.config[MRDMODE] & MRDMODE_BLK_CH0)) || 179*4c3df0ecSJuan Quintela ((d->dev.config[MRDMODE] & MRDMODE_INTR_CH1) && 180*4c3df0ecSJuan Quintela !(d->dev.config[MRDMODE] & MRDMODE_BLK_CH1)); 181*4c3df0ecSJuan Quintela qemu_set_irq(d->dev.irq[0], pci_level); 182*4c3df0ecSJuan Quintela } 183*4c3df0ecSJuan Quintela 184*4c3df0ecSJuan Quintela /* the PCI irq level is the logical OR of the two channels */ 185*4c3df0ecSJuan Quintela static void cmd646_set_irq(void *opaque, int channel, int level) 186*4c3df0ecSJuan Quintela { 187*4c3df0ecSJuan Quintela PCIIDEState *d = opaque; 188*4c3df0ecSJuan Quintela int irq_mask; 189*4c3df0ecSJuan Quintela 190*4c3df0ecSJuan Quintela irq_mask = MRDMODE_INTR_CH0 << channel; 191*4c3df0ecSJuan Quintela if (level) 192*4c3df0ecSJuan Quintela d->dev.config[MRDMODE] |= irq_mask; 193*4c3df0ecSJuan Quintela else 194*4c3df0ecSJuan Quintela d->dev.config[MRDMODE] &= ~irq_mask; 195*4c3df0ecSJuan Quintela cmd646_update_irq(d); 196*4c3df0ecSJuan Quintela } 197*4c3df0ecSJuan Quintela 198*4c3df0ecSJuan Quintela static void cmd646_reset(void *opaque) 199*4c3df0ecSJuan Quintela { 200*4c3df0ecSJuan Quintela PCIIDEState *d = opaque; 201*4c3df0ecSJuan Quintela unsigned int i; 202*4c3df0ecSJuan Quintela 203*4c3df0ecSJuan Quintela for (i = 0; i < 2; i++) 204*4c3df0ecSJuan Quintela ide_dma_cancel(&d->bmdma[i]); 205*4c3df0ecSJuan Quintela } 206*4c3df0ecSJuan Quintela 207*4c3df0ecSJuan Quintela /* CMD646 PCI IDE controller */ 208*4c3df0ecSJuan Quintela static int pci_cmd646_ide_initfn(PCIDevice *dev) 209*4c3df0ecSJuan Quintela { 210*4c3df0ecSJuan Quintela PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, dev); 211*4c3df0ecSJuan Quintela uint8_t *pci_conf = d->dev.config; 212*4c3df0ecSJuan Quintela qemu_irq *irq; 213*4c3df0ecSJuan Quintela 214*4c3df0ecSJuan Quintela d->type = IDE_TYPE_CMD646; 215*4c3df0ecSJuan Quintela pci_config_set_vendor_id(pci_conf, PCI_VENDOR_ID_CMD); 216*4c3df0ecSJuan Quintela pci_config_set_device_id(pci_conf, PCI_DEVICE_ID_CMD_646); 217*4c3df0ecSJuan Quintela 218*4c3df0ecSJuan Quintela pci_conf[0x08] = 0x07; // IDE controller revision 219*4c3df0ecSJuan Quintela pci_conf[0x09] = 0x8f; 220*4c3df0ecSJuan Quintela 221*4c3df0ecSJuan Quintela pci_config_set_class(pci_conf, PCI_CLASS_STORAGE_IDE); 222*4c3df0ecSJuan Quintela pci_conf[PCI_HEADER_TYPE] = PCI_HEADER_TYPE_NORMAL; // header_type 223*4c3df0ecSJuan Quintela 224*4c3df0ecSJuan Quintela pci_conf[0x51] = 0x04; // enable IDE0 225*4c3df0ecSJuan Quintela if (d->secondary) { 226*4c3df0ecSJuan Quintela /* XXX: if not enabled, really disable the seconday IDE controller */ 227*4c3df0ecSJuan Quintela pci_conf[0x51] |= 0x08; /* enable IDE1 */ 228*4c3df0ecSJuan Quintela } 229*4c3df0ecSJuan Quintela 230*4c3df0ecSJuan Quintela pci_register_bar(dev, 0, 0x8, PCI_ADDRESS_SPACE_IO, ide_map); 231*4c3df0ecSJuan Quintela pci_register_bar(dev, 1, 0x4, PCI_ADDRESS_SPACE_IO, ide_map); 232*4c3df0ecSJuan Quintela pci_register_bar(dev, 2, 0x8, PCI_ADDRESS_SPACE_IO, ide_map); 233*4c3df0ecSJuan Quintela pci_register_bar(dev, 3, 0x4, PCI_ADDRESS_SPACE_IO, ide_map); 234*4c3df0ecSJuan Quintela pci_register_bar(dev, 4, 0x10, PCI_ADDRESS_SPACE_IO, bmdma_map); 235*4c3df0ecSJuan Quintela 236*4c3df0ecSJuan Quintela pci_conf[0x3d] = 0x01; // interrupt on pin 1 237*4c3df0ecSJuan Quintela 238*4c3df0ecSJuan Quintela irq = qemu_allocate_irqs(cmd646_set_irq, d, 2); 239*4c3df0ecSJuan Quintela ide_bus_new(&d->bus[0], &d->dev.qdev); 240*4c3df0ecSJuan Quintela ide_bus_new(&d->bus[1], &d->dev.qdev); 241*4c3df0ecSJuan Quintela ide_init2(&d->bus[0], NULL, NULL, irq[0]); 242*4c3df0ecSJuan Quintela ide_init2(&d->bus[1], NULL, NULL, irq[1]); 243*4c3df0ecSJuan Quintela 244*4c3df0ecSJuan Quintela register_savevm("ide", 0, 3, pci_ide_save, pci_ide_load, d); 245*4c3df0ecSJuan Quintela qemu_register_reset(cmd646_reset, d); 246*4c3df0ecSJuan Quintela cmd646_reset(d); 247*4c3df0ecSJuan Quintela return 0; 248*4c3df0ecSJuan Quintela } 249*4c3df0ecSJuan Quintela 250*4c3df0ecSJuan Quintela void pci_cmd646_ide_init(PCIBus *bus, DriveInfo **hd_table, 251*4c3df0ecSJuan Quintela int secondary_ide_enabled) 252*4c3df0ecSJuan Quintela { 253*4c3df0ecSJuan Quintela PCIDevice *dev; 254*4c3df0ecSJuan Quintela 255*4c3df0ecSJuan Quintela dev = pci_create(bus, -1, "CMD646 IDE"); 256*4c3df0ecSJuan Quintela qdev_prop_set_uint32(&dev->qdev, "secondary", secondary_ide_enabled); 257*4c3df0ecSJuan Quintela qdev_init_nofail(&dev->qdev); 258*4c3df0ecSJuan Quintela 259*4c3df0ecSJuan Quintela pci_ide_create_devs(dev, hd_table); 260*4c3df0ecSJuan Quintela } 261*4c3df0ecSJuan Quintela 262*4c3df0ecSJuan Quintela static PCIDeviceInfo cmd646_ide_info[] = { 263*4c3df0ecSJuan Quintela { 264*4c3df0ecSJuan Quintela .qdev.name = "CMD646 IDE", 265*4c3df0ecSJuan Quintela .qdev.size = sizeof(PCIIDEState), 266*4c3df0ecSJuan Quintela .init = pci_cmd646_ide_initfn, 267*4c3df0ecSJuan Quintela .qdev.props = (Property[]) { 268*4c3df0ecSJuan Quintela DEFINE_PROP_UINT32("secondary", PCIIDEState, secondary, 0), 269*4c3df0ecSJuan Quintela DEFINE_PROP_END_OF_LIST(), 270*4c3df0ecSJuan Quintela }, 271*4c3df0ecSJuan Quintela },{ 272*4c3df0ecSJuan Quintela /* end of list */ 273*4c3df0ecSJuan Quintela } 274*4c3df0ecSJuan Quintela }; 275*4c3df0ecSJuan Quintela 276*4c3df0ecSJuan Quintela static void cmd646_ide_register(void) 277*4c3df0ecSJuan Quintela { 278*4c3df0ecSJuan Quintela pci_qdev_register_many(cmd646_ide_info); 279*4c3df0ecSJuan Quintela } 280*4c3df0ecSJuan Quintela device_init(cmd646_ide_register); 281