14c3df0ecSJuan Quintela /* 24c3df0ecSJuan Quintela * QEMU IDE Emulation: PCI cmd646 support. 34c3df0ecSJuan Quintela * 44c3df0ecSJuan Quintela * Copyright (c) 2003 Fabrice Bellard 54c3df0ecSJuan Quintela * Copyright (c) 2006 Openedhand Ltd. 64c3df0ecSJuan Quintela * 74c3df0ecSJuan Quintela * Permission is hereby granted, free of charge, to any person obtaining a copy 84c3df0ecSJuan Quintela * of this software and associated documentation files (the "Software"), to deal 94c3df0ecSJuan Quintela * in the Software without restriction, including without limitation the rights 104c3df0ecSJuan Quintela * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 114c3df0ecSJuan Quintela * copies of the Software, and to permit persons to whom the Software is 124c3df0ecSJuan Quintela * furnished to do so, subject to the following conditions: 134c3df0ecSJuan Quintela * 144c3df0ecSJuan Quintela * The above copyright notice and this permission notice shall be included in 154c3df0ecSJuan Quintela * all copies or substantial portions of the Software. 164c3df0ecSJuan Quintela * 174c3df0ecSJuan Quintela * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 184c3df0ecSJuan Quintela * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 194c3df0ecSJuan Quintela * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 204c3df0ecSJuan Quintela * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 214c3df0ecSJuan Quintela * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 224c3df0ecSJuan Quintela * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 234c3df0ecSJuan Quintela * THE SOFTWARE. 244c3df0ecSJuan Quintela */ 254c3df0ecSJuan Quintela #include <hw/hw.h> 264c3df0ecSJuan Quintela #include <hw/pc.h> 274c3df0ecSJuan Quintela #include <hw/pci.h> 284c3df0ecSJuan Quintela #include <hw/isa.h> 294c3df0ecSJuan Quintela #include "block.h" 304c3df0ecSJuan Quintela #include "block_int.h" 314c3df0ecSJuan Quintela #include "sysemu.h" 324c3df0ecSJuan Quintela #include "dma.h" 334c3df0ecSJuan Quintela 344c3df0ecSJuan Quintela #include <hw/ide/pci.h> 354c3df0ecSJuan Quintela 364c3df0ecSJuan Quintela /* CMD646 specific */ 374c3df0ecSJuan Quintela #define MRDMODE 0x71 384c3df0ecSJuan Quintela #define MRDMODE_INTR_CH0 0x04 394c3df0ecSJuan Quintela #define MRDMODE_INTR_CH1 0x08 404c3df0ecSJuan Quintela #define MRDMODE_BLK_CH0 0x10 414c3df0ecSJuan Quintela #define MRDMODE_BLK_CH1 0x20 424c3df0ecSJuan Quintela #define UDIDETCR0 0x73 434c3df0ecSJuan Quintela #define UDIDETCR1 0x7B 444c3df0ecSJuan Quintela 454c3df0ecSJuan Quintela static void cmd646_update_irq(PCIIDEState *d); 464c3df0ecSJuan Quintela 474c3df0ecSJuan Quintela static void ide_map(PCIDevice *pci_dev, int region_num, 484c3df0ecSJuan Quintela uint32_t addr, uint32_t size, int type) 494c3df0ecSJuan Quintela { 504c3df0ecSJuan Quintela PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, pci_dev); 514c3df0ecSJuan Quintela IDEBus *bus; 524c3df0ecSJuan Quintela 534c3df0ecSJuan Quintela if (region_num <= 3) { 544c3df0ecSJuan Quintela bus = &d->bus[(region_num >> 1)]; 554c3df0ecSJuan Quintela if (region_num & 1) { 564c3df0ecSJuan Quintela register_ioport_read(addr + 2, 1, 1, ide_status_read, bus); 574c3df0ecSJuan Quintela register_ioport_write(addr + 2, 1, 1, ide_cmd_write, bus); 584c3df0ecSJuan Quintela } else { 594c3df0ecSJuan Quintela register_ioport_write(addr, 8, 1, ide_ioport_write, bus); 604c3df0ecSJuan Quintela register_ioport_read(addr, 8, 1, ide_ioport_read, bus); 614c3df0ecSJuan Quintela 624c3df0ecSJuan Quintela /* data ports */ 634c3df0ecSJuan Quintela register_ioport_write(addr, 2, 2, ide_data_writew, bus); 644c3df0ecSJuan Quintela register_ioport_read(addr, 2, 2, ide_data_readw, bus); 654c3df0ecSJuan Quintela register_ioport_write(addr, 4, 4, ide_data_writel, bus); 664c3df0ecSJuan Quintela register_ioport_read(addr, 4, 4, ide_data_readl, bus); 674c3df0ecSJuan Quintela } 684c3df0ecSJuan Quintela } 694c3df0ecSJuan Quintela } 704c3df0ecSJuan Quintela 7161f58e59SJuan Quintela static PCIIDEState *pci_from_bm(BMDMAState *bm) 7261f58e59SJuan Quintela { 7361f58e59SJuan Quintela if (bm->unit == 0) { 7461f58e59SJuan Quintela return container_of(bm, PCIIDEState, bmdma[0]); 7561f58e59SJuan Quintela } else { 7661f58e59SJuan Quintela return container_of(bm, PCIIDEState, bmdma[1]); 7761f58e59SJuan Quintela } 7861f58e59SJuan Quintela } 7961f58e59SJuan Quintela 804c3df0ecSJuan Quintela static uint32_t bmdma_readb(void *opaque, uint32_t addr) 814c3df0ecSJuan Quintela { 824c3df0ecSJuan Quintela BMDMAState *bm = opaque; 8361f58e59SJuan Quintela PCIIDEState *pci_dev = pci_from_bm(bm); 844c3df0ecSJuan Quintela uint32_t val; 854c3df0ecSJuan Quintela 864c3df0ecSJuan Quintela switch(addr & 3) { 874c3df0ecSJuan Quintela case 0: 884c3df0ecSJuan Quintela val = bm->cmd; 894c3df0ecSJuan Quintela break; 904c3df0ecSJuan Quintela case 1: 914c3df0ecSJuan Quintela val = pci_dev->dev.config[MRDMODE]; 924c3df0ecSJuan Quintela break; 934c3df0ecSJuan Quintela case 2: 944c3df0ecSJuan Quintela val = bm->status; 954c3df0ecSJuan Quintela break; 964c3df0ecSJuan Quintela case 3: 970cde1b4cSJuan Quintela if (bm->unit == 0) { 984c3df0ecSJuan Quintela val = pci_dev->dev.config[UDIDETCR0]; 994c3df0ecSJuan Quintela } else { 10058c0e732SJuan Quintela val = pci_dev->dev.config[UDIDETCR1]; 1014c3df0ecSJuan Quintela } 1024c3df0ecSJuan Quintela break; 1034c3df0ecSJuan Quintela default: 1044c3df0ecSJuan Quintela val = 0xff; 1054c3df0ecSJuan Quintela break; 1064c3df0ecSJuan Quintela } 1074c3df0ecSJuan Quintela #ifdef DEBUG_IDE 1084c3df0ecSJuan Quintela printf("bmdma: readb 0x%02x : 0x%02x\n", addr, val); 1094c3df0ecSJuan Quintela #endif 1104c3df0ecSJuan Quintela return val; 1114c3df0ecSJuan Quintela } 1124c3df0ecSJuan Quintela 1134c3df0ecSJuan Quintela static void bmdma_writeb(void *opaque, uint32_t addr, uint32_t val) 1144c3df0ecSJuan Quintela { 1154c3df0ecSJuan Quintela BMDMAState *bm = opaque; 11661f58e59SJuan Quintela PCIIDEState *pci_dev = pci_from_bm(bm); 1174c3df0ecSJuan Quintela #ifdef DEBUG_IDE 1184c3df0ecSJuan Quintela printf("bmdma: writeb 0x%02x : 0x%02x\n", addr, val); 1194c3df0ecSJuan Quintela #endif 1204c3df0ecSJuan Quintela switch(addr & 3) { 1214c3df0ecSJuan Quintela case 1: 1224c3df0ecSJuan Quintela pci_dev->dev.config[MRDMODE] = 1234c3df0ecSJuan Quintela (pci_dev->dev.config[MRDMODE] & ~0x30) | (val & 0x30); 1244c3df0ecSJuan Quintela cmd646_update_irq(pci_dev); 1254c3df0ecSJuan Quintela break; 1264c3df0ecSJuan Quintela case 2: 1274c3df0ecSJuan Quintela bm->status = (val & 0x60) | (bm->status & 1) | (bm->status & ~val & 0x06); 1284c3df0ecSJuan Quintela break; 1294c3df0ecSJuan Quintela case 3: 1300cde1b4cSJuan Quintela if (bm->unit == 0) 1314c3df0ecSJuan Quintela pci_dev->dev.config[UDIDETCR0] = val; 1324c3df0ecSJuan Quintela else 1334c3df0ecSJuan Quintela pci_dev->dev.config[UDIDETCR1] = val; 1344c3df0ecSJuan Quintela break; 1354c3df0ecSJuan Quintela } 1364c3df0ecSJuan Quintela } 1374c3df0ecSJuan Quintela 1384c3df0ecSJuan Quintela static void bmdma_map(PCIDevice *pci_dev, int region_num, 1394c3df0ecSJuan Quintela uint32_t addr, uint32_t size, int type) 1404c3df0ecSJuan Quintela { 1414c3df0ecSJuan Quintela PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, pci_dev); 1424c3df0ecSJuan Quintela int i; 1434c3df0ecSJuan Quintela 1444c3df0ecSJuan Quintela for(i = 0;i < 2; i++) { 1454c3df0ecSJuan Quintela BMDMAState *bm = &d->bmdma[i]; 1464c3df0ecSJuan Quintela d->bus[i].bmdma = bm; 1474c3df0ecSJuan Quintela bm->bus = d->bus+i; 1484c3df0ecSJuan Quintela qemu_add_vm_change_state_handler(ide_dma_restart_cb, bm); 1494c3df0ecSJuan Quintela 1504c3df0ecSJuan Quintela register_ioport_write(addr, 1, 1, bmdma_cmd_writeb, bm); 1514c3df0ecSJuan Quintela 1524c3df0ecSJuan Quintela register_ioport_write(addr + 1, 3, 1, bmdma_writeb, bm); 1534c3df0ecSJuan Quintela register_ioport_read(addr, 4, 1, bmdma_readb, bm); 1544c3df0ecSJuan Quintela 1554c3df0ecSJuan Quintela register_ioport_write(addr + 4, 4, 1, bmdma_addr_writeb, bm); 1564c3df0ecSJuan Quintela register_ioport_read(addr + 4, 4, 1, bmdma_addr_readb, bm); 1574c3df0ecSJuan Quintela register_ioport_write(addr + 4, 4, 2, bmdma_addr_writew, bm); 1584c3df0ecSJuan Quintela register_ioport_read(addr + 4, 4, 2, bmdma_addr_readw, bm); 1594c3df0ecSJuan Quintela register_ioport_write(addr + 4, 4, 4, bmdma_addr_writel, bm); 1604c3df0ecSJuan Quintela register_ioport_read(addr + 4, 4, 4, bmdma_addr_readl, bm); 1614c3df0ecSJuan Quintela addr += 8; 1624c3df0ecSJuan Quintela } 1634c3df0ecSJuan Quintela } 1644c3df0ecSJuan Quintela 1654c3df0ecSJuan Quintela /* XXX: call it also when the MRDMODE is changed from the PCI config 1664c3df0ecSJuan Quintela registers */ 1674c3df0ecSJuan Quintela static void cmd646_update_irq(PCIIDEState *d) 1684c3df0ecSJuan Quintela { 1694c3df0ecSJuan Quintela int pci_level; 1704c3df0ecSJuan Quintela pci_level = ((d->dev.config[MRDMODE] & MRDMODE_INTR_CH0) && 1714c3df0ecSJuan Quintela !(d->dev.config[MRDMODE] & MRDMODE_BLK_CH0)) || 1724c3df0ecSJuan Quintela ((d->dev.config[MRDMODE] & MRDMODE_INTR_CH1) && 1734c3df0ecSJuan Quintela !(d->dev.config[MRDMODE] & MRDMODE_BLK_CH1)); 1744c3df0ecSJuan Quintela qemu_set_irq(d->dev.irq[0], pci_level); 1754c3df0ecSJuan Quintela } 1764c3df0ecSJuan Quintela 1774c3df0ecSJuan Quintela /* the PCI irq level is the logical OR of the two channels */ 1784c3df0ecSJuan Quintela static void cmd646_set_irq(void *opaque, int channel, int level) 1794c3df0ecSJuan Quintela { 1804c3df0ecSJuan Quintela PCIIDEState *d = opaque; 1814c3df0ecSJuan Quintela int irq_mask; 1824c3df0ecSJuan Quintela 1834c3df0ecSJuan Quintela irq_mask = MRDMODE_INTR_CH0 << channel; 1844c3df0ecSJuan Quintela if (level) 1854c3df0ecSJuan Quintela d->dev.config[MRDMODE] |= irq_mask; 1864c3df0ecSJuan Quintela else 1874c3df0ecSJuan Quintela d->dev.config[MRDMODE] &= ~irq_mask; 1884c3df0ecSJuan Quintela cmd646_update_irq(d); 1894c3df0ecSJuan Quintela } 1904c3df0ecSJuan Quintela 1914c3df0ecSJuan Quintela static void cmd646_reset(void *opaque) 1924c3df0ecSJuan Quintela { 1934c3df0ecSJuan Quintela PCIIDEState *d = opaque; 1944c3df0ecSJuan Quintela unsigned int i; 1954c3df0ecSJuan Quintela 1964c3df0ecSJuan Quintela for (i = 0; i < 2; i++) 1974c3df0ecSJuan Quintela ide_dma_cancel(&d->bmdma[i]); 1984c3df0ecSJuan Quintela } 1994c3df0ecSJuan Quintela 2004c3df0ecSJuan Quintela /* CMD646 PCI IDE controller */ 2014c3df0ecSJuan Quintela static int pci_cmd646_ide_initfn(PCIDevice *dev) 2024c3df0ecSJuan Quintela { 2034c3df0ecSJuan Quintela PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, dev); 2044c3df0ecSJuan Quintela uint8_t *pci_conf = d->dev.config; 2054c3df0ecSJuan Quintela qemu_irq *irq; 2064c3df0ecSJuan Quintela 2074c3df0ecSJuan Quintela pci_config_set_vendor_id(pci_conf, PCI_VENDOR_ID_CMD); 2084c3df0ecSJuan Quintela pci_config_set_device_id(pci_conf, PCI_DEVICE_ID_CMD_646); 2094c3df0ecSJuan Quintela 2104c3df0ecSJuan Quintela pci_conf[0x08] = 0x07; // IDE controller revision 2114c3df0ecSJuan Quintela pci_conf[0x09] = 0x8f; 2124c3df0ecSJuan Quintela 2134c3df0ecSJuan Quintela pci_config_set_class(pci_conf, PCI_CLASS_STORAGE_IDE); 2144c3df0ecSJuan Quintela pci_conf[PCI_HEADER_TYPE] = PCI_HEADER_TYPE_NORMAL; // header_type 2154c3df0ecSJuan Quintela 2164c3df0ecSJuan Quintela pci_conf[0x51] = 0x04; // enable IDE0 2174c3df0ecSJuan Quintela if (d->secondary) { 2184c3df0ecSJuan Quintela /* XXX: if not enabled, really disable the seconday IDE controller */ 2194c3df0ecSJuan Quintela pci_conf[0x51] |= 0x08; /* enable IDE1 */ 2204c3df0ecSJuan Quintela } 2214c3df0ecSJuan Quintela 2224c3df0ecSJuan Quintela pci_register_bar(dev, 0, 0x8, PCI_ADDRESS_SPACE_IO, ide_map); 2234c3df0ecSJuan Quintela pci_register_bar(dev, 1, 0x4, PCI_ADDRESS_SPACE_IO, ide_map); 2244c3df0ecSJuan Quintela pci_register_bar(dev, 2, 0x8, PCI_ADDRESS_SPACE_IO, ide_map); 2254c3df0ecSJuan Quintela pci_register_bar(dev, 3, 0x4, PCI_ADDRESS_SPACE_IO, ide_map); 2264c3df0ecSJuan Quintela pci_register_bar(dev, 4, 0x10, PCI_ADDRESS_SPACE_IO, bmdma_map); 2274c3df0ecSJuan Quintela 2284c3df0ecSJuan Quintela pci_conf[0x3d] = 0x01; // interrupt on pin 1 2294c3df0ecSJuan Quintela 2304c3df0ecSJuan Quintela irq = qemu_allocate_irqs(cmd646_set_irq, d, 2); 2314c3df0ecSJuan Quintela ide_bus_new(&d->bus[0], &d->dev.qdev); 2324c3df0ecSJuan Quintela ide_bus_new(&d->bus[1], &d->dev.qdev); 2334c3df0ecSJuan Quintela ide_init2(&d->bus[0], NULL, NULL, irq[0]); 2344c3df0ecSJuan Quintela ide_init2(&d->bus[1], NULL, NULL, irq[1]); 2354c3df0ecSJuan Quintela 236*407a4f30SJuan Quintela vmstate_register(0, &vmstate_ide_pci, d); 2374c3df0ecSJuan Quintela qemu_register_reset(cmd646_reset, d); 2384c3df0ecSJuan Quintela cmd646_reset(d); 2394c3df0ecSJuan Quintela return 0; 2404c3df0ecSJuan Quintela } 2414c3df0ecSJuan Quintela 2424c3df0ecSJuan Quintela void pci_cmd646_ide_init(PCIBus *bus, DriveInfo **hd_table, 2434c3df0ecSJuan Quintela int secondary_ide_enabled) 2444c3df0ecSJuan Quintela { 2454c3df0ecSJuan Quintela PCIDevice *dev; 2464c3df0ecSJuan Quintela 2474c3df0ecSJuan Quintela dev = pci_create(bus, -1, "CMD646 IDE"); 2484c3df0ecSJuan Quintela qdev_prop_set_uint32(&dev->qdev, "secondary", secondary_ide_enabled); 2494c3df0ecSJuan Quintela qdev_init_nofail(&dev->qdev); 2504c3df0ecSJuan Quintela 2514c3df0ecSJuan Quintela pci_ide_create_devs(dev, hd_table); 2524c3df0ecSJuan Quintela } 2534c3df0ecSJuan Quintela 2544c3df0ecSJuan Quintela static PCIDeviceInfo cmd646_ide_info[] = { 2554c3df0ecSJuan Quintela { 2564c3df0ecSJuan Quintela .qdev.name = "CMD646 IDE", 2574c3df0ecSJuan Quintela .qdev.size = sizeof(PCIIDEState), 2584c3df0ecSJuan Quintela .init = pci_cmd646_ide_initfn, 2594c3df0ecSJuan Quintela .qdev.props = (Property[]) { 2604c3df0ecSJuan Quintela DEFINE_PROP_UINT32("secondary", PCIIDEState, secondary, 0), 2614c3df0ecSJuan Quintela DEFINE_PROP_END_OF_LIST(), 2624c3df0ecSJuan Quintela }, 2634c3df0ecSJuan Quintela },{ 2644c3df0ecSJuan Quintela /* end of list */ 2654c3df0ecSJuan Quintela } 2664c3df0ecSJuan Quintela }; 2674c3df0ecSJuan Quintela 2684c3df0ecSJuan Quintela static void cmd646_ide_register(void) 2694c3df0ecSJuan Quintela { 2704c3df0ecSJuan Quintela pci_qdev_register_many(cmd646_ide_info); 2714c3df0ecSJuan Quintela } 2724c3df0ecSJuan Quintela device_init(cmd646_ide_register); 273