14c3df0ecSJuan Quintela /* 24c3df0ecSJuan Quintela * QEMU IDE Emulation: PCI cmd646 support. 34c3df0ecSJuan Quintela * 44c3df0ecSJuan Quintela * Copyright (c) 2003 Fabrice Bellard 54c3df0ecSJuan Quintela * Copyright (c) 2006 Openedhand Ltd. 64c3df0ecSJuan Quintela * 74c3df0ecSJuan Quintela * Permission is hereby granted, free of charge, to any person obtaining a copy 84c3df0ecSJuan Quintela * of this software and associated documentation files (the "Software"), to deal 94c3df0ecSJuan Quintela * in the Software without restriction, including without limitation the rights 104c3df0ecSJuan Quintela * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 114c3df0ecSJuan Quintela * copies of the Software, and to permit persons to whom the Software is 124c3df0ecSJuan Quintela * furnished to do so, subject to the following conditions: 134c3df0ecSJuan Quintela * 144c3df0ecSJuan Quintela * The above copyright notice and this permission notice shall be included in 154c3df0ecSJuan Quintela * all copies or substantial portions of the Software. 164c3df0ecSJuan Quintela * 174c3df0ecSJuan Quintela * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 184c3df0ecSJuan Quintela * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 194c3df0ecSJuan Quintela * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 204c3df0ecSJuan Quintela * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 214c3df0ecSJuan Quintela * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 224c3df0ecSJuan Quintela * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 234c3df0ecSJuan Quintela * THE SOFTWARE. 244c3df0ecSJuan Quintela */ 254c3df0ecSJuan Quintela #include <hw/hw.h> 260d09e41aSPaolo Bonzini #include <hw/i386/pc.h> 27a2cb15b0SMichael S. Tsirkin #include <hw/pci/pci.h> 280d09e41aSPaolo Bonzini #include <hw/isa/isa.h> 29737e150eSPaolo Bonzini #include "block/block.h" 309c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 319c17d615SPaolo Bonzini #include "sysemu/dma.h" 324c3df0ecSJuan Quintela 334c3df0ecSJuan Quintela #include <hw/ide/pci.h> 344c3df0ecSJuan Quintela 354c3df0ecSJuan Quintela /* CMD646 specific */ 364c3df0ecSJuan Quintela #define MRDMODE 0x71 374c3df0ecSJuan Quintela #define MRDMODE_INTR_CH0 0x04 384c3df0ecSJuan Quintela #define MRDMODE_INTR_CH1 0x08 394c3df0ecSJuan Quintela #define MRDMODE_BLK_CH0 0x10 404c3df0ecSJuan Quintela #define MRDMODE_BLK_CH1 0x20 414c3df0ecSJuan Quintela #define UDIDETCR0 0x73 424c3df0ecSJuan Quintela #define UDIDETCR1 0x7B 434c3df0ecSJuan Quintela 444c3df0ecSJuan Quintela static void cmd646_update_irq(PCIIDEState *d); 454c3df0ecSJuan Quintela 46a8170e5eSAvi Kivity static uint64_t cmd646_cmd_read(void *opaque, hwaddr addr, 47a9deb8c6SAvi Kivity unsigned size) 484c3df0ecSJuan Quintela { 49a9deb8c6SAvi Kivity CMD646BAR *cmd646bar = opaque; 504c3df0ecSJuan Quintela 51a9deb8c6SAvi Kivity if (addr != 2 || size != 1) { 52a9deb8c6SAvi Kivity return ((uint64_t)1 << (size * 8)) - 1; 53a9deb8c6SAvi Kivity } 54a9deb8c6SAvi Kivity return ide_status_read(cmd646bar->bus, addr + 2); 55a9deb8c6SAvi Kivity } 56a9deb8c6SAvi Kivity 57a8170e5eSAvi Kivity static void cmd646_cmd_write(void *opaque, hwaddr addr, 58a9deb8c6SAvi Kivity uint64_t data, unsigned size) 59a9deb8c6SAvi Kivity { 60a9deb8c6SAvi Kivity CMD646BAR *cmd646bar = opaque; 61a9deb8c6SAvi Kivity 62a9deb8c6SAvi Kivity if (addr != 2 || size != 1) { 63a9deb8c6SAvi Kivity return; 64a9deb8c6SAvi Kivity } 65a9deb8c6SAvi Kivity ide_cmd_write(cmd646bar->bus, addr + 2, data); 66a9deb8c6SAvi Kivity } 67a9deb8c6SAvi Kivity 68a348f108SStefan Weil static const MemoryRegionOps cmd646_cmd_ops = { 69a9deb8c6SAvi Kivity .read = cmd646_cmd_read, 70a9deb8c6SAvi Kivity .write = cmd646_cmd_write, 71a9deb8c6SAvi Kivity .endianness = DEVICE_LITTLE_ENDIAN, 72a9deb8c6SAvi Kivity }; 73a9deb8c6SAvi Kivity 74a8170e5eSAvi Kivity static uint64_t cmd646_data_read(void *opaque, hwaddr addr, 75a9deb8c6SAvi Kivity unsigned size) 76a9deb8c6SAvi Kivity { 77a9deb8c6SAvi Kivity CMD646BAR *cmd646bar = opaque; 78a9deb8c6SAvi Kivity 79a9deb8c6SAvi Kivity if (size == 1) { 80a9deb8c6SAvi Kivity return ide_ioport_read(cmd646bar->bus, addr); 81a9deb8c6SAvi Kivity } else if (addr == 0) { 82a9deb8c6SAvi Kivity if (size == 2) { 83a9deb8c6SAvi Kivity return ide_data_readw(cmd646bar->bus, addr); 844c3df0ecSJuan Quintela } else { 85a9deb8c6SAvi Kivity return ide_data_readl(cmd646bar->bus, addr); 864c3df0ecSJuan Quintela } 874c3df0ecSJuan Quintela } 88a9deb8c6SAvi Kivity return ((uint64_t)1 << (size * 8)) - 1; 894c3df0ecSJuan Quintela } 904c3df0ecSJuan Quintela 91a8170e5eSAvi Kivity static void cmd646_data_write(void *opaque, hwaddr addr, 92a9deb8c6SAvi Kivity uint64_t data, unsigned size) 9361f58e59SJuan Quintela { 94a9deb8c6SAvi Kivity CMD646BAR *cmd646bar = opaque; 95a9deb8c6SAvi Kivity 96a9deb8c6SAvi Kivity if (size == 1) { 970ed8b6f6SBlue Swirl ide_ioport_write(cmd646bar->bus, addr, data); 98a9deb8c6SAvi Kivity } else if (addr == 0) { 99a9deb8c6SAvi Kivity if (size == 2) { 1000ed8b6f6SBlue Swirl ide_data_writew(cmd646bar->bus, addr, data); 101a9deb8c6SAvi Kivity } else { 1020ed8b6f6SBlue Swirl ide_data_writel(cmd646bar->bus, addr, data); 103a9deb8c6SAvi Kivity } 104a9deb8c6SAvi Kivity } 105a9deb8c6SAvi Kivity } 106a9deb8c6SAvi Kivity 107a348f108SStefan Weil static const MemoryRegionOps cmd646_data_ops = { 108a9deb8c6SAvi Kivity .read = cmd646_data_read, 109a9deb8c6SAvi Kivity .write = cmd646_data_write, 110a9deb8c6SAvi Kivity .endianness = DEVICE_LITTLE_ENDIAN, 111a9deb8c6SAvi Kivity }; 112a9deb8c6SAvi Kivity 113a9deb8c6SAvi Kivity static void setup_cmd646_bar(PCIIDEState *d, int bus_num) 114a9deb8c6SAvi Kivity { 115a9deb8c6SAvi Kivity IDEBus *bus = &d->bus[bus_num]; 116a9deb8c6SAvi Kivity CMD646BAR *bar = &d->cmd646_bar[bus_num]; 117a9deb8c6SAvi Kivity 118a9deb8c6SAvi Kivity bar->bus = bus; 119a9deb8c6SAvi Kivity bar->pci_dev = d; 120*1437c94bSPaolo Bonzini memory_region_init_io(&bar->cmd, OBJECT(d), &cmd646_cmd_ops, bar, 121*1437c94bSPaolo Bonzini "cmd646-cmd", 4); 122*1437c94bSPaolo Bonzini memory_region_init_io(&bar->data, OBJECT(d), &cmd646_data_ops, bar, 123*1437c94bSPaolo Bonzini "cmd646-data", 8); 124a9deb8c6SAvi Kivity } 125a9deb8c6SAvi Kivity 126a8170e5eSAvi Kivity static uint64_t bmdma_read(void *opaque, hwaddr addr, 127a9deb8c6SAvi Kivity unsigned size) 128a9deb8c6SAvi Kivity { 129a9deb8c6SAvi Kivity BMDMAState *bm = opaque; 130a9deb8c6SAvi Kivity PCIIDEState *pci_dev = bm->pci_dev; 1314c3df0ecSJuan Quintela uint32_t val; 1324c3df0ecSJuan Quintela 133a9deb8c6SAvi Kivity if (size != 1) { 134a9deb8c6SAvi Kivity return ((uint64_t)1 << (size * 8)) - 1; 135a9deb8c6SAvi Kivity } 136a9deb8c6SAvi Kivity 1374c3df0ecSJuan Quintela switch(addr & 3) { 1384c3df0ecSJuan Quintela case 0: 1394c3df0ecSJuan Quintela val = bm->cmd; 1404c3df0ecSJuan Quintela break; 1414c3df0ecSJuan Quintela case 1: 1424c3df0ecSJuan Quintela val = pci_dev->dev.config[MRDMODE]; 1434c3df0ecSJuan Quintela break; 1444c3df0ecSJuan Quintela case 2: 1454c3df0ecSJuan Quintela val = bm->status; 1464c3df0ecSJuan Quintela break; 1474c3df0ecSJuan Quintela case 3: 14870ae65f5SIgor V. Kovalenko if (bm == &pci_dev->bmdma[0]) { 1494c3df0ecSJuan Quintela val = pci_dev->dev.config[UDIDETCR0]; 1504c3df0ecSJuan Quintela } else { 15158c0e732SJuan Quintela val = pci_dev->dev.config[UDIDETCR1]; 1524c3df0ecSJuan Quintela } 1534c3df0ecSJuan Quintela break; 1544c3df0ecSJuan Quintela default: 1554c3df0ecSJuan Quintela val = 0xff; 1564c3df0ecSJuan Quintela break; 1574c3df0ecSJuan Quintela } 1584c3df0ecSJuan Quintela #ifdef DEBUG_IDE 159721da65cSMark Cave-Ayland printf("bmdma: readb " TARGET_FMT_plx " : 0x%02x\n", addr, val); 1604c3df0ecSJuan Quintela #endif 1614c3df0ecSJuan Quintela return val; 1624c3df0ecSJuan Quintela } 1634c3df0ecSJuan Quintela 164a8170e5eSAvi Kivity static void bmdma_write(void *opaque, hwaddr addr, 165a9deb8c6SAvi Kivity uint64_t val, unsigned size) 1664c3df0ecSJuan Quintela { 167a9deb8c6SAvi Kivity BMDMAState *bm = opaque; 168a9deb8c6SAvi Kivity PCIIDEState *pci_dev = bm->pci_dev; 16970ae65f5SIgor V. Kovalenko 170a9deb8c6SAvi Kivity if (size != 1) { 171a9deb8c6SAvi Kivity return; 17270ae65f5SIgor V. Kovalenko } 17370ae65f5SIgor V. Kovalenko 1744c3df0ecSJuan Quintela #ifdef DEBUG_IDE 175721da65cSMark Cave-Ayland printf("bmdma: writeb " TARGET_FMT_plx " : 0x%" PRIx64 "\n", addr, val); 1764c3df0ecSJuan Quintela #endif 1774c3df0ecSJuan Quintela switch(addr & 3) { 17850a48094SIgor V. Kovalenko case 0: 179a9deb8c6SAvi Kivity bmdma_cmd_writeb(bm, val); 18050a48094SIgor V. Kovalenko break; 1814c3df0ecSJuan Quintela case 1: 1824c3df0ecSJuan Quintela pci_dev->dev.config[MRDMODE] = 1834c3df0ecSJuan Quintela (pci_dev->dev.config[MRDMODE] & ~0x30) | (val & 0x30); 1844c3df0ecSJuan Quintela cmd646_update_irq(pci_dev); 1854c3df0ecSJuan Quintela break; 1864c3df0ecSJuan Quintela case 2: 1874c3df0ecSJuan Quintela bm->status = (val & 0x60) | (bm->status & 1) | (bm->status & ~val & 0x06); 1884c3df0ecSJuan Quintela break; 1894c3df0ecSJuan Quintela case 3: 19070ae65f5SIgor V. Kovalenko if (bm == &pci_dev->bmdma[0]) 1914c3df0ecSJuan Quintela pci_dev->dev.config[UDIDETCR0] = val; 1924c3df0ecSJuan Quintela else 1934c3df0ecSJuan Quintela pci_dev->dev.config[UDIDETCR1] = val; 1944c3df0ecSJuan Quintela break; 1954c3df0ecSJuan Quintela } 1964c3df0ecSJuan Quintela } 1974c3df0ecSJuan Quintela 198a348f108SStefan Weil static const MemoryRegionOps cmd646_bmdma_ops = { 199a9deb8c6SAvi Kivity .read = bmdma_read, 200a9deb8c6SAvi Kivity .write = bmdma_write, 201a9deb8c6SAvi Kivity }; 202a9deb8c6SAvi Kivity 203a9deb8c6SAvi Kivity static void bmdma_setup_bar(PCIIDEState *d) 20470ae65f5SIgor V. Kovalenko { 205a9deb8c6SAvi Kivity BMDMAState *bm; 2064c3df0ecSJuan Quintela int i; 2074c3df0ecSJuan Quintela 208*1437c94bSPaolo Bonzini memory_region_init(&d->bmdma_bar, OBJECT(d), "cmd646-bmdma", 16); 2094c3df0ecSJuan Quintela for(i = 0;i < 2; i++) { 210a9deb8c6SAvi Kivity bm = &d->bmdma[i]; 211*1437c94bSPaolo Bonzini memory_region_init_io(&bm->extra_io, OBJECT(d), &cmd646_bmdma_ops, bm, 212a9deb8c6SAvi Kivity "cmd646-bmdma-bus", 4); 213a9deb8c6SAvi Kivity memory_region_add_subregion(&d->bmdma_bar, i * 8, &bm->extra_io); 214*1437c94bSPaolo Bonzini memory_region_init_io(&bm->addr_ioport, OBJECT(d), 215*1437c94bSPaolo Bonzini &bmdma_addr_ioport_ops, bm, 216a9deb8c6SAvi Kivity "cmd646-bmdma-ioport", 4); 217a9deb8c6SAvi Kivity memory_region_add_subregion(&d->bmdma_bar, i * 8 + 4, &bm->addr_ioport); 2184c3df0ecSJuan Quintela } 2194c3df0ecSJuan Quintela } 2204c3df0ecSJuan Quintela 2214c3df0ecSJuan Quintela /* XXX: call it also when the MRDMODE is changed from the PCI config 2224c3df0ecSJuan Quintela registers */ 2234c3df0ecSJuan Quintela static void cmd646_update_irq(PCIIDEState *d) 2244c3df0ecSJuan Quintela { 2254c3df0ecSJuan Quintela int pci_level; 2264c3df0ecSJuan Quintela pci_level = ((d->dev.config[MRDMODE] & MRDMODE_INTR_CH0) && 2274c3df0ecSJuan Quintela !(d->dev.config[MRDMODE] & MRDMODE_BLK_CH0)) || 2284c3df0ecSJuan Quintela ((d->dev.config[MRDMODE] & MRDMODE_INTR_CH1) && 2294c3df0ecSJuan Quintela !(d->dev.config[MRDMODE] & MRDMODE_BLK_CH1)); 2304c3df0ecSJuan Quintela qemu_set_irq(d->dev.irq[0], pci_level); 2314c3df0ecSJuan Quintela } 2324c3df0ecSJuan Quintela 2334c3df0ecSJuan Quintela /* the PCI irq level is the logical OR of the two channels */ 2344c3df0ecSJuan Quintela static void cmd646_set_irq(void *opaque, int channel, int level) 2354c3df0ecSJuan Quintela { 2364c3df0ecSJuan Quintela PCIIDEState *d = opaque; 2374c3df0ecSJuan Quintela int irq_mask; 2384c3df0ecSJuan Quintela 2394c3df0ecSJuan Quintela irq_mask = MRDMODE_INTR_CH0 << channel; 2404c3df0ecSJuan Quintela if (level) 2414c3df0ecSJuan Quintela d->dev.config[MRDMODE] |= irq_mask; 2424c3df0ecSJuan Quintela else 2434c3df0ecSJuan Quintela d->dev.config[MRDMODE] &= ~irq_mask; 2444c3df0ecSJuan Quintela cmd646_update_irq(d); 2454c3df0ecSJuan Quintela } 2464c3df0ecSJuan Quintela 2474c3df0ecSJuan Quintela static void cmd646_reset(void *opaque) 2484c3df0ecSJuan Quintela { 2494c3df0ecSJuan Quintela PCIIDEState *d = opaque; 2504c3df0ecSJuan Quintela unsigned int i; 2514c3df0ecSJuan Quintela 2524a643563SBlue Swirl for (i = 0; i < 2; i++) { 2534a643563SBlue Swirl ide_bus_reset(&d->bus[i]); 2544a643563SBlue Swirl } 2554c3df0ecSJuan Quintela } 2564c3df0ecSJuan Quintela 2574c3df0ecSJuan Quintela /* CMD646 PCI IDE controller */ 2584c3df0ecSJuan Quintela static int pci_cmd646_ide_initfn(PCIDevice *dev) 2594c3df0ecSJuan Quintela { 2604c3df0ecSJuan Quintela PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, dev); 2614c3df0ecSJuan Quintela uint8_t *pci_conf = d->dev.config; 2624c3df0ecSJuan Quintela qemu_irq *irq; 26361d9d6b0SStefan Hajnoczi int i; 2644c3df0ecSJuan Quintela 265409570a7SMichael S. Tsirkin pci_conf[PCI_CLASS_PROG] = 0x8f; 2664c3df0ecSJuan Quintela 2674c3df0ecSJuan Quintela pci_conf[0x51] = 0x04; // enable IDE0 2684c3df0ecSJuan Quintela if (d->secondary) { 2694c3df0ecSJuan Quintela /* XXX: if not enabled, really disable the seconday IDE controller */ 2704c3df0ecSJuan Quintela pci_conf[0x51] |= 0x08; /* enable IDE1 */ 2714c3df0ecSJuan Quintela } 2724c3df0ecSJuan Quintela 273a9deb8c6SAvi Kivity setup_cmd646_bar(d, 0); 274a9deb8c6SAvi Kivity setup_cmd646_bar(d, 1); 275e824b2ccSAvi Kivity pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &d->cmd646_bar[0].data); 276e824b2ccSAvi Kivity pci_register_bar(dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &d->cmd646_bar[0].cmd); 277e824b2ccSAvi Kivity pci_register_bar(dev, 2, PCI_BASE_ADDRESS_SPACE_IO, &d->cmd646_bar[1].data); 278e824b2ccSAvi Kivity pci_register_bar(dev, 3, PCI_BASE_ADDRESS_SPACE_IO, &d->cmd646_bar[1].cmd); 279a9deb8c6SAvi Kivity bmdma_setup_bar(d); 280e824b2ccSAvi Kivity pci_register_bar(dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &d->bmdma_bar); 2814c3df0ecSJuan Quintela 282409570a7SMichael S. Tsirkin /* TODO: RST# value should be 0 */ 283409570a7SMichael S. Tsirkin pci_conf[PCI_INTERRUPT_PIN] = 0x01; // interrupt on pin 1 2844c3df0ecSJuan Quintela 2854c3df0ecSJuan Quintela irq = qemu_allocate_irqs(cmd646_set_irq, d, 2); 28661d9d6b0SStefan Hajnoczi for (i = 0; i < 2; i++) { 2870ee20e66SKevin Wolf ide_bus_new(&d->bus[i], &d->dev.qdev, i, 2); 28861d9d6b0SStefan Hajnoczi ide_init2(&d->bus[i], irq[i]); 28961d9d6b0SStefan Hajnoczi 290a9deb8c6SAvi Kivity bmdma_init(&d->bus[i], &d->bmdma[i], d); 291f56b18c0SKevin Wolf d->bmdma[i].bus = &d->bus[i]; 29261d9d6b0SStefan Hajnoczi qemu_add_vm_change_state_handler(d->bus[i].dma->ops->restart_cb, 293f56b18c0SKevin Wolf &d->bmdma[i].dma); 29461d9d6b0SStefan Hajnoczi } 2954c3df0ecSJuan Quintela 2960be71e32SAlex Williamson vmstate_register(&dev->qdev, 0, &vmstate_ide_pci, d); 2974c3df0ecSJuan Quintela qemu_register_reset(cmd646_reset, d); 2984c3df0ecSJuan Quintela return 0; 2994c3df0ecSJuan Quintela } 3004c3df0ecSJuan Quintela 301f90c2bcdSAlex Williamson static void pci_cmd646_ide_exitfn(PCIDevice *dev) 302a9deb8c6SAvi Kivity { 303a9deb8c6SAvi Kivity PCIIDEState *d = DO_UPCAST(PCIIDEState, dev, dev); 304a9deb8c6SAvi Kivity unsigned i; 305a9deb8c6SAvi Kivity 306a9deb8c6SAvi Kivity for (i = 0; i < 2; ++i) { 307a9deb8c6SAvi Kivity memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].extra_io); 308a9deb8c6SAvi Kivity memory_region_destroy(&d->bmdma[i].extra_io); 309a9deb8c6SAvi Kivity memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].addr_ioport); 310a9deb8c6SAvi Kivity memory_region_destroy(&d->bmdma[i].addr_ioport); 311a9deb8c6SAvi Kivity memory_region_destroy(&d->cmd646_bar[i].cmd); 312a9deb8c6SAvi Kivity memory_region_destroy(&d->cmd646_bar[i].data); 313a9deb8c6SAvi Kivity } 314a9deb8c6SAvi Kivity memory_region_destroy(&d->bmdma_bar); 315a9deb8c6SAvi Kivity } 316a9deb8c6SAvi Kivity 3174c3df0ecSJuan Quintela void pci_cmd646_ide_init(PCIBus *bus, DriveInfo **hd_table, 3184c3df0ecSJuan Quintela int secondary_ide_enabled) 3194c3df0ecSJuan Quintela { 3204c3df0ecSJuan Quintela PCIDevice *dev; 3214c3df0ecSJuan Quintela 322556cd098SMarkus Armbruster dev = pci_create(bus, -1, "cmd646-ide"); 3234c3df0ecSJuan Quintela qdev_prop_set_uint32(&dev->qdev, "secondary", secondary_ide_enabled); 3244c3df0ecSJuan Quintela qdev_init_nofail(&dev->qdev); 3254c3df0ecSJuan Quintela 3264c3df0ecSJuan Quintela pci_ide_create_devs(dev, hd_table); 3274c3df0ecSJuan Quintela } 3284c3df0ecSJuan Quintela 32940021f08SAnthony Liguori static Property cmd646_ide_properties[] = { 3304c3df0ecSJuan Quintela DEFINE_PROP_UINT32("secondary", PCIIDEState, secondary, 0), 3314c3df0ecSJuan Quintela DEFINE_PROP_END_OF_LIST(), 33240021f08SAnthony Liguori }; 33340021f08SAnthony Liguori 33440021f08SAnthony Liguori static void cmd646_ide_class_init(ObjectClass *klass, void *data) 33540021f08SAnthony Liguori { 33639bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 33740021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 33840021f08SAnthony Liguori 33940021f08SAnthony Liguori k->init = pci_cmd646_ide_initfn; 34040021f08SAnthony Liguori k->exit = pci_cmd646_ide_exitfn; 34140021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_CMD; 34240021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_CMD_646; 34340021f08SAnthony Liguori k->revision = 0x07; 34440021f08SAnthony Liguori k->class_id = PCI_CLASS_STORAGE_IDE; 34539bffca2SAnthony Liguori dc->props = cmd646_ide_properties; 34640021f08SAnthony Liguori } 34740021f08SAnthony Liguori 3488c43a6f0SAndreas Färber static const TypeInfo cmd646_ide_info = { 34940021f08SAnthony Liguori .name = "cmd646-ide", 35039bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 35139bffca2SAnthony Liguori .instance_size = sizeof(PCIIDEState), 35240021f08SAnthony Liguori .class_init = cmd646_ide_class_init, 3534c3df0ecSJuan Quintela }; 3544c3df0ecSJuan Quintela 35583f7d43aSAndreas Färber static void cmd646_ide_register_types(void) 3564c3df0ecSJuan Quintela { 35739bffca2SAnthony Liguori type_register_static(&cmd646_ide_info); 3584c3df0ecSJuan Quintela } 35983f7d43aSAndreas Färber 36083f7d43aSAndreas Färber type_init(cmd646_ide_register_types) 361