170e23370SJohn Snow /* 270e23370SJohn Snow * QEMU AHCI Emulation 370e23370SJohn Snow * 470e23370SJohn Snow * Copyright (c) 2010 qiaochong@loongson.cn 570e23370SJohn Snow * Copyright (c) 2010 Roland Elek <elek.roland@gmail.com> 670e23370SJohn Snow * Copyright (c) 2010 Sebastian Herbszt <herbszt@gmx.de> 770e23370SJohn Snow * Copyright (c) 2010 Alexander Graf <agraf@suse.de> 870e23370SJohn Snow * 970e23370SJohn Snow * This library is free software; you can redistribute it and/or 1070e23370SJohn Snow * modify it under the terms of the GNU Lesser General Public 1170e23370SJohn Snow * License as published by the Free Software Foundation; either 1261f3c91aSChetan Pant * version 2.1 of the License, or (at your option) any later version. 1370e23370SJohn Snow * 1470e23370SJohn Snow * This library is distributed in the hope that it will be useful, 1570e23370SJohn Snow * but WITHOUT ANY WARRANTY; without even the implied warranty of 1670e23370SJohn Snow * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1770e23370SJohn Snow * Lesser General Public License for more details. 1870e23370SJohn Snow * 1970e23370SJohn Snow * You should have received a copy of the GNU Lesser General Public 2070e23370SJohn Snow * License along with this library; if not, see <http://www.gnu.org/licenses/>. 2170e23370SJohn Snow * 2270e23370SJohn Snow */ 2370e23370SJohn Snow 2470e23370SJohn Snow #ifndef HW_IDE_AHCI_INTERNAL_H 2570e23370SJohn Snow #define HW_IDE_AHCI_INTERNAL_H 2670e23370SJohn Snow 2770e23370SJohn Snow #include "hw/ide/ahci.h" 28*0316482eSPhilippe Mathieu-Daudé #include "ide-internal.h" 2970e23370SJohn Snow 3070e23370SJohn Snow #define AHCI_MEM_BAR_SIZE 0x1000 3170e23370SJohn Snow #define AHCI_MAX_PORTS 32 3270e23370SJohn Snow #define AHCI_MAX_SG 168 /* hardware max is 64K */ 3370e23370SJohn Snow #define AHCI_DMA_BOUNDARY 0xffffffff 3470e23370SJohn Snow #define AHCI_USE_CLUSTERING 0 3570e23370SJohn Snow #define AHCI_MAX_CMDS 32 3670e23370SJohn Snow #define AHCI_CMD_SZ 32 3770e23370SJohn Snow #define AHCI_CMD_SLOT_SZ (AHCI_MAX_CMDS * AHCI_CMD_SZ) 3870e23370SJohn Snow #define AHCI_RX_FIS_SZ 256 3970e23370SJohn Snow #define AHCI_CMD_TBL_CDB 0x40 4070e23370SJohn Snow #define AHCI_CMD_TBL_HDR_SZ 0x80 4170e23370SJohn Snow #define AHCI_CMD_TBL_SZ (AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16)) 4270e23370SJohn Snow #define AHCI_CMD_TBL_AR_SZ (AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS) 4370e23370SJohn Snow #define AHCI_PORT_PRIV_DMA_SZ (AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ + \ 4470e23370SJohn Snow AHCI_RX_FIS_SZ) 4570e23370SJohn Snow 4670e23370SJohn Snow #define AHCI_IRQ_ON_SG (1U << 31) 4770e23370SJohn Snow #define AHCI_CMD_ATAPI (1 << 5) 4870e23370SJohn Snow #define AHCI_CMD_WRITE (1 << 6) 4970e23370SJohn Snow #define AHCI_CMD_PREFETCH (1 << 7) 5070e23370SJohn Snow #define AHCI_CMD_RESET (1 << 8) 5170e23370SJohn Snow #define AHCI_CMD_CLR_BUSY (1 << 10) 5270e23370SJohn Snow 5370e23370SJohn Snow #define RX_FIS_D2H_REG 0x40 /* offset of D2H Register FIS data */ 5470e23370SJohn Snow #define RX_FIS_SDB 0x58 /* offset of SDB FIS data */ 5570e23370SJohn Snow #define RX_FIS_UNK 0x60 /* offset of Unknown FIS data */ 5670e23370SJohn Snow 5770e23370SJohn Snow /* global controller registers */ 58da868a46SJohn Snow enum AHCIHostReg { 59da868a46SJohn Snow AHCI_HOST_REG_CAP = 0, /* CAP: host capabilities */ 60da868a46SJohn Snow AHCI_HOST_REG_CTL = 1, /* GHC: global host control */ 61da868a46SJohn Snow AHCI_HOST_REG_IRQ_STAT = 2, /* IS: interrupt status */ 62da868a46SJohn Snow AHCI_HOST_REG_PORTS_IMPL = 3, /* PI: bitmap of implemented ports */ 63a980b95cSMichael Tokarev AHCI_HOST_REG_VERSION = 4, /* VS: AHCI spec. version compliance */ 64da868a46SJohn Snow AHCI_HOST_REG_CCC_CTL = 5, /* CCC_CTL: CCC Control */ 65da868a46SJohn Snow AHCI_HOST_REG_CCC_PORTS = 6, /* CCC_PORTS: CCC Ports */ 66da868a46SJohn Snow AHCI_HOST_REG_EM_LOC = 7, /* EM_LOC: Enclosure Mgmt Location */ 67da868a46SJohn Snow AHCI_HOST_REG_EM_CTL = 8, /* EM_CTL: Enclosure Mgmt Control */ 68da868a46SJohn Snow AHCI_HOST_REG_CAP2 = 9, /* CAP2: host capabilities, extended */ 69a980b95cSMichael Tokarev AHCI_HOST_REG_BOHC = 10, /* BOHC: firmware/os handoff ctrl & status */ 70da868a46SJohn Snow AHCI_HOST_REG__COUNT = 11 71da868a46SJohn Snow }; 72da868a46SJohn Snow 7370e23370SJohn Snow /* HOST_CTL bits */ 7470e23370SJohn Snow #define HOST_CTL_RESET (1 << 0) /* reset controller; self-clear */ 7570e23370SJohn Snow #define HOST_CTL_IRQ_EN (1 << 1) /* global IRQ enable */ 7670e23370SJohn Snow #define HOST_CTL_AHCI_EN (1U << 31) /* AHCI enabled */ 7770e23370SJohn Snow 7870e23370SJohn Snow /* HOST_CAP bits */ 7970e23370SJohn Snow #define HOST_CAP_SSC (1 << 14) /* Slumber capable */ 8070e23370SJohn Snow #define HOST_CAP_AHCI (1 << 18) /* AHCI only */ 8170e23370SJohn Snow #define HOST_CAP_CLO (1 << 24) /* Command List Override support */ 8270e23370SJohn Snow #define HOST_CAP_SSS (1 << 27) /* Staggered Spin-up */ 8370e23370SJohn Snow #define HOST_CAP_NCQ (1 << 30) /* Native Command Queueing */ 8470e23370SJohn Snow #define HOST_CAP_64 (1U << 31) /* PCI DAC (64-bit DMA) support */ 8570e23370SJohn Snow 8670e23370SJohn Snow /* registers for each SATA port */ 874e6e1de4SJohn Snow enum AHCIPortReg { 884e6e1de4SJohn Snow AHCI_PORT_REG_LST_ADDR = 0, /* PxCLB: command list DMA addr */ 894e6e1de4SJohn Snow AHCI_PORT_REG_LST_ADDR_HI = 1, /* PxCLBU: command list DMA addr hi */ 904e6e1de4SJohn Snow AHCI_PORT_REG_FIS_ADDR = 2, /* PxFB: FIS rx buf addr */ 914e6e1de4SJohn Snow AHCI_PORT_REG_FIS_ADDR_HI = 3, /* PxFBU: FIX rx buf addr hi */ 924e6e1de4SJohn Snow AHCI_PORT_REG_IRQ_STAT = 4, /* PxIS: interrupt status */ 934e6e1de4SJohn Snow AHCI_PORT_REG_IRQ_MASK = 5, /* PxIE: interrupt enable/disable mask */ 944e6e1de4SJohn Snow AHCI_PORT_REG_CMD = 6, /* PxCMD: port command */ 954e6e1de4SJohn Snow /* RESERVED */ 964e6e1de4SJohn Snow AHCI_PORT_REG_TFDATA = 8, /* PxTFD: taskfile data */ 974e6e1de4SJohn Snow AHCI_PORT_REG_SIG = 9, /* PxSIG: device TF signature */ 984e6e1de4SJohn Snow AHCI_PORT_REG_SCR_STAT = 10, /* PxSSTS: SATA phy register: SStatus */ 994e6e1de4SJohn Snow AHCI_PORT_REG_SCR_CTL = 11, /* PxSCTL: SATA phy register: SControl */ 1004e6e1de4SJohn Snow AHCI_PORT_REG_SCR_ERR = 12, /* PxSERR: SATA phy register: SError */ 1014e6e1de4SJohn Snow AHCI_PORT_REG_SCR_ACT = 13, /* PxSACT: SATA phy register: SActive */ 1024e6e1de4SJohn Snow AHCI_PORT_REG_CMD_ISSUE = 14, /* PxCI: command issue */ 1034e6e1de4SJohn Snow AHCI_PORT_REG_SCR_NOTIF = 15, /* PxSNTF: SATA phy register: SNotification */ 1044e6e1de4SJohn Snow AHCI_PORT_REG_FIS_CTL = 16, /* PxFBS: Port multiplier switching ctl */ 1054e6e1de4SJohn Snow AHCI_PORT_REG_DEV_SLEEP = 17, /* PxDEVSLP: device sleep control */ 1064e6e1de4SJohn Snow /* RESERVED */ 1074e6e1de4SJohn Snow AHCI_PORT_REG_VENDOR_1 = 28, /* PxVS: Vendor Specific */ 1084e6e1de4SJohn Snow AHCI_PORT_REG_VENDOR_2 = 29, 1094e6e1de4SJohn Snow AHCI_PORT_REG_VENDOR_3 = 30, 1104e6e1de4SJohn Snow AHCI_PORT_REG_VENDOR_4 = 31, 1114e6e1de4SJohn Snow AHCI_PORT_REG__COUNT = 32 1124e6e1de4SJohn Snow }; 1134e6e1de4SJohn Snow 1145fa0feecSJohn Snow /* Port interrupt bit descriptors */ 1155fa0feecSJohn Snow enum AHCIPortIRQ { 1165fa0feecSJohn Snow AHCI_PORT_IRQ_BIT_DHRS = 0, 1175fa0feecSJohn Snow AHCI_PORT_IRQ_BIT_PSS = 1, 1185fa0feecSJohn Snow AHCI_PORT_IRQ_BIT_DSS = 2, 1195fa0feecSJohn Snow AHCI_PORT_IRQ_BIT_SDBS = 3, 1205fa0feecSJohn Snow AHCI_PORT_IRQ_BIT_UFS = 4, 1215fa0feecSJohn Snow AHCI_PORT_IRQ_BIT_DPS = 5, 1225fa0feecSJohn Snow AHCI_PORT_IRQ_BIT_PCS = 6, 1235fa0feecSJohn Snow AHCI_PORT_IRQ_BIT_DMPS = 7, 1245fa0feecSJohn Snow /* RESERVED */ 1255fa0feecSJohn Snow AHCI_PORT_IRQ_BIT_PRCS = 22, 1265fa0feecSJohn Snow AHCI_PORT_IRQ_BIT_IPMS = 23, 1275fa0feecSJohn Snow AHCI_PORT_IRQ_BIT_OFS = 24, 1285fa0feecSJohn Snow /* RESERVED */ 1295fa0feecSJohn Snow AHCI_PORT_IRQ_BIT_INFS = 26, 1305fa0feecSJohn Snow AHCI_PORT_IRQ_BIT_IFS = 27, 1315fa0feecSJohn Snow AHCI_PORT_IRQ_BIT_HBDS = 28, 1325fa0feecSJohn Snow AHCI_PORT_IRQ_BIT_HBFS = 29, 1335fa0feecSJohn Snow AHCI_PORT_IRQ_BIT_TFES = 30, 1345fa0feecSJohn Snow AHCI_PORT_IRQ_BIT_CPDS = 31, 1355fa0feecSJohn Snow AHCI_PORT_IRQ__COUNT = 32 1365fa0feecSJohn Snow }; 1375fa0feecSJohn Snow 1385fa0feecSJohn Snow 13970e23370SJohn Snow /* PORT_IRQ_{STAT,MASK} bits */ 14070e23370SJohn Snow #define PORT_IRQ_COLD_PRES (1U << 31) /* cold presence detect */ 14170e23370SJohn Snow #define PORT_IRQ_TF_ERR (1 << 30) /* task file error */ 14270e23370SJohn Snow #define PORT_IRQ_HBUS_ERR (1 << 29) /* host bus fatal error */ 14370e23370SJohn Snow #define PORT_IRQ_HBUS_DATA_ERR (1 << 28) /* host bus data error */ 14470e23370SJohn Snow #define PORT_IRQ_IF_ERR (1 << 27) /* interface fatal error */ 14570e23370SJohn Snow #define PORT_IRQ_IF_NONFATAL (1 << 26) /* interface non-fatal error */ 1465fa0feecSJohn Snow /* reserved */ 14770e23370SJohn Snow #define PORT_IRQ_OVERFLOW (1 << 24) /* xfer exhausted available S/G */ 14870e23370SJohn Snow #define PORT_IRQ_BAD_PMP (1 << 23) /* incorrect port multiplier */ 14970e23370SJohn Snow #define PORT_IRQ_PHYRDY (1 << 22) /* PhyRdy changed */ 1505fa0feecSJohn Snow /* reserved */ 15170e23370SJohn Snow #define PORT_IRQ_DEV_ILCK (1 << 7) /* device interlock */ 15270e23370SJohn Snow #define PORT_IRQ_CONNECT (1 << 6) /* port connect change status */ 15370e23370SJohn Snow #define PORT_IRQ_SG_DONE (1 << 5) /* descriptor processed */ 15470e23370SJohn Snow #define PORT_IRQ_UNK_FIS (1 << 4) /* unknown FIS rx'd */ 15570e23370SJohn Snow #define PORT_IRQ_SDB_FIS (1 << 3) /* Set Device Bits FIS rx'd */ 15670e23370SJohn Snow #define PORT_IRQ_DMAS_FIS (1 << 2) /* DMA Setup FIS rx'd */ 15770e23370SJohn Snow #define PORT_IRQ_PIOS_FIS (1 << 1) /* PIO Setup FIS rx'd */ 15870e23370SJohn Snow #define PORT_IRQ_D2H_REG_FIS (1 << 0) /* D2H Register FIS rx'd */ 15970e23370SJohn Snow 16070e23370SJohn Snow #define PORT_IRQ_FREEZE (PORT_IRQ_HBUS_ERR | PORT_IRQ_IF_ERR | \ 16170e23370SJohn Snow PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY | \ 16270e23370SJohn Snow PORT_IRQ_UNK_FIS) 16370e23370SJohn Snow #define PORT_IRQ_ERROR (PORT_IRQ_FREEZE | PORT_IRQ_TF_ERR | \ 16470e23370SJohn Snow PORT_IRQ_HBUS_DATA_ERR) 16570e23370SJohn Snow #define DEF_PORT_IRQ (PORT_IRQ_ERROR | PORT_IRQ_SG_DONE | \ 16670e23370SJohn Snow PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS | \ 16770e23370SJohn Snow PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS) 16870e23370SJohn Snow 16970e23370SJohn Snow /* PORT_CMD bits */ 17070e23370SJohn Snow #define PORT_CMD_ATAPI (1 << 24) /* Device is ATAPI */ 17170e23370SJohn Snow #define PORT_CMD_LIST_ON (1 << 15) /* cmd list DMA engine running */ 17270e23370SJohn Snow #define PORT_CMD_FIS_ON (1 << 14) /* FIS DMA engine running */ 17370e23370SJohn Snow #define PORT_CMD_FIS_RX (1 << 4) /* Enable FIS receive DMA engine */ 17470e23370SJohn Snow #define PORT_CMD_CLO (1 << 3) /* Command list override */ 17570e23370SJohn Snow #define PORT_CMD_POWER_ON (1 << 2) /* Power up device */ 17670e23370SJohn Snow #define PORT_CMD_SPIN_UP (1 << 1) /* Spin up device */ 17770e23370SJohn Snow #define PORT_CMD_START (1 << 0) /* Enable port DMA engine */ 17870e23370SJohn Snow 17970e23370SJohn Snow #define PORT_CMD_ICC_MASK (0xfU << 28) /* i/f ICC state mask */ 18070e23370SJohn Snow #define PORT_CMD_ICC_ACTIVE (0x1 << 28) /* Put i/f in active state */ 18170e23370SJohn Snow #define PORT_CMD_ICC_PARTIAL (0x2 << 28) /* Put i/f in partial state */ 18270e23370SJohn Snow #define PORT_CMD_ICC_SLUMBER (0x6 << 28) /* Put i/f in slumber state */ 18370e23370SJohn Snow 18470e23370SJohn Snow #define PORT_CMD_RO_MASK 0x007dffe0 /* Which CMD bits are read only? */ 18570e23370SJohn Snow 18670e23370SJohn Snow /* ap->flags bits */ 18770e23370SJohn Snow #define AHCI_FLAG_NO_NCQ (1 << 24) 18870e23370SJohn Snow #define AHCI_FLAG_IGN_IRQ_IF_ERR (1 << 25) /* ignore IRQ_IF_ERR */ 18970e23370SJohn Snow #define AHCI_FLAG_HONOR_PI (1 << 26) /* honor PORTS_IMPL */ 19070e23370SJohn Snow #define AHCI_FLAG_IGN_SERR_INTERNAL (1 << 27) /* ignore SERR_INTERNAL */ 19170e23370SJohn Snow #define AHCI_FLAG_32BIT_ONLY (1 << 28) /* force 32bit */ 19270e23370SJohn Snow 19370e23370SJohn Snow #define ATA_SRST (1 << 2) /* software reset */ 19470e23370SJohn Snow 19570e23370SJohn Snow #define STATE_RUN 0 19670e23370SJohn Snow #define STATE_RESET 1 19770e23370SJohn Snow 19870e23370SJohn Snow #define SATA_SCR_SSTATUS_DET_NODEV 0x0 19970e23370SJohn Snow #define SATA_SCR_SSTATUS_DET_DEV_PRESENT_PHY_UP 0x3 20070e23370SJohn Snow 20170e23370SJohn Snow #define SATA_SCR_SSTATUS_SPD_NODEV 0x00 20270e23370SJohn Snow #define SATA_SCR_SSTATUS_SPD_GEN1 0x10 20370e23370SJohn Snow 20470e23370SJohn Snow #define SATA_SCR_SSTATUS_IPM_NODEV 0x000 20570e23370SJohn Snow #define SATA_SCR_SSTATUS_IPM_ACTIVE 0X100 20670e23370SJohn Snow 20770e23370SJohn Snow #define AHCI_SCR_SCTL_DET 0xf 20870e23370SJohn Snow 20970e23370SJohn Snow #define SATA_FIS_TYPE_REGISTER_H2D 0x27 21070e23370SJohn Snow #define SATA_FIS_REG_H2D_UPDATE_COMMAND_REGISTER 0x80 21170e23370SJohn Snow #define SATA_FIS_TYPE_REGISTER_D2H 0x34 21270e23370SJohn Snow #define SATA_FIS_TYPE_PIO_SETUP 0x5f 21370e23370SJohn Snow #define SATA_FIS_TYPE_SDB 0xA1 21470e23370SJohn Snow 21570e23370SJohn Snow #define AHCI_CMD_HDR_CMD_FIS_LEN 0x1f 21670e23370SJohn Snow #define AHCI_CMD_HDR_PRDT_LEN 16 21770e23370SJohn Snow 21870e23370SJohn Snow #define SATA_SIGNATURE_CDROM 0xeb140101 21970e23370SJohn Snow #define SATA_SIGNATURE_DISK 0x00000101 22070e23370SJohn Snow 22196034081SJohn Snow #define AHCI_GENERIC_HOST_CONTROL_REGS_MAX_ADDR 0x2c 22270e23370SJohn Snow 22370e23370SJohn Snow #define AHCI_PORT_REGS_START_ADDR 0x100 22470e23370SJohn Snow #define AHCI_PORT_ADDR_OFFSET_MASK 0x7f 22570e23370SJohn Snow #define AHCI_PORT_ADDR_OFFSET_LEN 0x80 22670e23370SJohn Snow 22770e23370SJohn Snow #define AHCI_NUM_COMMAND_SLOTS 31 22870e23370SJohn Snow #define AHCI_SUPPORTED_SPEED 20 22970e23370SJohn Snow #define AHCI_SUPPORTED_SPEED_GEN1 1 23070e23370SJohn Snow #define AHCI_VERSION_1_0 0x10000 23170e23370SJohn Snow 23270e23370SJohn Snow #define AHCI_PROGMODE_MAJOR_REV_1 1 23370e23370SJohn Snow 23470e23370SJohn Snow #define AHCI_COMMAND_TABLE_ACMD 0x40 23570e23370SJohn Snow 23670e23370SJohn Snow #define AHCI_PRDT_SIZE_MASK 0x3fffff 23770e23370SJohn Snow 23870e23370SJohn Snow #define IDE_FEATURE_DMA 1 23970e23370SJohn Snow 24070e23370SJohn Snow #define READ_FPDMA_QUEUED 0x60 24170e23370SJohn Snow #define WRITE_FPDMA_QUEUED 0x61 24270e23370SJohn Snow #define NCQ_NON_DATA 0x63 24370e23370SJohn Snow #define RECEIVE_FPDMA_QUEUED 0x65 24470e23370SJohn Snow #define SEND_FPDMA_QUEUED 0x64 24570e23370SJohn Snow 24670e23370SJohn Snow #define NCQ_FIS_FUA_MASK 0x80 24770e23370SJohn Snow #define NCQ_FIS_RARC_MASK 0x01 24870e23370SJohn Snow 24970e23370SJohn Snow #define RES_FIS_DSFIS 0x00 25070e23370SJohn Snow #define RES_FIS_PSFIS 0x20 25170e23370SJohn Snow #define RES_FIS_RFIS 0x40 25270e23370SJohn Snow #define RES_FIS_SDBFIS 0x58 25370e23370SJohn Snow #define RES_FIS_UFIS 0x60 25470e23370SJohn Snow 25570e23370SJohn Snow #define SATA_CAP_SIZE 0x8 25670e23370SJohn Snow #define SATA_CAP_REV 0x2 25770e23370SJohn Snow #define SATA_CAP_BAR 0x4 25870e23370SJohn Snow 25970e23370SJohn Snow typedef struct AHCIPortRegs { 26070e23370SJohn Snow uint32_t lst_addr; 26170e23370SJohn Snow uint32_t lst_addr_hi; 26270e23370SJohn Snow uint32_t fis_addr; 26370e23370SJohn Snow uint32_t fis_addr_hi; 26470e23370SJohn Snow uint32_t irq_stat; 26570e23370SJohn Snow uint32_t irq_mask; 26670e23370SJohn Snow uint32_t cmd; 26770e23370SJohn Snow uint32_t unused0; 26870e23370SJohn Snow uint32_t tfdata; 26970e23370SJohn Snow uint32_t sig; 27070e23370SJohn Snow uint32_t scr_stat; 27170e23370SJohn Snow uint32_t scr_ctl; 27270e23370SJohn Snow uint32_t scr_err; 27370e23370SJohn Snow uint32_t scr_act; 27470e23370SJohn Snow uint32_t cmd_issue; 27570e23370SJohn Snow uint32_t reserved; 27670e23370SJohn Snow } AHCIPortRegs; 27770e23370SJohn Snow 27870e23370SJohn Snow typedef struct AHCICmdHdr { 27970e23370SJohn Snow uint16_t opts; 28070e23370SJohn Snow uint16_t prdtl; 28170e23370SJohn Snow uint32_t status; 28270e23370SJohn Snow uint64_t tbl_addr; 28370e23370SJohn Snow uint32_t reserved[4]; 28470e23370SJohn Snow } QEMU_PACKED AHCICmdHdr; 28570e23370SJohn Snow 28670e23370SJohn Snow typedef struct AHCI_SG { 28770e23370SJohn Snow uint64_t addr; 28870e23370SJohn Snow uint32_t reserved; 28970e23370SJohn Snow uint32_t flags_size; 29070e23370SJohn Snow } QEMU_PACKED AHCI_SG; 29170e23370SJohn Snow 29270e23370SJohn Snow typedef struct NCQTransferState { 29370e23370SJohn Snow AHCIDevice *drive; 29470e23370SJohn Snow BlockAIOCB *aiocb; 29570e23370SJohn Snow AHCICmdHdr *cmdh; 29670e23370SJohn Snow QEMUSGList sglist; 29770e23370SJohn Snow BlockAcctCookie acct; 29870e23370SJohn Snow uint32_t sector_count; 29970e23370SJohn Snow uint64_t lba; 30070e23370SJohn Snow uint8_t tag; 30170e23370SJohn Snow uint8_t cmd; 30270e23370SJohn Snow uint8_t slot; 30370e23370SJohn Snow bool used; 30470e23370SJohn Snow bool halt; 30570e23370SJohn Snow } NCQTransferState; 30670e23370SJohn Snow 30770e23370SJohn Snow struct AHCIDevice { 30870e23370SJohn Snow IDEDMA dma; 30970e23370SJohn Snow IDEBus port; 31070e23370SJohn Snow int port_no; 31170e23370SJohn Snow uint32_t port_state; 31270e23370SJohn Snow uint32_t finished; 31370e23370SJohn Snow AHCIPortRegs port_regs; 31470e23370SJohn Snow struct AHCIState *hba; 31570e23370SJohn Snow QEMUBH *check_bh; 31670e23370SJohn Snow uint8_t *lst; 31770e23370SJohn Snow uint8_t *res_fis; 318ae79c2dbSPaolo Bonzini bool done_first_drq; 31970e23370SJohn Snow int32_t busy_slot; 32070e23370SJohn Snow bool init_d2h_sent; 32170e23370SJohn Snow AHCICmdHdr *cur_cmd; 32270e23370SJohn Snow NCQTransferState ncq_tfs[AHCI_MAX_CMDS]; 323f63192b0SAlexander Bulekov MemReentrancyGuard mem_reentrancy_guard; 32470e23370SJohn Snow }; 32570e23370SJohn Snow 32670e23370SJohn Snow extern const VMStateDescription vmstate_ahci; 32770e23370SJohn Snow 32870e23370SJohn Snow #define VMSTATE_AHCI(_field, _state) { \ 32970e23370SJohn Snow .name = (stringify(_field)), \ 33070e23370SJohn Snow .size = sizeof(AHCIState), \ 33170e23370SJohn Snow .vmsd = &vmstate_ahci, \ 33270e23370SJohn Snow .flags = VMS_STRUCT, \ 33370e23370SJohn Snow .offset = vmstate_offset_value(_state, _field, AHCIState), \ 33470e23370SJohn Snow } 33570e23370SJohn Snow 33670e23370SJohn Snow /** 33770e23370SJohn Snow * NCQFrame is the same as a Register H2D FIS (described in SATA 3.2), 33870e23370SJohn Snow * but some fields have been re-mapped and re-purposed, as seen in 33970e23370SJohn Snow * SATA 3.2 section 13.6.4.1 ("READ FPDMA QUEUED") 34070e23370SJohn Snow * 34170e23370SJohn Snow * cmd_fis[3], feature 7:0, becomes sector count 7:0. 34270e23370SJohn Snow * cmd_fis[7], device 7:0, uses bit 7 as the Force Unit Access bit. 34370e23370SJohn Snow * cmd_fis[11], feature 15:8, becomes sector count 15:8. 34470e23370SJohn Snow * cmd_fis[12], count 7:0, becomes the NCQ TAG (7:3) and RARC bit (0) 34570e23370SJohn Snow * cmd_fis[13], count 15:8, becomes the priority value (7:6) 34670e23370SJohn Snow * bytes 16-19 become an le32 "auxiliary" field. 34770e23370SJohn Snow */ 34870e23370SJohn Snow typedef struct NCQFrame { 34970e23370SJohn Snow uint8_t fis_type; 35070e23370SJohn Snow uint8_t c; 35170e23370SJohn Snow uint8_t command; 35270e23370SJohn Snow uint8_t sector_count_low; /* (feature 7:0) */ 35370e23370SJohn Snow uint8_t lba0; 35470e23370SJohn Snow uint8_t lba1; 35570e23370SJohn Snow uint8_t lba2; 35670e23370SJohn Snow uint8_t fua; /* (device 7:0) */ 35770e23370SJohn Snow uint8_t lba3; 35870e23370SJohn Snow uint8_t lba4; 35970e23370SJohn Snow uint8_t lba5; 36070e23370SJohn Snow uint8_t sector_count_high; /* (feature 15:8) */ 36170e23370SJohn Snow uint8_t tag; /* (count 0:7) */ 36270e23370SJohn Snow uint8_t prio; /* (count 15:8) */ 36370e23370SJohn Snow uint8_t icc; 36470e23370SJohn Snow uint8_t control; 36570e23370SJohn Snow uint8_t aux0; 36670e23370SJohn Snow uint8_t aux1; 36770e23370SJohn Snow uint8_t aux2; 36870e23370SJohn Snow uint8_t aux3; 36970e23370SJohn Snow } QEMU_PACKED NCQFrame; 37070e23370SJohn Snow 37170e23370SJohn Snow typedef struct SDBFIS { 37270e23370SJohn Snow uint8_t type; 37370e23370SJohn Snow uint8_t flags; 37470e23370SJohn Snow uint8_t status; 37570e23370SJohn Snow uint8_t error; 37670e23370SJohn Snow uint32_t payload; 37770e23370SJohn Snow } QEMU_PACKED SDBFIS; 37870e23370SJohn Snow 379be021501SPhilippe Mathieu-Daudé void ahci_realize(AHCIState *s, DeviceState *qdev, AddressSpace *as); 38070e23370SJohn Snow void ahci_init(AHCIState *s, DeviceState *qdev); 38170e23370SJohn Snow void ahci_uninit(AHCIState *s); 38270e23370SJohn Snow 38370e23370SJohn Snow void ahci_reset(AHCIState *s); 38470e23370SJohn Snow 3856834c3f4SMarkus Armbruster #endif /* HW_IDE_AHCI_INTERNAL_H */ 386