1cb035a7bSEdgar E. Iglesias /* 2cb035a7bSEdgar E. Iglesias * QEMU Xen PVH x86 Machine 3cb035a7bSEdgar E. Iglesias * 4cb035a7bSEdgar E. Iglesias * Copyright (c) 2024 Advanced Micro Devices, Inc. 5cb035a7bSEdgar E. Iglesias * Written by Edgar E. Iglesias <edgar.iglesias@amd.com> 6cb035a7bSEdgar E. Iglesias * 7cb035a7bSEdgar E. Iglesias * SPDX-License-Identifier: GPL-2.0-or-later 8cb035a7bSEdgar E. Iglesias */ 9cb035a7bSEdgar E. Iglesias 10cb035a7bSEdgar E. Iglesias #include "qemu/osdep.h" 11cb035a7bSEdgar E. Iglesias #include "qemu/error-report.h" 12cb035a7bSEdgar E. Iglesias #include "hw/boards.h" 1332cad1ffSPhilippe Mathieu-Daudé #include "system/system.h" 14cb035a7bSEdgar E. Iglesias #include "hw/xen/arch_hvm.h" 15cb035a7bSEdgar E. Iglesias #include <xen/hvm/hvm_info_table.h> 16cb035a7bSEdgar E. Iglesias #include "hw/xen/xen-pvh-common.h" 174702dcd4SPhilippe Mathieu-Daudé #include "target/i386/cpu.h" 18cb035a7bSEdgar E. Iglesias 19cb035a7bSEdgar E. Iglesias #define TYPE_XEN_PVH_X86 MACHINE_TYPE_NAME("xenpvh") 20cb035a7bSEdgar E. Iglesias OBJECT_DECLARE_SIMPLE_TYPE(XenPVHx86State, XEN_PVH_X86) 21cb035a7bSEdgar E. Iglesias 22cb035a7bSEdgar E. Iglesias struct XenPVHx86State { 23cb035a7bSEdgar E. Iglesias /*< private >*/ 24cb035a7bSEdgar E. Iglesias XenPVHMachineState parent; 25cb035a7bSEdgar E. Iglesias 26cb035a7bSEdgar E. Iglesias DeviceState **cpu; 27cb035a7bSEdgar E. Iglesias }; 28cb035a7bSEdgar E. Iglesias 29cb035a7bSEdgar E. Iglesias static DeviceState *xen_pvh_cpu_new(MachineState *ms, 30cb035a7bSEdgar E. Iglesias int64_t apic_id) 31cb035a7bSEdgar E. Iglesias { 32cb035a7bSEdgar E. Iglesias Object *cpu = object_new(ms->cpu_type); 33cb035a7bSEdgar E. Iglesias 34cb035a7bSEdgar E. Iglesias object_property_add_child(OBJECT(ms), "cpu[*]", cpu); 35cb035a7bSEdgar E. Iglesias object_property_set_uint(cpu, "apic-id", apic_id, &error_fatal); 36cb035a7bSEdgar E. Iglesias qdev_realize(DEVICE(cpu), NULL, &error_fatal); 37cb035a7bSEdgar E. Iglesias object_unref(cpu); 38cb035a7bSEdgar E. Iglesias 39cb035a7bSEdgar E. Iglesias return DEVICE(cpu); 40cb035a7bSEdgar E. Iglesias } 41cb035a7bSEdgar E. Iglesias 42cb035a7bSEdgar E. Iglesias static void xen_pvh_init(MachineState *ms) 43cb035a7bSEdgar E. Iglesias { 44cb035a7bSEdgar E. Iglesias XenPVHx86State *xp = XEN_PVH_X86(ms); 45cb035a7bSEdgar E. Iglesias int i; 46cb035a7bSEdgar E. Iglesias 47cb035a7bSEdgar E. Iglesias /* Create dummy cores. This will indirectly create the APIC MSI window. */ 48cb035a7bSEdgar E. Iglesias xp->cpu = g_malloc(sizeof xp->cpu[0] * ms->smp.max_cpus); 49cb035a7bSEdgar E. Iglesias for (i = 0; i < ms->smp.max_cpus; i++) { 50cb035a7bSEdgar E. Iglesias xp->cpu[i] = xen_pvh_cpu_new(ms, i); 51cb035a7bSEdgar E. Iglesias } 52cb035a7bSEdgar E. Iglesias } 53cb035a7bSEdgar E. Iglesias 54cb035a7bSEdgar E. Iglesias static void xen_pvh_instance_init(Object *obj) 55cb035a7bSEdgar E. Iglesias { 56cb035a7bSEdgar E. Iglesias XenPVHMachineState *s = XEN_PVH_MACHINE(obj); 57cb035a7bSEdgar E. Iglesias 58cb035a7bSEdgar E. Iglesias /* Default values. */ 59cb035a7bSEdgar E. Iglesias s->cfg.ram_low = (MemMapEntry) { 0x0, 0x80000000U }; 60cb035a7bSEdgar E. Iglesias s->cfg.ram_high = (MemMapEntry) { 0xC000000000ULL, 0x4000000000ULL }; 61cb035a7bSEdgar E. Iglesias s->cfg.pci_intx_irq_base = 16; 62cb035a7bSEdgar E. Iglesias } 63cb035a7bSEdgar E. Iglesias 64cb035a7bSEdgar E. Iglesias /* 65cb035a7bSEdgar E. Iglesias * Deliver INTX interrupts to Xen guest. 66cb035a7bSEdgar E. Iglesias */ 67cb035a7bSEdgar E. Iglesias static void xen_pvh_set_pci_intx_irq(void *opaque, int irq, int level) 68cb035a7bSEdgar E. Iglesias { 69cb035a7bSEdgar E. Iglesias /* 70cb035a7bSEdgar E. Iglesias * Since QEMU emulates all of the swizziling 71cb035a7bSEdgar E. Iglesias * We don't want Xen to do any additional swizzling in 72cb035a7bSEdgar E. Iglesias * xen_set_pci_intx_level() so we always set device to 0. 73cb035a7bSEdgar E. Iglesias */ 74cb035a7bSEdgar E. Iglesias if (xen_set_pci_intx_level(xen_domid, 0, 0, 0, irq, level)) { 75cb035a7bSEdgar E. Iglesias error_report("xendevicemodel_set_pci_intx_level failed"); 76cb035a7bSEdgar E. Iglesias } 77cb035a7bSEdgar E. Iglesias } 78cb035a7bSEdgar E. Iglesias 79*12d1a768SPhilippe Mathieu-Daudé static void xen_pvh_machine_class_init(ObjectClass *oc, const void *data) 80cb035a7bSEdgar E. Iglesias { 81cb035a7bSEdgar E. Iglesias XenPVHMachineClass *xpc = XEN_PVH_MACHINE_CLASS(oc); 82cb035a7bSEdgar E. Iglesias MachineClass *mc = MACHINE_CLASS(oc); 83cb035a7bSEdgar E. Iglesias 84cb035a7bSEdgar E. Iglesias mc->desc = "Xen PVH x86 machine"; 85cb035a7bSEdgar E. Iglesias mc->default_cpu_type = TARGET_DEFAULT_CPU_TYPE; 86cb035a7bSEdgar E. Iglesias 87cb035a7bSEdgar E. Iglesias /* mc->max_cpus holds the MAX value allowed in the -smp cmd-line opts. */ 88cb035a7bSEdgar E. Iglesias mc->max_cpus = HVM_MAX_VCPUS; 89cb035a7bSEdgar E. Iglesias 90cb035a7bSEdgar E. Iglesias /* We have an implementation specific init to create CPU objects. */ 91cb035a7bSEdgar E. Iglesias xpc->init = xen_pvh_init; 92cb035a7bSEdgar E. Iglesias 93cb988a10SEdgar E. Iglesias /* Enable buffered IOREQs. */ 94cb988a10SEdgar E. Iglesias xpc->handle_bufioreq = HVM_IOREQSRV_BUFIOREQ_ATOMIC; 95cb988a10SEdgar E. Iglesias 96cb035a7bSEdgar E. Iglesias /* 97cb035a7bSEdgar E. Iglesias * PCI INTX routing. 98cb035a7bSEdgar E. Iglesias * 99cb035a7bSEdgar E. Iglesias * We describe the mapping between the 4 INTX interrupt and GSIs 100cb035a7bSEdgar E. Iglesias * using xen_set_pci_link_route(). xen_pvh_set_pci_intx_irq is 101cb035a7bSEdgar E. Iglesias * used to deliver the interrupt. 102cb035a7bSEdgar E. Iglesias */ 103cb035a7bSEdgar E. Iglesias xpc->set_pci_intx_irq = xen_pvh_set_pci_intx_irq; 104cb035a7bSEdgar E. Iglesias xpc->set_pci_link_route = xen_set_pci_link_route; 105cb035a7bSEdgar E. Iglesias 106cb035a7bSEdgar E. Iglesias /* List of supported features known to work on PVH x86. */ 107cb035a7bSEdgar E. Iglesias xpc->has_pci = true; 108cb035a7bSEdgar E. Iglesias 109cb035a7bSEdgar E. Iglesias xen_pvh_class_setup_common_props(xpc); 110cb035a7bSEdgar E. Iglesias } 111cb035a7bSEdgar E. Iglesias 112cb035a7bSEdgar E. Iglesias static const TypeInfo xen_pvh_x86_machine_type = { 113cb035a7bSEdgar E. Iglesias .name = TYPE_XEN_PVH_X86, 114cb035a7bSEdgar E. Iglesias .parent = TYPE_XEN_PVH_MACHINE, 115cb035a7bSEdgar E. Iglesias .class_init = xen_pvh_machine_class_init, 116cb035a7bSEdgar E. Iglesias .instance_init = xen_pvh_instance_init, 117cb035a7bSEdgar E. Iglesias .instance_size = sizeof(XenPVHx86State), 118cb035a7bSEdgar E. Iglesias }; 119cb035a7bSEdgar E. Iglesias 120cb035a7bSEdgar E. Iglesias static void xen_pvh_machine_register_types(void) 121cb035a7bSEdgar E. Iglesias { 122cb035a7bSEdgar E. Iglesias type_register_static(&xen_pvh_x86_machine_type); 123cb035a7bSEdgar E. Iglesias } 124cb035a7bSEdgar E. Iglesias 125cb035a7bSEdgar E. Iglesias type_init(xen_pvh_machine_register_types) 126