1a39c1d47SJan Kiszka /* 2a39c1d47SJan Kiszka * KVM in-kernel IOPIC support 3a39c1d47SJan Kiszka * 4a39c1d47SJan Kiszka * Copyright (c) 2011 Siemens AG 5a39c1d47SJan Kiszka * 6a39c1d47SJan Kiszka * Authors: 7a39c1d47SJan Kiszka * Jan Kiszka <jan.kiszka@siemens.com> 8a39c1d47SJan Kiszka * 9a39c1d47SJan Kiszka * This work is licensed under the terms of the GNU GPL version 2. 10a39c1d47SJan Kiszka * See the COPYING file in the top-level directory. 11a39c1d47SJan Kiszka */ 12a39c1d47SJan Kiszka 130d09e41aSPaolo Bonzini #include "hw/i386/pc.h" 140d09e41aSPaolo Bonzini #include "hw/i386/ioapic_internal.h" 150d09e41aSPaolo Bonzini #include "hw/i386/apic_internal.h" 169c17d615SPaolo Bonzini #include "sysemu/kvm.h" 17a39c1d47SJan Kiszka 18d8ee0384SJason Baron /* PC Utility function */ 19d8ee0384SJason Baron void kvm_pc_setup_irq_routing(bool pci_enabled) 20d8ee0384SJason Baron { 21d8ee0384SJason Baron KVMState *s = kvm_state; 22d8ee0384SJason Baron int i; 23d8ee0384SJason Baron 24d8ee0384SJason Baron if (kvm_check_extension(s, KVM_CAP_IRQ_ROUTING)) { 25d8ee0384SJason Baron for (i = 0; i < 8; ++i) { 26d8ee0384SJason Baron if (i == 2) { 27d8ee0384SJason Baron continue; 28d8ee0384SJason Baron } 29d8ee0384SJason Baron kvm_irqchip_add_irq_route(s, i, KVM_IRQCHIP_PIC_MASTER, i); 30d8ee0384SJason Baron } 31d8ee0384SJason Baron for (i = 8; i < 16; ++i) { 32d8ee0384SJason Baron kvm_irqchip_add_irq_route(s, i, KVM_IRQCHIP_PIC_SLAVE, i - 8); 33d8ee0384SJason Baron } 34d8ee0384SJason Baron if (pci_enabled) { 35d8ee0384SJason Baron for (i = 0; i < 24; ++i) { 36d8ee0384SJason Baron if (i == 0) { 37d8ee0384SJason Baron kvm_irqchip_add_irq_route(s, i, KVM_IRQCHIP_IOAPIC, 2); 38d8ee0384SJason Baron } else if (i != 2) { 39d8ee0384SJason Baron kvm_irqchip_add_irq_route(s, i, KVM_IRQCHIP_IOAPIC, i); 40d8ee0384SJason Baron } 41d8ee0384SJason Baron } 42d8ee0384SJason Baron } 43cb925cf9SAlexander Graf kvm_irqchip_commit_routes(s); 44d8ee0384SJason Baron } 45d8ee0384SJason Baron } 46d8ee0384SJason Baron 47d8ee0384SJason Baron void kvm_pc_gsi_handler(void *opaque, int n, int level) 48d8ee0384SJason Baron { 49d8ee0384SJason Baron GSIState *s = opaque; 50d8ee0384SJason Baron 51d8ee0384SJason Baron if (n < ISA_NUM_IRQS) { 52d8ee0384SJason Baron /* Kernel will forward to both PIC and IOAPIC */ 53d8ee0384SJason Baron qemu_set_irq(s->i8259_irq[n], level); 54d8ee0384SJason Baron } else { 55d8ee0384SJason Baron qemu_set_irq(s->ioapic_irq[n], level); 56d8ee0384SJason Baron } 57d8ee0384SJason Baron } 58d8ee0384SJason Baron 59a39c1d47SJan Kiszka typedef struct KVMIOAPICState KVMIOAPICState; 60a39c1d47SJan Kiszka 61a39c1d47SJan Kiszka struct KVMIOAPICState { 62a39c1d47SJan Kiszka IOAPICCommonState ioapic; 63a39c1d47SJan Kiszka uint32_t kvm_gsi_base; 64a39c1d47SJan Kiszka }; 65a39c1d47SJan Kiszka 66a39c1d47SJan Kiszka static void kvm_ioapic_get(IOAPICCommonState *s) 67a39c1d47SJan Kiszka { 68a39c1d47SJan Kiszka struct kvm_irqchip chip; 69a39c1d47SJan Kiszka struct kvm_ioapic_state *kioapic; 70a39c1d47SJan Kiszka int ret, i; 71a39c1d47SJan Kiszka 72a39c1d47SJan Kiszka chip.chip_id = KVM_IRQCHIP_IOAPIC; 73a39c1d47SJan Kiszka ret = kvm_vm_ioctl(kvm_state, KVM_GET_IRQCHIP, &chip); 74a39c1d47SJan Kiszka if (ret < 0) { 75a39c1d47SJan Kiszka fprintf(stderr, "KVM_GET_IRQCHIP failed: %s\n", strerror(ret)); 76a39c1d47SJan Kiszka abort(); 77a39c1d47SJan Kiszka } 78a39c1d47SJan Kiszka 79a39c1d47SJan Kiszka kioapic = &chip.chip.ioapic; 80a39c1d47SJan Kiszka 81a39c1d47SJan Kiszka s->id = kioapic->id; 82a39c1d47SJan Kiszka s->ioregsel = kioapic->ioregsel; 83a39c1d47SJan Kiszka s->irr = kioapic->irr; 84a39c1d47SJan Kiszka for (i = 0; i < IOAPIC_NUM_PINS; i++) { 85a39c1d47SJan Kiszka s->ioredtbl[i] = kioapic->redirtbl[i].bits; 86a39c1d47SJan Kiszka } 87a39c1d47SJan Kiszka } 88a39c1d47SJan Kiszka 89a39c1d47SJan Kiszka static void kvm_ioapic_put(IOAPICCommonState *s) 90a39c1d47SJan Kiszka { 91a39c1d47SJan Kiszka struct kvm_irqchip chip; 92a39c1d47SJan Kiszka struct kvm_ioapic_state *kioapic; 93a39c1d47SJan Kiszka int ret, i; 94a39c1d47SJan Kiszka 95a39c1d47SJan Kiszka chip.chip_id = KVM_IRQCHIP_IOAPIC; 96a39c1d47SJan Kiszka kioapic = &chip.chip.ioapic; 97a39c1d47SJan Kiszka 98a39c1d47SJan Kiszka kioapic->id = s->id; 99a39c1d47SJan Kiszka kioapic->ioregsel = s->ioregsel; 100a39c1d47SJan Kiszka kioapic->base_address = s->busdev.mmio[0].addr; 101a39c1d47SJan Kiszka kioapic->irr = s->irr; 102a39c1d47SJan Kiszka for (i = 0; i < IOAPIC_NUM_PINS; i++) { 103a39c1d47SJan Kiszka kioapic->redirtbl[i].bits = s->ioredtbl[i]; 104a39c1d47SJan Kiszka } 105a39c1d47SJan Kiszka 106a39c1d47SJan Kiszka ret = kvm_vm_ioctl(kvm_state, KVM_SET_IRQCHIP, &chip); 107a39c1d47SJan Kiszka if (ret < 0) { 108a39c1d47SJan Kiszka fprintf(stderr, "KVM_GET_IRQCHIP failed: %s\n", strerror(ret)); 109a39c1d47SJan Kiszka abort(); 110a39c1d47SJan Kiszka } 111a39c1d47SJan Kiszka } 112a39c1d47SJan Kiszka 113a39c1d47SJan Kiszka static void kvm_ioapic_reset(DeviceState *dev) 114a39c1d47SJan Kiszka { 115*b3119631SAndreas Färber IOAPICCommonState *s = IOAPIC_COMMON(dev); 116a39c1d47SJan Kiszka 117a39c1d47SJan Kiszka ioapic_reset_common(dev); 118a39c1d47SJan Kiszka kvm_ioapic_put(s); 119a39c1d47SJan Kiszka } 120a39c1d47SJan Kiszka 121a39c1d47SJan Kiszka static void kvm_ioapic_set_irq(void *opaque, int irq, int level) 122a39c1d47SJan Kiszka { 123a39c1d47SJan Kiszka KVMIOAPICState *s = opaque; 124a39c1d47SJan Kiszka int delivered; 125a39c1d47SJan Kiszka 1263889c3faSPeter Maydell delivered = kvm_set_irq(kvm_state, s->kvm_gsi_base + irq, level); 127a39c1d47SJan Kiszka apic_report_irq_delivered(delivered); 128a39c1d47SJan Kiszka } 129a39c1d47SJan Kiszka 130a39c1d47SJan Kiszka static void kvm_ioapic_init(IOAPICCommonState *s, int instance_no) 131a39c1d47SJan Kiszka { 1322c9b15caSPaolo Bonzini memory_region_init_reservation(&s->io_memory, NULL, "kvm-ioapic", 0x1000); 133a39c1d47SJan Kiszka 134*b3119631SAndreas Färber qdev_init_gpio_in(DEVICE(s), kvm_ioapic_set_irq, IOAPIC_NUM_PINS); 135a39c1d47SJan Kiszka } 136a39c1d47SJan Kiszka 13739bffca2SAnthony Liguori static Property kvm_ioapic_properties[] = { 13839bffca2SAnthony Liguori DEFINE_PROP_UINT32("gsi_base", KVMIOAPICState, kvm_gsi_base, 0), 13939bffca2SAnthony Liguori DEFINE_PROP_END_OF_LIST() 14039bffca2SAnthony Liguori }; 14139bffca2SAnthony Liguori 142999e12bbSAnthony Liguori static void kvm_ioapic_class_init(ObjectClass *klass, void *data) 143999e12bbSAnthony Liguori { 144999e12bbSAnthony Liguori IOAPICCommonClass *k = IOAPIC_COMMON_CLASS(klass); 14539bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 146999e12bbSAnthony Liguori 147999e12bbSAnthony Liguori k->init = kvm_ioapic_init; 148999e12bbSAnthony Liguori k->pre_save = kvm_ioapic_get; 149999e12bbSAnthony Liguori k->post_load = kvm_ioapic_put; 15039bffca2SAnthony Liguori dc->reset = kvm_ioapic_reset; 15139bffca2SAnthony Liguori dc->props = kvm_ioapic_properties; 152999e12bbSAnthony Liguori } 153999e12bbSAnthony Liguori 1548c43a6f0SAndreas Färber static const TypeInfo kvm_ioapic_info = { 155999e12bbSAnthony Liguori .name = "kvm-ioapic", 15639bffca2SAnthony Liguori .parent = TYPE_IOAPIC_COMMON, 15739bffca2SAnthony Liguori .instance_size = sizeof(KVMIOAPICState), 158999e12bbSAnthony Liguori .class_init = kvm_ioapic_class_init, 159a39c1d47SJan Kiszka }; 160a39c1d47SJan Kiszka 16183f7d43aSAndreas Färber static void kvm_ioapic_register_types(void) 162a39c1d47SJan Kiszka { 16339bffca2SAnthony Liguori type_register_static(&kvm_ioapic_info); 164a39c1d47SJan Kiszka } 165a39c1d47SJan Kiszka 16683f7d43aSAndreas Färber type_init(kvm_ioapic_register_types) 167