11da12ec4SLe Tan /* 21da12ec4SLe Tan * QEMU emulation of an Intel IOMMU (VT-d) 31da12ec4SLe Tan * (DMA Remapping device) 41da12ec4SLe Tan * 51da12ec4SLe Tan * Copyright (C) 2013 Knut Omang, Oracle <knut.omang@oracle.com> 61da12ec4SLe Tan * Copyright (C) 2014 Le Tan, <tamlokveer@gmail.com> 71da12ec4SLe Tan * 81da12ec4SLe Tan * This program is free software; you can redistribute it and/or modify 91da12ec4SLe Tan * it under the terms of the GNU General Public License as published by 101da12ec4SLe Tan * the Free Software Foundation; either version 2 of the License, or 111da12ec4SLe Tan * (at your option) any later version. 121da12ec4SLe Tan 131da12ec4SLe Tan * This program is distributed in the hope that it will be useful, 141da12ec4SLe Tan * but WITHOUT ANY WARRANTY; without even the implied warranty of 151da12ec4SLe Tan * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 161da12ec4SLe Tan * GNU General Public License for more details. 171da12ec4SLe Tan 181da12ec4SLe Tan * You should have received a copy of the GNU General Public License along 191da12ec4SLe Tan * with this program; if not, see <http://www.gnu.org/licenses/>. 201da12ec4SLe Tan * 211da12ec4SLe Tan * Lots of defines copied from kernel/include/linux/intel-iommu.h: 221da12ec4SLe Tan * Copyright (C) 2006-2008 Intel Corporation 231da12ec4SLe Tan * Author: Ashok Raj <ashok.raj@intel.com> 241da12ec4SLe Tan * Author: Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com> 251da12ec4SLe Tan * 261da12ec4SLe Tan */ 271da12ec4SLe Tan 281da12ec4SLe Tan #ifndef HW_I386_INTEL_IOMMU_INTERNAL_H 291da12ec4SLe Tan #define HW_I386_INTEL_IOMMU_INTERNAL_H 301da12ec4SLe Tan #include "hw/i386/intel_iommu.h" 311da12ec4SLe Tan 321da12ec4SLe Tan /* 331da12ec4SLe Tan * Intel IOMMU register specification 341da12ec4SLe Tan */ 351da12ec4SLe Tan #define DMAR_VER_REG 0x0 /* Arch version supported by this IOMMU */ 361da12ec4SLe Tan #define DMAR_CAP_REG 0x8 /* Hardware supported capabilities */ 371da12ec4SLe Tan #define DMAR_CAP_REG_HI 0xc /* High 32-bit of DMAR_CAP_REG */ 381da12ec4SLe Tan #define DMAR_ECAP_REG 0x10 /* Extended capabilities supported */ 391da12ec4SLe Tan #define DMAR_ECAP_REG_HI 0X14 401da12ec4SLe Tan #define DMAR_GCMD_REG 0x18 /* Global command */ 411da12ec4SLe Tan #define DMAR_GSTS_REG 0x1c /* Global status */ 421da12ec4SLe Tan #define DMAR_RTADDR_REG 0x20 /* Root entry table */ 431da12ec4SLe Tan #define DMAR_RTADDR_REG_HI 0X24 441da12ec4SLe Tan #define DMAR_CCMD_REG 0x28 /* Context command */ 451da12ec4SLe Tan #define DMAR_CCMD_REG_HI 0x2c 461da12ec4SLe Tan #define DMAR_FSTS_REG 0x34 /* Fault status */ 471da12ec4SLe Tan #define DMAR_FECTL_REG 0x38 /* Fault control */ 481da12ec4SLe Tan #define DMAR_FEDATA_REG 0x3c /* Fault event interrupt data */ 491da12ec4SLe Tan #define DMAR_FEADDR_REG 0x40 /* Fault event interrupt addr */ 501da12ec4SLe Tan #define DMAR_FEUADDR_REG 0x44 /* Upper address */ 511da12ec4SLe Tan #define DMAR_AFLOG_REG 0x58 /* Advanced fault control */ 521da12ec4SLe Tan #define DMAR_AFLOG_REG_HI 0X5c 531da12ec4SLe Tan #define DMAR_PMEN_REG 0x64 /* Enable protected memory region */ 541da12ec4SLe Tan #define DMAR_PLMBASE_REG 0x68 /* PMRR low addr */ 551da12ec4SLe Tan #define DMAR_PLMLIMIT_REG 0x6c /* PMRR low limit */ 561da12ec4SLe Tan #define DMAR_PHMBASE_REG 0x70 /* PMRR high base addr */ 571da12ec4SLe Tan #define DMAR_PHMBASE_REG_HI 0X74 581da12ec4SLe Tan #define DMAR_PHMLIMIT_REG 0x78 /* PMRR high limit */ 591da12ec4SLe Tan #define DMAR_PHMLIMIT_REG_HI 0x7c 601da12ec4SLe Tan #define DMAR_IQH_REG 0x80 /* Invalidation queue head */ 611da12ec4SLe Tan #define DMAR_IQH_REG_HI 0X84 621da12ec4SLe Tan #define DMAR_IQT_REG 0x88 /* Invalidation queue tail */ 631da12ec4SLe Tan #define DMAR_IQT_REG_HI 0X8c 641da12ec4SLe Tan #define DMAR_IQA_REG 0x90 /* Invalidation queue addr */ 651da12ec4SLe Tan #define DMAR_IQA_REG_HI 0x94 661da12ec4SLe Tan #define DMAR_ICS_REG 0x9c /* Invalidation complete status */ 671da12ec4SLe Tan #define DMAR_IRTA_REG 0xb8 /* Interrupt remapping table addr */ 681da12ec4SLe Tan #define DMAR_IRTA_REG_HI 0xbc 691da12ec4SLe Tan #define DMAR_IECTL_REG 0xa0 /* Invalidation event control */ 701da12ec4SLe Tan #define DMAR_IEDATA_REG 0xa4 /* Invalidation event data */ 711da12ec4SLe Tan #define DMAR_IEADDR_REG 0xa8 /* Invalidation event address */ 721da12ec4SLe Tan #define DMAR_IEUADDR_REG 0xac /* Invalidation event address */ 731da12ec4SLe Tan #define DMAR_PQH_REG 0xc0 /* Page request queue head */ 741da12ec4SLe Tan #define DMAR_PQH_REG_HI 0xc4 751da12ec4SLe Tan #define DMAR_PQT_REG 0xc8 /* Page request queue tail*/ 761da12ec4SLe Tan #define DMAR_PQT_REG_HI 0xcc 771da12ec4SLe Tan #define DMAR_PQA_REG 0xd0 /* Page request queue address */ 781da12ec4SLe Tan #define DMAR_PQA_REG_HI 0xd4 791da12ec4SLe Tan #define DMAR_PRS_REG 0xdc /* Page request status */ 801da12ec4SLe Tan #define DMAR_PECTL_REG 0xe0 /* Page request event control */ 811da12ec4SLe Tan #define DMAR_PEDATA_REG 0xe4 /* Page request event data */ 821da12ec4SLe Tan #define DMAR_PEADDR_REG 0xe8 /* Page request event address */ 831da12ec4SLe Tan #define DMAR_PEUADDR_REG 0xec /* Page event upper address */ 841da12ec4SLe Tan #define DMAR_MTRRCAP_REG 0x100 /* MTRR capability */ 851da12ec4SLe Tan #define DMAR_MTRRCAP_REG_HI 0x104 861da12ec4SLe Tan #define DMAR_MTRRDEF_REG 0x108 /* MTRR default type */ 871da12ec4SLe Tan #define DMAR_MTRRDEF_REG_HI 0x10c 881da12ec4SLe Tan 891da12ec4SLe Tan /* IOTLB registers */ 901da12ec4SLe Tan #define DMAR_IOTLB_REG_OFFSET 0xf0 /* Offset to the IOTLB registers */ 911da12ec4SLe Tan #define DMAR_IVA_REG DMAR_IOTLB_REG_OFFSET /* Invalidate address */ 921da12ec4SLe Tan #define DMAR_IVA_REG_HI (DMAR_IVA_REG + 4) 931da12ec4SLe Tan /* IOTLB invalidate register */ 941da12ec4SLe Tan #define DMAR_IOTLB_REG (DMAR_IOTLB_REG_OFFSET + 0x8) 951da12ec4SLe Tan #define DMAR_IOTLB_REG_HI (DMAR_IOTLB_REG + 4) 961da12ec4SLe Tan 971da12ec4SLe Tan /* FRCD */ 981da12ec4SLe Tan #define DMAR_FRCD_REG_OFFSET 0x220 /* Offset to the fault recording regs */ 991da12ec4SLe Tan /* NOTICE: If you change the DMAR_FRCD_REG_NR, please remember to change the 1001da12ec4SLe Tan * DMAR_REG_SIZE in include/hw/i386/intel_iommu.h. 1011da12ec4SLe Tan * #define DMAR_REG_SIZE (DMAR_FRCD_REG_OFFSET + 16 * DMAR_FRCD_REG_NR) 1021da12ec4SLe Tan */ 1031da12ec4SLe Tan #define DMAR_FRCD_REG_NR 1ULL /* Num of fault recording regs */ 1041da12ec4SLe Tan 1051da12ec4SLe Tan #define DMAR_FRCD_REG_0_0 0x220 /* The 0th fault recording regs */ 1061da12ec4SLe Tan #define DMAR_FRCD_REG_0_1 0x224 1071da12ec4SLe Tan #define DMAR_FRCD_REG_0_2 0x228 1081da12ec4SLe Tan #define DMAR_FRCD_REG_0_3 0x22c 1091da12ec4SLe Tan 1101da12ec4SLe Tan /* Interrupt Address Range */ 1111da12ec4SLe Tan #define VTD_INTERRUPT_ADDR_FIRST 0xfee00000ULL 1121da12ec4SLe Tan #define VTD_INTERRUPT_ADDR_LAST 0xfeefffffULL 113651e4cefSPeter Xu #define VTD_INTERRUPT_ADDR_SIZE (VTD_INTERRUPT_ADDR_LAST - \ 114651e4cefSPeter Xu VTD_INTERRUPT_ADDR_FIRST + 1) 1151da12ec4SLe Tan 116b5a280c0SLe Tan /* The shift of source_id in the key of IOTLB hash table */ 117ec1a78ceSJason Wang #define VTD_IOTLB_SID_SHIFT 26 118ec1a78ceSJason Wang #define VTD_IOTLB_LVL_SHIFT 42 119ec1a78ceSJason Wang #define VTD_IOTLB_PASID_SHIFT 44 120b5a280c0SLe Tan #define VTD_IOTLB_MAX_SIZE 1024 /* Max size of the hash table */ 121b5a280c0SLe Tan 1221da12ec4SLe Tan /* IOTLB_REG */ 1231da12ec4SLe Tan #define VTD_TLB_GLOBAL_FLUSH (1ULL << 60) /* Global invalidation */ 1241da12ec4SLe Tan #define VTD_TLB_DSI_FLUSH (2ULL << 60) /* Domain-selective */ 1251da12ec4SLe Tan #define VTD_TLB_PSI_FLUSH (3ULL << 60) /* Page-selective */ 1261da12ec4SLe Tan #define VTD_TLB_FLUSH_GRANU_MASK (3ULL << 60) 1271da12ec4SLe Tan #define VTD_TLB_GLOBAL_FLUSH_A (1ULL << 57) 1281da12ec4SLe Tan #define VTD_TLB_DSI_FLUSH_A (2ULL << 57) 1291da12ec4SLe Tan #define VTD_TLB_PSI_FLUSH_A (3ULL << 57) 1301da12ec4SLe Tan #define VTD_TLB_FLUSH_GRANU_MASK_A (3ULL << 57) 1311da12ec4SLe Tan #define VTD_TLB_IVT (1ULL << 63) 132b5a280c0SLe Tan #define VTD_TLB_DID(val) (((val) >> 32) & VTD_DOMAIN_ID_MASK) 133b5a280c0SLe Tan 134b5a280c0SLe Tan /* IVA_REG */ 13537f51384SPrasad Singamsetty #define VTD_IVA_ADDR(val) ((val) & ~0xfffULL) 136b5a280c0SLe Tan #define VTD_IVA_AM(val) ((val) & 0x3fULL) 1371da12ec4SLe Tan 1381da12ec4SLe Tan /* GCMD_REG */ 1391da12ec4SLe Tan #define VTD_GCMD_TE (1UL << 31) 1401da12ec4SLe Tan #define VTD_GCMD_SRTP (1UL << 30) 1411da12ec4SLe Tan #define VTD_GCMD_SFL (1UL << 29) 1421da12ec4SLe Tan #define VTD_GCMD_EAFL (1UL << 28) 1431da12ec4SLe Tan #define VTD_GCMD_WBF (1UL << 27) 1441da12ec4SLe Tan #define VTD_GCMD_QIE (1UL << 26) 1451da12ec4SLe Tan #define VTD_GCMD_IRE (1UL << 25) 1461da12ec4SLe Tan #define VTD_GCMD_SIRTP (1UL << 24) 1471da12ec4SLe Tan #define VTD_GCMD_CFI (1UL << 23) 1481da12ec4SLe Tan 1491da12ec4SLe Tan /* GSTS_REG */ 1501da12ec4SLe Tan #define VTD_GSTS_TES (1UL << 31) 1511da12ec4SLe Tan #define VTD_GSTS_RTPS (1UL << 30) 1521da12ec4SLe Tan #define VTD_GSTS_FLS (1UL << 29) 1531da12ec4SLe Tan #define VTD_GSTS_AFLS (1UL << 28) 1541da12ec4SLe Tan #define VTD_GSTS_WBFS (1UL << 27) 1551da12ec4SLe Tan #define VTD_GSTS_QIES (1UL << 26) 1561da12ec4SLe Tan #define VTD_GSTS_IRES (1UL << 25) 1571da12ec4SLe Tan #define VTD_GSTS_IRTPS (1UL << 24) 1581da12ec4SLe Tan #define VTD_GSTS_CFIS (1UL << 23) 1591da12ec4SLe Tan 1601da12ec4SLe Tan /* CCMD_REG */ 1611da12ec4SLe Tan #define VTD_CCMD_ICC (1ULL << 63) 1621da12ec4SLe Tan #define VTD_CCMD_GLOBAL_INVL (1ULL << 61) 1631da12ec4SLe Tan #define VTD_CCMD_DOMAIN_INVL (2ULL << 61) 1641da12ec4SLe Tan #define VTD_CCMD_DEVICE_INVL (3ULL << 61) 1651da12ec4SLe Tan #define VTD_CCMD_CIRG_MASK (3ULL << 61) 1661da12ec4SLe Tan #define VTD_CCMD_GLOBAL_INVL_A (1ULL << 59) 1671da12ec4SLe Tan #define VTD_CCMD_DOMAIN_INVL_A (2ULL << 59) 1681da12ec4SLe Tan #define VTD_CCMD_DEVICE_INVL_A (3ULL << 59) 1691da12ec4SLe Tan #define VTD_CCMD_CAIG_MASK (3ULL << 59) 170d92fa2dcSLe Tan #define VTD_CCMD_DID(val) ((val) & VTD_DOMAIN_ID_MASK) 171d92fa2dcSLe Tan #define VTD_CCMD_SID(val) (((val) >> 16) & 0xffffULL) 172d92fa2dcSLe Tan #define VTD_CCMD_FM(val) (((val) >> 32) & 3ULL) 1731da12ec4SLe Tan 1741da12ec4SLe Tan /* RTADDR_REG */ 175fb43cf73SLiu, Yi L #define VTD_RTADDR_SMT (1ULL << 10) 17692e5d85eSPrasad Singamsetty #define VTD_RTADDR_ADDR_MASK(aw) (VTD_HAW_MASK(aw) ^ 0xfffULL) 1771da12ec4SLe Tan 178a5861439SPeter Xu /* IRTA_REG */ 17992e5d85eSPrasad Singamsetty #define VTD_IRTA_ADDR_MASK(aw) (VTD_HAW_MASK(aw) ^ 0xfffULL) 18028589311SJan Kiszka #define VTD_IRTA_EIME (1ULL << 11) 181a5861439SPeter Xu #define VTD_IRTA_SIZE_MASK (0xfULL) 182a5861439SPeter Xu 1831da12ec4SLe Tan /* ECAP_REG */ 1841da12ec4SLe Tan /* (offset >> 4) << 8 */ 1851da12ec4SLe Tan #define VTD_ECAP_IRO (DMAR_IOTLB_REG_OFFSET << 4) 1861da12ec4SLe Tan #define VTD_ECAP_QI (1ULL << 1) 187554f5e16SJason Wang #define VTD_ECAP_DT (1ULL << 2) 188d54bd7f8SPeter Xu /* Interrupt Remapping support */ 189d54bd7f8SPeter Xu #define VTD_ECAP_IR (1ULL << 3) 19028589311SJan Kiszka #define VTD_ECAP_EIM (1ULL << 4) 191dbaabb25SPeter Xu #define VTD_ECAP_PT (1ULL << 6) 192b8ffd7d6SJason Wang #define VTD_ECAP_SC (1ULL << 7) 193a3f409cbSRadim Krčmář #define VTD_ECAP_MHMV (15ULL << 20) 1944a4f219eSYi Sun #define VTD_ECAP_SRS (1ULL << 31) 1951b2b1237SJason Wang #define VTD_ECAP_PASID (1ULL << 40) 196c0c1d351SLiu, Yi L #define VTD_ECAP_SMTS (1ULL << 43) 1974a4f219eSYi Sun #define VTD_ECAP_SLTS (1ULL << 46) 1981da12ec4SLe Tan 1991da12ec4SLe Tan /* CAP_REG */ 2001da12ec4SLe Tan /* (offset >> 4) << 24 */ 2011da12ec4SLe Tan #define VTD_CAP_FRO (DMAR_FRCD_REG_OFFSET << 20) 2021da12ec4SLe Tan #define VTD_CAP_NFR ((DMAR_FRCD_REG_NR - 1) << 40) 2031da12ec4SLe Tan #define VTD_DOMAIN_ID_SHIFT 16 /* 16-bit domain id for 64K domains */ 204d92fa2dcSLe Tan #define VTD_DOMAIN_ID_MASK ((1UL << VTD_DOMAIN_ID_SHIFT) - 1) 2051da12ec4SLe Tan #define VTD_CAP_ND (((VTD_DOMAIN_ID_SHIFT - 4) / 2) & 7ULL) 20692e5d85eSPrasad Singamsetty #define VTD_ADDRESS_SIZE(aw) (1ULL << (aw)) 20792e5d85eSPrasad Singamsetty #define VTD_CAP_MGAW(aw) ((((aw) - 1) & 0x3fULL) << 16) 208d66b969bSJason Wang #define VTD_MAMV 18ULL 209b5a280c0SLe Tan #define VTD_CAP_MAMV (VTD_MAMV << 48) 210b5a280c0SLe Tan #define VTD_CAP_PSI (1ULL << 39) 211d66b969bSJason Wang #define VTD_CAP_SLLPS ((1ULL << 34) | (1ULL << 35)) 212ccc23bb0SPeter Xu #define VTD_CAP_DRAIN_WRITE (1ULL << 54) 213ccc23bb0SPeter Xu #define VTD_CAP_DRAIN_READ (1ULL << 55) 214ccc23bb0SPeter Xu #define VTD_CAP_DRAIN (VTD_CAP_DRAIN_READ | VTD_CAP_DRAIN_WRITE) 2153b40f0e5SAviv Ben-David #define VTD_CAP_CM (1ULL << 7) 2161b2b1237SJason Wang #define VTD_PASID_ID_SHIFT 20 2171b2b1237SJason Wang #define VTD_PASID_ID_MASK ((1ULL << VTD_PASID_ID_SHIFT) - 1) 2181da12ec4SLe Tan 2191da12ec4SLe Tan /* Supported Adjusted Guest Address Widths */ 2201da12ec4SLe Tan #define VTD_CAP_SAGAW_SHIFT 8 2211da12ec4SLe Tan #define VTD_CAP_SAGAW_MASK (0x1fULL << VTD_CAP_SAGAW_SHIFT) 2221da12ec4SLe Tan /* 39-bit AGAW, 3-level page-table */ 2231da12ec4SLe Tan #define VTD_CAP_SAGAW_39bit (0x2ULL << VTD_CAP_SAGAW_SHIFT) 2241da12ec4SLe Tan /* 48-bit AGAW, 4-level page-table */ 2251da12ec4SLe Tan #define VTD_CAP_SAGAW_48bit (0x4ULL << VTD_CAP_SAGAW_SHIFT) 2261da12ec4SLe Tan 2271da12ec4SLe Tan /* IQT_REG */ 228c0c1d351SLiu, Yi L #define VTD_IQT_QT(dw_bit, val) (dw_bit ? (((val) >> 5) & 0x3fffULL) : \ 229c0c1d351SLiu, Yi L (((val) >> 4) & 0x7fffULL)) 230c0c1d351SLiu, Yi L #define VTD_IQT_QT_256_RSV_BIT 0x10 2311da12ec4SLe Tan 2321da12ec4SLe Tan /* IQA_REG */ 23392e5d85eSPrasad Singamsetty #define VTD_IQA_IQA_MASK(aw) (VTD_HAW_MASK(aw) ^ 0xfffULL) 2341da12ec4SLe Tan #define VTD_IQA_QS 0x7ULL 235c0c1d351SLiu, Yi L #define VTD_IQA_DW_MASK 0x800 2361da12ec4SLe Tan 2371da12ec4SLe Tan /* IQH_REG */ 238a4544c45SLiu Yi L #define VTD_IQH_QH_SHIFT_4 4 239a4544c45SLiu Yi L #define VTD_IQH_QH_SHIFT_5 5 2401da12ec4SLe Tan #define VTD_IQH_QH_MASK 0x7fff0ULL 2411da12ec4SLe Tan 2421da12ec4SLe Tan /* ICS_REG */ 2431da12ec4SLe Tan #define VTD_ICS_IWC 1UL 2441da12ec4SLe Tan 2451da12ec4SLe Tan /* IECTL_REG */ 2461da12ec4SLe Tan #define VTD_IECTL_IM (1UL << 31) 2471da12ec4SLe Tan #define VTD_IECTL_IP (1UL << 30) 2481da12ec4SLe Tan 2491da12ec4SLe Tan /* FSTS_REG */ 2501da12ec4SLe Tan #define VTD_FSTS_FRI_MASK 0xff00UL 2511da12ec4SLe Tan #define VTD_FSTS_FRI(val) ((((uint32_t)(val)) << 8) & VTD_FSTS_FRI_MASK) 2521da12ec4SLe Tan #define VTD_FSTS_IQE (1UL << 4) 2531da12ec4SLe Tan #define VTD_FSTS_PPF (1UL << 1) 2541da12ec4SLe Tan #define VTD_FSTS_PFO 1UL 2551da12ec4SLe Tan 2561da12ec4SLe Tan /* FECTL_REG */ 2571da12ec4SLe Tan #define VTD_FECTL_IM (1UL << 31) 2581da12ec4SLe Tan #define VTD_FECTL_IP (1UL << 30) 2591da12ec4SLe Tan 2601da12ec4SLe Tan /* Fault Recording Register */ 2611da12ec4SLe Tan /* For the high 64-bit of 128-bit */ 2621da12ec4SLe Tan #define VTD_FRCD_F (1ULL << 63) 2631da12ec4SLe Tan #define VTD_FRCD_T (1ULL << 62) 2641da12ec4SLe Tan #define VTD_FRCD_FR(val) (((val) & 0xffULL) << 32) 2651da12ec4SLe Tan #define VTD_FRCD_SID_MASK 0xffffULL 2661da12ec4SLe Tan #define VTD_FRCD_SID(val) ((val) & VTD_FRCD_SID_MASK) 2671b2b1237SJason Wang #define VTD_FRCD_PV(val) (((val) & 0xffffULL) << 40) 268a3c8d7e3SClément Mathieu--Drif #define VTD_FRCD_PP(val) (((val) & 0x1ULL) << 31) 2693a23554fSClément Mathieu--Drif /* For the low 64-bit of 128-bit */ 2703a23554fSClément Mathieu--Drif #define VTD_FRCD_FI(val) ((val) & ~0xfffULL) 271c7016bf7SDavid Woodhouse #define VTD_FRCD_IR_IDX(val) (((val) & 0xffffULL) << 48) 2721da12ec4SLe Tan 2731da12ec4SLe Tan /* DMA Remapping Fault Conditions */ 2741da12ec4SLe Tan typedef enum VTDFaultReason { 2751da12ec4SLe Tan VTD_FR_RESERVED = 0, /* Reserved for Advanced Fault logging */ 2761da12ec4SLe Tan VTD_FR_ROOT_ENTRY_P = 1, /* The Present(P) field of root-entry is 0 */ 2771da12ec4SLe Tan VTD_FR_CONTEXT_ENTRY_P, /* The Present(P) field of context-entry is 0 */ 2781da12ec4SLe Tan VTD_FR_CONTEXT_ENTRY_INV, /* Invalid programming of a context-entry */ 2791da12ec4SLe Tan VTD_FR_ADDR_BEYOND_MGAW, /* Input-address above (2^x-1) */ 2801da12ec4SLe Tan VTD_FR_WRITE, /* No write permission */ 2811da12ec4SLe Tan VTD_FR_READ, /* No read permission */ 2821da12ec4SLe Tan /* Fail to access a second-level paging entry (not SL_PML4E) */ 2831da12ec4SLe Tan VTD_FR_PAGING_ENTRY_INV, 2841da12ec4SLe Tan VTD_FR_ROOT_TABLE_INV, /* Fail to access a root-entry */ 2851da12ec4SLe Tan VTD_FR_CONTEXT_TABLE_INV, /* Fail to access a context-entry */ 2861da12ec4SLe Tan /* Non-zero reserved field in a present root-entry */ 2871da12ec4SLe Tan VTD_FR_ROOT_ENTRY_RSVD, 2881da12ec4SLe Tan /* Non-zero reserved field in a present context-entry */ 2891da12ec4SLe Tan VTD_FR_CONTEXT_ENTRY_RSVD, 2901da12ec4SLe Tan /* Non-zero reserved field in a second-level paging entry with at lease one 2911da12ec4SLe Tan * Read(R) and Write(W) or Execute(E) field is Set. 2921da12ec4SLe Tan */ 2931da12ec4SLe Tan VTD_FR_PAGING_ENTRY_RSVD, 2941da12ec4SLe Tan /* Translation request or translated request explicitly blocked dut to the 2951da12ec4SLe Tan * programming of the Translation Type (T) field in the present 2961da12ec4SLe Tan * context-entry. 2971da12ec4SLe Tan */ 2981da12ec4SLe Tan VTD_FR_CONTEXT_ENTRY_TT, 299ea97a1bdSJason Wang /* Output address in the interrupt address range */ 300ea97a1bdSJason Wang VTD_FR_INTERRUPT_ADDR = 0xE, 301a4ca297eSPeter Xu 302a4ca297eSPeter Xu /* Interrupt remapping transition faults */ 303a4ca297eSPeter Xu VTD_FR_IR_REQ_RSVD = 0x20, /* One or more IR request reserved 304a4ca297eSPeter Xu * fields set */ 305a4ca297eSPeter Xu VTD_FR_IR_INDEX_OVER = 0x21, /* Index value greater than max */ 306a4ca297eSPeter Xu VTD_FR_IR_ENTRY_P = 0x22, /* Present (P) not set in IRTE */ 307a4ca297eSPeter Xu VTD_FR_IR_ROOT_INVAL = 0x23, /* IR Root table invalid */ 308a4ca297eSPeter Xu VTD_FR_IR_IRTE_RSVD = 0x24, /* IRTE Rsvd field non-zero with 309a4ca297eSPeter Xu * Present flag set */ 310a4ca297eSPeter Xu VTD_FR_IR_REQ_COMPAT = 0x25, /* Encountered compatible IR 311a4ca297eSPeter Xu * request while disabled */ 312a4ca297eSPeter Xu VTD_FR_IR_SID_ERR = 0x26, /* Invalid Source-ID */ 313a4ca297eSPeter Xu 314a84e37afSYu Zhang /* PASID directory entry access failure */ 315a84e37afSYu Zhang VTD_FR_PASID_DIR_ACCESS_ERR = 0x50, 316a84e37afSYu Zhang /* The Present(P) field of pasid directory entry is 0 */ 317a84e37afSYu Zhang VTD_FR_PASID_DIR_ENTRY_P = 0x51, 318a84e37afSYu Zhang VTD_FR_PASID_TABLE_ACCESS_ERR = 0x58, /* PASID table entry access failure */ 319a84e37afSYu Zhang /* The Present(P) field of pasid table entry is 0 */ 320a84e37afSYu Zhang VTD_FR_PASID_ENTRY_P = 0x59, 321a84e37afSYu Zhang VTD_FR_PASID_TABLE_ENTRY_INV = 0x5b, /*Invalid PASID table entry */ 322fb43cf73SLiu, Yi L 323*eb9da9d2SYi Liu /* Fail to access a first-level paging entry (not FS_PML4E) */ 324*eb9da9d2SYi Liu VTD_FR_FS_PAGING_ENTRY_INV = 0x70, 325*eb9da9d2SYi Liu VTD_FR_FS_PAGING_ENTRY_P = 0x71, 326*eb9da9d2SYi Liu /* Non-zero reserved field in present first-stage paging entry */ 327*eb9da9d2SYi Liu VTD_FR_FS_PAGING_ENTRY_RSVD = 0x72, 328*eb9da9d2SYi Liu VTD_FR_PASID_ENTRY_FSPTPTR_INV = 0x73, /* Invalid FSPTPTR in PASID entry */ 329*eb9da9d2SYi Liu VTD_FR_FS_PAGING_ENTRY_US = 0x81, /* Privilege violation */ 330*eb9da9d2SYi Liu VTD_FR_SM_WRITE = 0x85, /* No write permission */ 331*eb9da9d2SYi Liu 332ea97a1bdSJason Wang /* Output address in the interrupt address range for scalable mode */ 333ea97a1bdSJason Wang VTD_FR_SM_INTERRUPT_ADDR = 0x87, 3341da12ec4SLe Tan VTD_FR_MAX, /* Guard */ 3351da12ec4SLe Tan } VTDFaultReason; 3361da12ec4SLe Tan 337d92fa2dcSLe Tan #define VTD_CONTEXT_CACHE_GEN_MAX 0xffffffffUL 338d92fa2dcSLe Tan 33902a2cbc8SPeter Xu /* Interrupt Entry Cache Invalidation Descriptor: VT-d 6.5.2.7. */ 34002a2cbc8SPeter Xu struct VTDInvDescIEC { 3414572b22cSThomas Huth #if HOST_BIG_ENDIAN 3424572b22cSThomas Huth uint64_t reserved_2:16; 3434572b22cSThomas Huth uint64_t index:16; /* Start index to invalidate */ 3444572b22cSThomas Huth uint64_t index_mask:5; /* 2^N for continuous int invalidation */ 3454572b22cSThomas Huth uint64_t resved_1:22; 3464572b22cSThomas Huth uint64_t granularity:1; /* If set, it's global IR invalidation */ 3474572b22cSThomas Huth uint64_t type:4; /* Should always be 0x4 */ 3484572b22cSThomas Huth #else 34902a2cbc8SPeter Xu uint32_t type:4; /* Should always be 0x4 */ 35002a2cbc8SPeter Xu uint32_t granularity:1; /* If set, it's global IR invalidation */ 35102a2cbc8SPeter Xu uint32_t resved_1:22; 35202a2cbc8SPeter Xu uint32_t index_mask:5; /* 2^N for continuous int invalidation */ 35302a2cbc8SPeter Xu uint32_t index:16; /* Start index to invalidate */ 35402a2cbc8SPeter Xu uint32_t reserved_2:16; 3554572b22cSThomas Huth #endif 35602a2cbc8SPeter Xu }; 35702a2cbc8SPeter Xu typedef struct VTDInvDescIEC VTDInvDescIEC; 35802a2cbc8SPeter Xu 359ed7b8fbcSLe Tan /* Queued Invalidation Descriptor */ 36002a2cbc8SPeter Xu union VTDInvDesc { 36102a2cbc8SPeter Xu struct { 362ed7b8fbcSLe Tan uint64_t lo; 363ed7b8fbcSLe Tan uint64_t hi; 364ed7b8fbcSLe Tan }; 365c0c1d351SLiu, Yi L struct { 366c0c1d351SLiu, Yi L uint64_t val[4]; 367c0c1d351SLiu, Yi L }; 36802a2cbc8SPeter Xu union { 36902a2cbc8SPeter Xu VTDInvDescIEC iec; 37002a2cbc8SPeter Xu }; 37102a2cbc8SPeter Xu }; 37202a2cbc8SPeter Xu typedef union VTDInvDesc VTDInvDesc; 373ed7b8fbcSLe Tan 374ed7b8fbcSLe Tan /* Masks for struct VTDInvDesc */ 3758e761fb6SZhenzhong Duan #define VTD_INV_DESC_ALL_ONE -1ULL 37666316894SZhenzhong Duan #define VTD_INV_DESC_TYPE(val) ((((val) >> 5) & 0x70ULL) | \ 37766316894SZhenzhong Duan ((val) & 0xfULL)) 3781da12ec4SLe Tan #define VTD_INV_DESC_CC 0x1 /* Context-cache Invalidate Desc */ 3791da12ec4SLe Tan #define VTD_INV_DESC_IOTLB 0x2 380554f5e16SJason Wang #define VTD_INV_DESC_DEVICE 0x3 381b7910472SPeter Xu #define VTD_INV_DESC_IEC 0x4 /* Interrupt Entry Cache 382b7910472SPeter Xu Invalidate Descriptor */ 3831da12ec4SLe Tan #define VTD_INV_DESC_WAIT 0x5 /* Invalidation Wait Descriptor */ 3844a4f219eSYi Sun #define VTD_INV_DESC_PIOTLB 0x6 /* PASID-IOTLB Invalidate Desc */ 3854a4f219eSYi Sun #define VTD_INV_DESC_PC 0x7 /* PASID-cache Invalidate Desc */ 3861da12ec4SLe Tan #define VTD_INV_DESC_NONE 0 /* Not an Invalidate Descriptor */ 3871da12ec4SLe Tan 388ed7b8fbcSLe Tan /* Masks for Invalidation Wait Descriptor*/ 389ed7b8fbcSLe Tan #define VTD_INV_DESC_WAIT_SW (1ULL << 5) 390ed7b8fbcSLe Tan #define VTD_INV_DESC_WAIT_IF (1ULL << 4) 391ed7b8fbcSLe Tan #define VTD_INV_DESC_WAIT_FN (1ULL << 6) 392ed7b8fbcSLe Tan #define VTD_INV_DESC_WAIT_DATA_SHIFT 32 39366316894SZhenzhong Duan #define VTD_INV_DESC_WAIT_RSVD_LO 0Xfffff180ULL 394ed7b8fbcSLe Tan #define VTD_INV_DESC_WAIT_RSVD_HI 3ULL 395ed7b8fbcSLe Tan 396d92fa2dcSLe Tan /* Masks for Context-cache Invalidation Descriptor */ 397d92fa2dcSLe Tan #define VTD_INV_DESC_CC_G (3ULL << 4) 398d92fa2dcSLe Tan #define VTD_INV_DESC_CC_GLOBAL (1ULL << 4) 399d92fa2dcSLe Tan #define VTD_INV_DESC_CC_DOMAIN (2ULL << 4) 400d92fa2dcSLe Tan #define VTD_INV_DESC_CC_DEVICE (3ULL << 4) 401d92fa2dcSLe Tan #define VTD_INV_DESC_CC_DID(val) (((val) >> 16) & VTD_DOMAIN_ID_MASK) 402d92fa2dcSLe Tan #define VTD_INV_DESC_CC_SID(val) (((val) >> 32) & 0xffffUL) 403d92fa2dcSLe Tan #define VTD_INV_DESC_CC_FM(val) (((val) >> 48) & 3UL) 40466316894SZhenzhong Duan #define VTD_INV_DESC_CC_RSVD 0xfffc00000000f1c0ULL 405d92fa2dcSLe Tan 406b5a280c0SLe Tan /* Masks for IOTLB Invalidate Descriptor */ 407b5a280c0SLe Tan #define VTD_INV_DESC_IOTLB_G (3ULL << 4) 408b5a280c0SLe Tan #define VTD_INV_DESC_IOTLB_GLOBAL (1ULL << 4) 409b5a280c0SLe Tan #define VTD_INV_DESC_IOTLB_DOMAIN (2ULL << 4) 410b5a280c0SLe Tan #define VTD_INV_DESC_IOTLB_PAGE (3ULL << 4) 411b5a280c0SLe Tan #define VTD_INV_DESC_IOTLB_DID(val) (((val) >> 16) & VTD_DOMAIN_ID_MASK) 41237f51384SPrasad Singamsetty #define VTD_INV_DESC_IOTLB_ADDR(val) ((val) & ~0xfffULL) 413b5a280c0SLe Tan #define VTD_INV_DESC_IOTLB_AM(val) ((val) & 0x3fULL) 41466316894SZhenzhong Duan #define VTD_INV_DESC_IOTLB_RSVD_LO 0xffffffff0000f100ULL 415b5a280c0SLe Tan #define VTD_INV_DESC_IOTLB_RSVD_HI 0xf80ULL 416b5a280c0SLe Tan 417554f5e16SJason Wang /* Mask for Device IOTLB Invalidate Descriptor */ 418554f5e16SJason Wang #define VTD_INV_DESC_DEVICE_IOTLB_ADDR(val) ((val) & 0xfffffffffffff000ULL) 419554f5e16SJason Wang #define VTD_INV_DESC_DEVICE_IOTLB_SIZE(val) ((val) & 0x1) 420554f5e16SJason Wang #define VTD_INV_DESC_DEVICE_IOTLB_SID(val) (((val) >> 32) & 0xFFFFULL) 421554f5e16SJason Wang #define VTD_INV_DESC_DEVICE_IOTLB_RSVD_HI 0xffeULL 42266316894SZhenzhong Duan #define VTD_INV_DESC_DEVICE_IOTLB_RSVD_LO 0xffff0000ffe0f1f0 423554f5e16SJason Wang 424096d96e7SZhenzhong Duan /* Masks for Interrupt Entry Invalidate Descriptor */ 425096d96e7SZhenzhong Duan #define VTD_INV_DESC_IEC_RSVD 0xffff000007fff1e0ULL 426096d96e7SZhenzhong Duan 42792e5d85eSPrasad Singamsetty /* Rsvd field masks for spte */ 4280192d667SJason Wang #define VTD_SPTE_SNP 0x800ULL 4290192d667SJason Wang 4306ce12bd2SZhenzhong Duan #define VTD_SPTE_PAGE_L1_RSVD_MASK(aw, stale_tm) \ 4316ce12bd2SZhenzhong Duan stale_tm ? \ 432e48929c7SQi, Yadong (0x800ULL | ~(VTD_HAW_MASK(aw) | VTD_SL_IGN_COM | VTD_SL_TM)) : \ 43392e5d85eSPrasad Singamsetty (0x800ULL | ~(VTD_HAW_MASK(aw) | VTD_SL_IGN_COM)) 43492e5d85eSPrasad Singamsetty #define VTD_SPTE_PAGE_L2_RSVD_MASK(aw) \ 43592e5d85eSPrasad Singamsetty (0x800ULL | ~(VTD_HAW_MASK(aw) | VTD_SL_IGN_COM)) 43692e5d85eSPrasad Singamsetty #define VTD_SPTE_PAGE_L3_RSVD_MASK(aw) \ 43792e5d85eSPrasad Singamsetty (0x800ULL | ~(VTD_HAW_MASK(aw) | VTD_SL_IGN_COM)) 43892e5d85eSPrasad Singamsetty #define VTD_SPTE_PAGE_L4_RSVD_MASK(aw) \ 43992e5d85eSPrasad Singamsetty (0x880ULL | ~(VTD_HAW_MASK(aw) | VTD_SL_IGN_COM)) 440ce586f3bSQi, Yadong 4416ce12bd2SZhenzhong Duan #define VTD_SPTE_LPAGE_L2_RSVD_MASK(aw, stale_tm) \ 4426ce12bd2SZhenzhong Duan stale_tm ? \ 443e48929c7SQi, Yadong (0x1ff800ULL | ~(VTD_HAW_MASK(aw) | VTD_SL_IGN_COM | VTD_SL_TM)) : \ 44492e5d85eSPrasad Singamsetty (0x1ff800ULL | ~(VTD_HAW_MASK(aw) | VTD_SL_IGN_COM)) 4456ce12bd2SZhenzhong Duan #define VTD_SPTE_LPAGE_L3_RSVD_MASK(aw, stale_tm) \ 4466ce12bd2SZhenzhong Duan stale_tm ? \ 447e48929c7SQi, Yadong (0x3ffff800ULL | ~(VTD_HAW_MASK(aw) | VTD_SL_IGN_COM | VTD_SL_TM)) : \ 44892e5d85eSPrasad Singamsetty (0x3ffff800ULL | ~(VTD_HAW_MASK(aw) | VTD_SL_IGN_COM)) 44992e5d85eSPrasad Singamsetty 450*eb9da9d2SYi Liu /* Rsvd field masks for fpte */ 451*eb9da9d2SYi Liu #define VTD_FS_UPPER_IGNORED 0xfff0000000000000ULL 452*eb9da9d2SYi Liu #define VTD_FPTE_PAGE_L1_RSVD_MASK(aw) \ 453*eb9da9d2SYi Liu (~(VTD_HAW_MASK(aw) | VTD_FS_UPPER_IGNORED)) 454*eb9da9d2SYi Liu #define VTD_FPTE_PAGE_L2_RSVD_MASK(aw) \ 455*eb9da9d2SYi Liu (~(VTD_HAW_MASK(aw) | VTD_FS_UPPER_IGNORED)) 456*eb9da9d2SYi Liu #define VTD_FPTE_PAGE_L3_RSVD_MASK(aw) \ 457*eb9da9d2SYi Liu (~(VTD_HAW_MASK(aw) | VTD_FS_UPPER_IGNORED)) 458*eb9da9d2SYi Liu #define VTD_FPTE_PAGE_L4_RSVD_MASK(aw) \ 459*eb9da9d2SYi Liu (0x80ULL | ~(VTD_HAW_MASK(aw) | VTD_FS_UPPER_IGNORED)) 460*eb9da9d2SYi Liu 461*eb9da9d2SYi Liu #define VTD_FPTE_LPAGE_L2_RSVD_MASK(aw) \ 462*eb9da9d2SYi Liu (0x1fe000ULL | ~(VTD_HAW_MASK(aw) | VTD_FS_UPPER_IGNORED)) 463*eb9da9d2SYi Liu #define VTD_FPTE_LPAGE_L3_RSVD_MASK(aw) \ 464*eb9da9d2SYi Liu (0x3fffe000ULL | ~(VTD_HAW_MASK(aw) | VTD_FS_UPPER_IGNORED)) 465*eb9da9d2SYi Liu 466ad0a7f1eSZhenzhong Duan /* Masks for PIOTLB Invalidate Descriptor */ 467ad0a7f1eSZhenzhong Duan #define VTD_INV_DESC_PIOTLB_G (3ULL << 4) 468ad0a7f1eSZhenzhong Duan #define VTD_INV_DESC_PIOTLB_ALL_IN_PASID (2ULL << 4) 469ad0a7f1eSZhenzhong Duan #define VTD_INV_DESC_PIOTLB_PSI_IN_PASID (3ULL << 4) 470ad0a7f1eSZhenzhong Duan #define VTD_INV_DESC_PIOTLB_DID(val) (((val) >> 16) & VTD_DOMAIN_ID_MASK) 471ad0a7f1eSZhenzhong Duan #define VTD_INV_DESC_PIOTLB_PASID(val) (((val) >> 32) & 0xfffffULL) 472ad0a7f1eSZhenzhong Duan #define VTD_INV_DESC_PIOTLB_RSVD_VAL0 0xfff000000000f1c0ULL 473ad0a7f1eSZhenzhong Duan #define VTD_INV_DESC_PIOTLB_RSVD_VAL1 0xf80ULL 474ad0a7f1eSZhenzhong Duan 475b5a280c0SLe Tan /* Information about page-selective IOTLB invalidate */ 476b5a280c0SLe Tan struct VTDIOTLBPageInvInfo { 477b5a280c0SLe Tan uint16_t domain_id; 4781b2b1237SJason Wang uint32_t pasid; 479d66b969bSJason Wang uint64_t addr; 480d7258f7aSClément Mathieu--Drif uint64_t mask; 481b5a280c0SLe Tan }; 482b5a280c0SLe Tan typedef struct VTDIOTLBPageInvInfo VTDIOTLBPageInvInfo; 483b5a280c0SLe Tan 4841da12ec4SLe Tan /* Pagesize of VTD paging structures, including root and context tables */ 4851da12ec4SLe Tan #define VTD_PAGE_SHIFT 12 4861da12ec4SLe Tan #define VTD_PAGE_SIZE (1ULL << VTD_PAGE_SHIFT) 4871da12ec4SLe Tan 4881da12ec4SLe Tan #define VTD_PAGE_SHIFT_4K 12 4891da12ec4SLe Tan #define VTD_PAGE_MASK_4K (~((1ULL << VTD_PAGE_SHIFT_4K) - 1)) 4901da12ec4SLe Tan #define VTD_PAGE_SHIFT_2M 21 4911da12ec4SLe Tan #define VTD_PAGE_MASK_2M (~((1ULL << VTD_PAGE_SHIFT_2M) - 1)) 4921da12ec4SLe Tan #define VTD_PAGE_SHIFT_1G 30 4931da12ec4SLe Tan #define VTD_PAGE_MASK_1G (~((1ULL << VTD_PAGE_SHIFT_1G) - 1)) 4941da12ec4SLe Tan 4951da12ec4SLe Tan struct VTDRootEntry { 496fb43cf73SLiu, Yi L uint64_t lo; 497fb43cf73SLiu, Yi L uint64_t hi; 4981da12ec4SLe Tan }; 4991da12ec4SLe Tan typedef struct VTDRootEntry VTDRootEntry; 5001da12ec4SLe Tan 5011da12ec4SLe Tan /* Masks for struct VTDRootEntry */ 5021da12ec4SLe Tan #define VTD_ROOT_ENTRY_P 1ULL 5031da12ec4SLe Tan #define VTD_ROOT_ENTRY_CTP (~0xfffULL) 5041da12ec4SLe Tan 5051da12ec4SLe Tan #define VTD_ROOT_ENTRY_NR (VTD_PAGE_SIZE / sizeof(VTDRootEntry)) 50692e5d85eSPrasad Singamsetty #define VTD_ROOT_ENTRY_RSVD(aw) (0xffeULL | ~VTD_HAW_MASK(aw)) 5071da12ec4SLe Tan 508fb43cf73SLiu, Yi L #define VTD_DEVFN_CHECK_MASK 0x80 509fb43cf73SLiu, Yi L 5101da12ec4SLe Tan /* Masks for struct VTDContextEntry */ 5111da12ec4SLe Tan /* lo */ 5121da12ec4SLe Tan #define VTD_CONTEXT_ENTRY_P (1ULL << 0) 5131da12ec4SLe Tan #define VTD_CONTEXT_ENTRY_FPD (1ULL << 1) /* Fault Processing Disable */ 5141da12ec4SLe Tan #define VTD_CONTEXT_ENTRY_TT (3ULL << 2) /* Translation Type */ 5151da12ec4SLe Tan #define VTD_CONTEXT_TT_MULTI_LEVEL 0 516554f5e16SJason Wang #define VTD_CONTEXT_TT_DEV_IOTLB (1ULL << 2) 517554f5e16SJason Wang #define VTD_CONTEXT_TT_PASS_THROUGH (2ULL << 2) 5181da12ec4SLe Tan /* Second Level Page Translation Pointer*/ 5191da12ec4SLe Tan #define VTD_CONTEXT_ENTRY_SLPTPTR (~0xfffULL) 52092e5d85eSPrasad Singamsetty #define VTD_CONTEXT_ENTRY_RSVD_LO(aw) (0xff0ULL | ~VTD_HAW_MASK(aw)) 5211da12ec4SLe Tan /* hi */ 5221da12ec4SLe Tan #define VTD_CONTEXT_ENTRY_AW 7ULL /* Adjusted guest-address-width */ 523b5a280c0SLe Tan #define VTD_CONTEXT_ENTRY_DID(val) (((val) >> 8) & VTD_DOMAIN_ID_MASK) 5241da12ec4SLe Tan #define VTD_CONTEXT_ENTRY_RSVD_HI 0xffffffffff000080ULL 5251da12ec4SLe Tan 5261da12ec4SLe Tan #define VTD_CONTEXT_ENTRY_NR (VTD_PAGE_SIZE / sizeof(VTDContextEntry)) 5271da12ec4SLe Tan 528fb43cf73SLiu, Yi L #define VTD_CTX_ENTRY_LEGACY_SIZE 16 529fb43cf73SLiu, Yi L #define VTD_CTX_ENTRY_SCALABLE_SIZE 32 530fb43cf73SLiu, Yi L 531fb43cf73SLiu, Yi L #define VTD_SM_CONTEXT_ENTRY_RID2PASID_MASK 0xfffff 532fb43cf73SLiu, Yi L #define VTD_SM_CONTEXT_ENTRY_RSVD_VAL0(aw) (0x1e0ULL | ~VTD_HAW_MASK(aw)) 533fb43cf73SLiu, Yi L #define VTD_SM_CONTEXT_ENTRY_RSVD_VAL1 0xffffffffffe00000ULL 534fb43cf73SLiu, Yi L 535fb43cf73SLiu, Yi L /* PASID Table Related Definitions */ 536fb43cf73SLiu, Yi L #define VTD_PASID_DIR_BASE_ADDR_MASK (~0xfffULL) 537fb43cf73SLiu, Yi L #define VTD_PASID_TABLE_BASE_ADDR_MASK (~0xfffULL) 538fb43cf73SLiu, Yi L #define VTD_PASID_DIR_ENTRY_SIZE 8 539fb43cf73SLiu, Yi L #define VTD_PASID_ENTRY_SIZE 64 540fb43cf73SLiu, Yi L #define VTD_PASID_DIR_BITS_MASK (0x3fffULL) 541fb43cf73SLiu, Yi L #define VTD_PASID_DIR_INDEX(pasid) (((pasid) >> 6) & VTD_PASID_DIR_BITS_MASK) 542fb43cf73SLiu, Yi L #define VTD_PASID_DIR_FPD (1ULL << 1) /* Fault Processing Disable */ 543fb43cf73SLiu, Yi L #define VTD_PASID_TABLE_BITS_MASK (0x3fULL) 544fb43cf73SLiu, Yi L #define VTD_PASID_TABLE_INDEX(pasid) ((pasid) & VTD_PASID_TABLE_BITS_MASK) 545fb43cf73SLiu, Yi L #define VTD_PASID_ENTRY_FPD (1ULL << 1) /* Fault Processing Disable */ 546fb43cf73SLiu, Yi L 547fb43cf73SLiu, Yi L /* PASID Granular Translation Type Mask */ 54856fc1e6aSLiu Yi L #define VTD_PASID_ENTRY_P 1ULL 549fb43cf73SLiu, Yi L #define VTD_SM_PASID_ENTRY_PGTT (7ULL << 6) 550fb43cf73SLiu, Yi L #define VTD_SM_PASID_ENTRY_FLT (1ULL << 6) 551fb43cf73SLiu, Yi L #define VTD_SM_PASID_ENTRY_SLT (2ULL << 6) 552fb43cf73SLiu, Yi L #define VTD_SM_PASID_ENTRY_NESTED (3ULL << 6) 553fb43cf73SLiu, Yi L #define VTD_SM_PASID_ENTRY_PT (4ULL << 6) 554fb43cf73SLiu, Yi L 555fb43cf73SLiu, Yi L #define VTD_SM_PASID_ENTRY_AW 7ULL /* Adjusted guest-address-width */ 556fb43cf73SLiu, Yi L #define VTD_SM_PASID_ENTRY_DID(val) ((val) & VTD_DOMAIN_ID_MASK) 557fb43cf73SLiu, Yi L 558*eb9da9d2SYi Liu #define VTD_SM_PASID_ENTRY_FLPM 3ULL 559*eb9da9d2SYi Liu #define VTD_SM_PASID_ENTRY_FLPTPTR (~0xfffULL) 560*eb9da9d2SYi Liu 561*eb9da9d2SYi Liu /* First Level Paging Structure */ 562*eb9da9d2SYi Liu /* Masks for First Level Paging Entry */ 563*eb9da9d2SYi Liu #define VTD_FL_P 1ULL 564*eb9da9d2SYi Liu #define VTD_FL_RW (1ULL << 1) 565*eb9da9d2SYi Liu #define VTD_FL_US (1ULL << 2) 566*eb9da9d2SYi Liu 567fb43cf73SLiu, Yi L /* Second Level Page Translation Pointer*/ 568fb43cf73SLiu, Yi L #define VTD_SM_PASID_ENTRY_SLPTPTR (~0xfffULL) 569fb43cf73SLiu, Yi L 5701da12ec4SLe Tan /* Second Level Paging Structure */ 5711da12ec4SLe Tan /* Masks for Second Level Paging Entry */ 5721da12ec4SLe Tan #define VTD_SL_RW_MASK 3ULL 5731da12ec4SLe Tan #define VTD_SL_R 1ULL 5741da12ec4SLe Tan #define VTD_SL_W (1ULL << 1) 5751da12ec4SLe Tan #define VTD_SL_IGN_COM 0xbff0000000000000ULL 576e48929c7SQi, Yadong #define VTD_SL_TM (1ULL << 62) 5771da12ec4SLe Tan 578eda4c9b5SYi Liu /* Common for both First Level and Second Level */ 579eda4c9b5SYi Liu #define VTD_PML4_LEVEL 4 580eda4c9b5SYi Liu #define VTD_PDP_LEVEL 3 581eda4c9b5SYi Liu #define VTD_PD_LEVEL 2 582eda4c9b5SYi Liu #define VTD_PT_LEVEL 1 583eda4c9b5SYi Liu #define VTD_PT_ENTRY_NR 512 584eda4c9b5SYi Liu #define VTD_PT_PAGE_SIZE_MASK (1ULL << 7) 585eda4c9b5SYi Liu #define VTD_PT_BASE_ADDR_MASK(aw) (~(VTD_PAGE_SIZE - 1) & VTD_HAW_MASK(aw)) 586eda4c9b5SYi Liu 587eda4c9b5SYi Liu /* Bits to decide the offset for each level */ 588eda4c9b5SYi Liu #define VTD_LEVEL_BITS 9 589eda4c9b5SYi Liu 5901da12ec4SLe Tan #endif 591