1ffbbe7d0SMitsyanko Igor /* 2ffbbe7d0SMitsyanko Igor * Exynos4210 I2C Bus Serial Interface Emulation 3ffbbe7d0SMitsyanko Igor * 4ffbbe7d0SMitsyanko Igor * Copyright (C) 2012 Samsung Electronics Co Ltd. 5ffbbe7d0SMitsyanko Igor * Maksim Kozlov, <m.kozlov@samsung.com> 6ffbbe7d0SMitsyanko Igor * Igor Mitsyanko, <i.mitsyanko@samsung.com> 7ffbbe7d0SMitsyanko Igor * 8ffbbe7d0SMitsyanko Igor * This program is free software; you can redistribute it and/or modify it 9ffbbe7d0SMitsyanko Igor * under the terms of the GNU General Public License as published by the 10ffbbe7d0SMitsyanko Igor * Free Software Foundation; either version 2 of the License, or 11ffbbe7d0SMitsyanko Igor * (at your option) any later version. 12ffbbe7d0SMitsyanko Igor * 13ffbbe7d0SMitsyanko Igor * This program is distributed in the hope that it will be useful, but WITHOUT 14ffbbe7d0SMitsyanko Igor * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 15ffbbe7d0SMitsyanko Igor * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 16ffbbe7d0SMitsyanko Igor * for more details. 17ffbbe7d0SMitsyanko Igor * 18ffbbe7d0SMitsyanko Igor * You should have received a copy of the GNU General Public License along 19ffbbe7d0SMitsyanko Igor * with this program; if not, see <http://www.gnu.org/licenses/>. 20ffbbe7d0SMitsyanko Igor * 21ffbbe7d0SMitsyanko Igor */ 22ffbbe7d0SMitsyanko Igor 238ef94f0bSPeter Maydell #include "qemu/osdep.h" 241de7afc9SPaolo Bonzini #include "qemu/timer.h" 2583c9f4caSPaolo Bonzini #include "hw/sysbus.h" 260d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h" 27ffbbe7d0SMitsyanko Igor 28ffbbe7d0SMitsyanko Igor #ifndef EXYNOS4_I2C_DEBUG 29ffbbe7d0SMitsyanko Igor #define EXYNOS4_I2C_DEBUG 0 30ffbbe7d0SMitsyanko Igor #endif 31ffbbe7d0SMitsyanko Igor 32ffbbe7d0SMitsyanko Igor #define TYPE_EXYNOS4_I2C "exynos4210.i2c" 33ffbbe7d0SMitsyanko Igor #define EXYNOS4_I2C(obj) \ 34ffbbe7d0SMitsyanko Igor OBJECT_CHECK(Exynos4210I2CState, (obj), TYPE_EXYNOS4_I2C) 35ffbbe7d0SMitsyanko Igor 36ffbbe7d0SMitsyanko Igor /* Exynos4210 I2C memory map */ 37ffbbe7d0SMitsyanko Igor #define EXYNOS4_I2C_MEM_SIZE 0x14 38ffbbe7d0SMitsyanko Igor #define I2CCON_ADDR 0x00 /* control register */ 39ffbbe7d0SMitsyanko Igor #define I2CSTAT_ADDR 0x04 /* control/status register */ 40ffbbe7d0SMitsyanko Igor #define I2CADD_ADDR 0x08 /* address register */ 41ffbbe7d0SMitsyanko Igor #define I2CDS_ADDR 0x0c /* data shift register */ 42ffbbe7d0SMitsyanko Igor #define I2CLC_ADDR 0x10 /* line control register */ 43ffbbe7d0SMitsyanko Igor 44ffbbe7d0SMitsyanko Igor #define I2CCON_ACK_GEN (1 << 7) 45ffbbe7d0SMitsyanko Igor #define I2CCON_INTRS_EN (1 << 5) 46ffbbe7d0SMitsyanko Igor #define I2CCON_INT_PEND (1 << 4) 47ffbbe7d0SMitsyanko Igor 48ffbbe7d0SMitsyanko Igor #define EXYNOS4_I2C_MODE(reg) (((reg) >> 6) & 3) 49ffbbe7d0SMitsyanko Igor #define I2C_IN_MASTER_MODE(reg) (((reg) >> 6) & 2) 50ffbbe7d0SMitsyanko Igor #define I2CMODE_MASTER_Rx 0x2 51ffbbe7d0SMitsyanko Igor #define I2CMODE_MASTER_Tx 0x3 52ffbbe7d0SMitsyanko Igor #define I2CSTAT_LAST_BIT (1 << 0) 53ffbbe7d0SMitsyanko Igor #define I2CSTAT_OUTPUT_EN (1 << 4) 54ffbbe7d0SMitsyanko Igor #define I2CSTAT_START_BUSY (1 << 5) 55ffbbe7d0SMitsyanko Igor 56ffbbe7d0SMitsyanko Igor 57ffbbe7d0SMitsyanko Igor #if EXYNOS4_I2C_DEBUG 58ffbbe7d0SMitsyanko Igor #define DPRINT(fmt, args...) \ 59ffbbe7d0SMitsyanko Igor do { fprintf(stderr, "QEMU I2C: "fmt, ## args); } while (0) 60ffbbe7d0SMitsyanko Igor 61ffbbe7d0SMitsyanko Igor static const char *exynos4_i2c_get_regname(unsigned offset) 62ffbbe7d0SMitsyanko Igor { 63ffbbe7d0SMitsyanko Igor switch (offset) { 64ffbbe7d0SMitsyanko Igor case I2CCON_ADDR: 65ffbbe7d0SMitsyanko Igor return "I2CCON"; 66ffbbe7d0SMitsyanko Igor case I2CSTAT_ADDR: 67ffbbe7d0SMitsyanko Igor return "I2CSTAT"; 68ffbbe7d0SMitsyanko Igor case I2CADD_ADDR: 69ffbbe7d0SMitsyanko Igor return "I2CADD"; 70ffbbe7d0SMitsyanko Igor case I2CDS_ADDR: 71ffbbe7d0SMitsyanko Igor return "I2CDS"; 72ffbbe7d0SMitsyanko Igor case I2CLC_ADDR: 73ffbbe7d0SMitsyanko Igor return "I2CLC"; 74ffbbe7d0SMitsyanko Igor default: 75ffbbe7d0SMitsyanko Igor return "[?]"; 76ffbbe7d0SMitsyanko Igor } 77ffbbe7d0SMitsyanko Igor } 78ffbbe7d0SMitsyanko Igor 79ffbbe7d0SMitsyanko Igor #else 80ffbbe7d0SMitsyanko Igor #define DPRINT(fmt, args...) do { } while (0) 81ffbbe7d0SMitsyanko Igor #endif 82ffbbe7d0SMitsyanko Igor 83ffbbe7d0SMitsyanko Igor typedef struct Exynos4210I2CState { 8443603329SAndreas Färber SysBusDevice parent_obj; 8543603329SAndreas Färber 86ffbbe7d0SMitsyanko Igor MemoryRegion iomem; 87a5c82852SAndreas Färber I2CBus *bus; 88ffbbe7d0SMitsyanko Igor qemu_irq irq; 89ffbbe7d0SMitsyanko Igor 90ffbbe7d0SMitsyanko Igor uint8_t i2ccon; 91ffbbe7d0SMitsyanko Igor uint8_t i2cstat; 92ffbbe7d0SMitsyanko Igor uint8_t i2cadd; 93ffbbe7d0SMitsyanko Igor uint8_t i2cds; 94ffbbe7d0SMitsyanko Igor uint8_t i2clc; 95ffbbe7d0SMitsyanko Igor bool scl_free; 96ffbbe7d0SMitsyanko Igor } Exynos4210I2CState; 97ffbbe7d0SMitsyanko Igor 98ffbbe7d0SMitsyanko Igor static inline void exynos4210_i2c_raise_interrupt(Exynos4210I2CState *s) 99ffbbe7d0SMitsyanko Igor { 100ffbbe7d0SMitsyanko Igor if (s->i2ccon & I2CCON_INTRS_EN) { 101ffbbe7d0SMitsyanko Igor s->i2ccon |= I2CCON_INT_PEND; 102ffbbe7d0SMitsyanko Igor qemu_irq_raise(s->irq); 103ffbbe7d0SMitsyanko Igor } 104ffbbe7d0SMitsyanko Igor } 105ffbbe7d0SMitsyanko Igor 106ffbbe7d0SMitsyanko Igor static void exynos4210_i2c_data_receive(void *opaque) 107ffbbe7d0SMitsyanko Igor { 108ffbbe7d0SMitsyanko Igor Exynos4210I2CState *s = (Exynos4210I2CState *)opaque; 109ffbbe7d0SMitsyanko Igor 110ffbbe7d0SMitsyanko Igor s->i2cstat &= ~I2CSTAT_LAST_BIT; 111ffbbe7d0SMitsyanko Igor s->scl_free = false; 112*bc15cde0SCorey Minyard s->i2cds = i2c_recv(s->bus); 113ffbbe7d0SMitsyanko Igor exynos4210_i2c_raise_interrupt(s); 114ffbbe7d0SMitsyanko Igor } 115ffbbe7d0SMitsyanko Igor 116ffbbe7d0SMitsyanko Igor static void exynos4210_i2c_data_send(void *opaque) 117ffbbe7d0SMitsyanko Igor { 118ffbbe7d0SMitsyanko Igor Exynos4210I2CState *s = (Exynos4210I2CState *)opaque; 119ffbbe7d0SMitsyanko Igor 120ffbbe7d0SMitsyanko Igor s->i2cstat &= ~I2CSTAT_LAST_BIT; 121ffbbe7d0SMitsyanko Igor s->scl_free = false; 122ffbbe7d0SMitsyanko Igor if (i2c_send(s->bus, s->i2cds) < 0 && (s->i2ccon & I2CCON_ACK_GEN)) { 123ffbbe7d0SMitsyanko Igor s->i2cstat |= I2CSTAT_LAST_BIT; 124ffbbe7d0SMitsyanko Igor } 125ffbbe7d0SMitsyanko Igor exynos4210_i2c_raise_interrupt(s); 126ffbbe7d0SMitsyanko Igor } 127ffbbe7d0SMitsyanko Igor 128a8170e5eSAvi Kivity static uint64_t exynos4210_i2c_read(void *opaque, hwaddr offset, 129ffbbe7d0SMitsyanko Igor unsigned size) 130ffbbe7d0SMitsyanko Igor { 131ffbbe7d0SMitsyanko Igor Exynos4210I2CState *s = (Exynos4210I2CState *)opaque; 132ffbbe7d0SMitsyanko Igor uint8_t value; 133ffbbe7d0SMitsyanko Igor 134ffbbe7d0SMitsyanko Igor switch (offset) { 135ffbbe7d0SMitsyanko Igor case I2CCON_ADDR: 136ffbbe7d0SMitsyanko Igor value = s->i2ccon; 137ffbbe7d0SMitsyanko Igor break; 138ffbbe7d0SMitsyanko Igor case I2CSTAT_ADDR: 139ffbbe7d0SMitsyanko Igor value = s->i2cstat; 140ffbbe7d0SMitsyanko Igor break; 141ffbbe7d0SMitsyanko Igor case I2CADD_ADDR: 142ffbbe7d0SMitsyanko Igor value = s->i2cadd; 143ffbbe7d0SMitsyanko Igor break; 144ffbbe7d0SMitsyanko Igor case I2CDS_ADDR: 145ffbbe7d0SMitsyanko Igor value = s->i2cds; 146ffbbe7d0SMitsyanko Igor s->scl_free = true; 147ffbbe7d0SMitsyanko Igor if (EXYNOS4_I2C_MODE(s->i2cstat) == I2CMODE_MASTER_Rx && 148ffbbe7d0SMitsyanko Igor (s->i2cstat & I2CSTAT_START_BUSY) && 149ffbbe7d0SMitsyanko Igor !(s->i2ccon & I2CCON_INT_PEND)) { 150ffbbe7d0SMitsyanko Igor exynos4210_i2c_data_receive(s); 151ffbbe7d0SMitsyanko Igor } 152ffbbe7d0SMitsyanko Igor break; 153ffbbe7d0SMitsyanko Igor case I2CLC_ADDR: 154ffbbe7d0SMitsyanko Igor value = s->i2clc; 155ffbbe7d0SMitsyanko Igor break; 156ffbbe7d0SMitsyanko Igor default: 157ffbbe7d0SMitsyanko Igor value = 0; 158ffbbe7d0SMitsyanko Igor DPRINT("ERROR: Bad read offset 0x%x\n", (unsigned int)offset); 159ffbbe7d0SMitsyanko Igor break; 160ffbbe7d0SMitsyanko Igor } 161ffbbe7d0SMitsyanko Igor 162ffbbe7d0SMitsyanko Igor DPRINT("read %s [0x%02x] -> 0x%02x\n", exynos4_i2c_get_regname(offset), 163ffbbe7d0SMitsyanko Igor (unsigned int)offset, value); 164ffbbe7d0SMitsyanko Igor return value; 165ffbbe7d0SMitsyanko Igor } 166ffbbe7d0SMitsyanko Igor 167a8170e5eSAvi Kivity static void exynos4210_i2c_write(void *opaque, hwaddr offset, 168ffbbe7d0SMitsyanko Igor uint64_t value, unsigned size) 169ffbbe7d0SMitsyanko Igor { 170ffbbe7d0SMitsyanko Igor Exynos4210I2CState *s = (Exynos4210I2CState *)opaque; 171ffbbe7d0SMitsyanko Igor uint8_t v = value & 0xff; 172ffbbe7d0SMitsyanko Igor 173ffbbe7d0SMitsyanko Igor DPRINT("write %s [0x%02x] <- 0x%02x\n", exynos4_i2c_get_regname(offset), 174ffbbe7d0SMitsyanko Igor (unsigned int)offset, v); 175ffbbe7d0SMitsyanko Igor 176ffbbe7d0SMitsyanko Igor switch (offset) { 177ffbbe7d0SMitsyanko Igor case I2CCON_ADDR: 178ffbbe7d0SMitsyanko Igor s->i2ccon = (v & ~I2CCON_INT_PEND) | (s->i2ccon & I2CCON_INT_PEND); 179ffbbe7d0SMitsyanko Igor if ((s->i2ccon & I2CCON_INT_PEND) && !(v & I2CCON_INT_PEND)) { 180ffbbe7d0SMitsyanko Igor s->i2ccon &= ~I2CCON_INT_PEND; 181ffbbe7d0SMitsyanko Igor qemu_irq_lower(s->irq); 182ffbbe7d0SMitsyanko Igor if (!(s->i2ccon & I2CCON_INTRS_EN)) { 183ffbbe7d0SMitsyanko Igor s->i2cstat &= ~I2CSTAT_START_BUSY; 184ffbbe7d0SMitsyanko Igor } 185ffbbe7d0SMitsyanko Igor 186ffbbe7d0SMitsyanko Igor if (s->i2cstat & I2CSTAT_START_BUSY) { 187ffbbe7d0SMitsyanko Igor if (s->scl_free) { 188ffbbe7d0SMitsyanko Igor if (EXYNOS4_I2C_MODE(s->i2cstat) == I2CMODE_MASTER_Tx) { 189ffbbe7d0SMitsyanko Igor exynos4210_i2c_data_send(s); 190ffbbe7d0SMitsyanko Igor } else if (EXYNOS4_I2C_MODE(s->i2cstat) == 191ffbbe7d0SMitsyanko Igor I2CMODE_MASTER_Rx) { 192ffbbe7d0SMitsyanko Igor exynos4210_i2c_data_receive(s); 193ffbbe7d0SMitsyanko Igor } 194ffbbe7d0SMitsyanko Igor } else { 195ffbbe7d0SMitsyanko Igor s->i2ccon |= I2CCON_INT_PEND; 196ffbbe7d0SMitsyanko Igor qemu_irq_raise(s->irq); 197ffbbe7d0SMitsyanko Igor } 198ffbbe7d0SMitsyanko Igor } 199ffbbe7d0SMitsyanko Igor } 200ffbbe7d0SMitsyanko Igor break; 201ffbbe7d0SMitsyanko Igor case I2CSTAT_ADDR: 202ffbbe7d0SMitsyanko Igor s->i2cstat = 203ffbbe7d0SMitsyanko Igor (s->i2cstat & I2CSTAT_START_BUSY) | (v & ~I2CSTAT_START_BUSY); 204ffbbe7d0SMitsyanko Igor 205ffbbe7d0SMitsyanko Igor if (!(s->i2cstat & I2CSTAT_OUTPUT_EN)) { 206ffbbe7d0SMitsyanko Igor s->i2cstat &= ~I2CSTAT_START_BUSY; 207ffbbe7d0SMitsyanko Igor s->scl_free = true; 208ffbbe7d0SMitsyanko Igor qemu_irq_lower(s->irq); 209ffbbe7d0SMitsyanko Igor break; 210ffbbe7d0SMitsyanko Igor } 211ffbbe7d0SMitsyanko Igor 212ffbbe7d0SMitsyanko Igor /* Nothing to do if in i2c slave mode */ 213ffbbe7d0SMitsyanko Igor if (!I2C_IN_MASTER_MODE(s->i2cstat)) { 214ffbbe7d0SMitsyanko Igor break; 215ffbbe7d0SMitsyanko Igor } 216ffbbe7d0SMitsyanko Igor 217ffbbe7d0SMitsyanko Igor if (v & I2CSTAT_START_BUSY) { 218ffbbe7d0SMitsyanko Igor s->i2cstat &= ~I2CSTAT_LAST_BIT; 219ffbbe7d0SMitsyanko Igor s->i2cstat |= I2CSTAT_START_BUSY; /* Line is busy */ 220ffbbe7d0SMitsyanko Igor s->scl_free = false; 221ffbbe7d0SMitsyanko Igor 222ffbbe7d0SMitsyanko Igor /* Generate start bit and send slave address */ 223ffbbe7d0SMitsyanko Igor if (i2c_start_transfer(s->bus, s->i2cds >> 1, s->i2cds & 0x1) && 224ffbbe7d0SMitsyanko Igor (s->i2ccon & I2CCON_ACK_GEN)) { 225ffbbe7d0SMitsyanko Igor s->i2cstat |= I2CSTAT_LAST_BIT; 226ffbbe7d0SMitsyanko Igor } else if (EXYNOS4_I2C_MODE(s->i2cstat) == I2CMODE_MASTER_Rx) { 227ffbbe7d0SMitsyanko Igor exynos4210_i2c_data_receive(s); 228ffbbe7d0SMitsyanko Igor } 229ffbbe7d0SMitsyanko Igor exynos4210_i2c_raise_interrupt(s); 230ffbbe7d0SMitsyanko Igor } else { 231ffbbe7d0SMitsyanko Igor i2c_end_transfer(s->bus); 232ffbbe7d0SMitsyanko Igor if (!(s->i2ccon & I2CCON_INT_PEND)) { 233ffbbe7d0SMitsyanko Igor s->i2cstat &= ~I2CSTAT_START_BUSY; 234ffbbe7d0SMitsyanko Igor } 235ffbbe7d0SMitsyanko Igor s->scl_free = true; 236ffbbe7d0SMitsyanko Igor } 237ffbbe7d0SMitsyanko Igor break; 238ffbbe7d0SMitsyanko Igor case I2CADD_ADDR: 239ffbbe7d0SMitsyanko Igor if ((s->i2cstat & I2CSTAT_OUTPUT_EN) == 0) { 240ffbbe7d0SMitsyanko Igor s->i2cadd = v; 241ffbbe7d0SMitsyanko Igor } 242ffbbe7d0SMitsyanko Igor break; 243ffbbe7d0SMitsyanko Igor case I2CDS_ADDR: 244ffbbe7d0SMitsyanko Igor if (s->i2cstat & I2CSTAT_OUTPUT_EN) { 245ffbbe7d0SMitsyanko Igor s->i2cds = v; 246ffbbe7d0SMitsyanko Igor s->scl_free = true; 247ffbbe7d0SMitsyanko Igor if (EXYNOS4_I2C_MODE(s->i2cstat) == I2CMODE_MASTER_Tx && 248ffbbe7d0SMitsyanko Igor (s->i2cstat & I2CSTAT_START_BUSY) && 249ffbbe7d0SMitsyanko Igor !(s->i2ccon & I2CCON_INT_PEND)) { 250ffbbe7d0SMitsyanko Igor exynos4210_i2c_data_send(s); 251ffbbe7d0SMitsyanko Igor } 252ffbbe7d0SMitsyanko Igor } 253ffbbe7d0SMitsyanko Igor break; 254ffbbe7d0SMitsyanko Igor case I2CLC_ADDR: 255ffbbe7d0SMitsyanko Igor s->i2clc = v; 256ffbbe7d0SMitsyanko Igor break; 257ffbbe7d0SMitsyanko Igor default: 258ffbbe7d0SMitsyanko Igor DPRINT("ERROR: Bad write offset 0x%x\n", (unsigned int)offset); 259ffbbe7d0SMitsyanko Igor break; 260ffbbe7d0SMitsyanko Igor } 261ffbbe7d0SMitsyanko Igor } 262ffbbe7d0SMitsyanko Igor 263ffbbe7d0SMitsyanko Igor static const MemoryRegionOps exynos4210_i2c_ops = { 264ffbbe7d0SMitsyanko Igor .read = exynos4210_i2c_read, 265ffbbe7d0SMitsyanko Igor .write = exynos4210_i2c_write, 266ffbbe7d0SMitsyanko Igor .endianness = DEVICE_NATIVE_ENDIAN, 267ffbbe7d0SMitsyanko Igor }; 268ffbbe7d0SMitsyanko Igor 269ffbbe7d0SMitsyanko Igor static const VMStateDescription exynos4210_i2c_vmstate = { 2706783ecf1SPeter Maydell .name = "exynos4210.i2c", 271ffbbe7d0SMitsyanko Igor .version_id = 1, 272ffbbe7d0SMitsyanko Igor .minimum_version_id = 1, 273ffbbe7d0SMitsyanko Igor .fields = (VMStateField[]) { 274ffbbe7d0SMitsyanko Igor VMSTATE_UINT8(i2ccon, Exynos4210I2CState), 275ffbbe7d0SMitsyanko Igor VMSTATE_UINT8(i2cstat, Exynos4210I2CState), 276ffbbe7d0SMitsyanko Igor VMSTATE_UINT8(i2cds, Exynos4210I2CState), 277ffbbe7d0SMitsyanko Igor VMSTATE_UINT8(i2cadd, Exynos4210I2CState), 278ffbbe7d0SMitsyanko Igor VMSTATE_UINT8(i2clc, Exynos4210I2CState), 279ffbbe7d0SMitsyanko Igor VMSTATE_BOOL(scl_free, Exynos4210I2CState), 280ffbbe7d0SMitsyanko Igor VMSTATE_END_OF_LIST() 281ffbbe7d0SMitsyanko Igor } 282ffbbe7d0SMitsyanko Igor }; 283ffbbe7d0SMitsyanko Igor 284ffbbe7d0SMitsyanko Igor static void exynos4210_i2c_reset(DeviceState *d) 285ffbbe7d0SMitsyanko Igor { 286ffbbe7d0SMitsyanko Igor Exynos4210I2CState *s = EXYNOS4_I2C(d); 287ffbbe7d0SMitsyanko Igor 288ffbbe7d0SMitsyanko Igor s->i2ccon = 0x00; 289ffbbe7d0SMitsyanko Igor s->i2cstat = 0x00; 290ffbbe7d0SMitsyanko Igor s->i2cds = 0xFF; 291ffbbe7d0SMitsyanko Igor s->i2clc = 0x00; 292ffbbe7d0SMitsyanko Igor s->i2cadd = 0xFF; 293ffbbe7d0SMitsyanko Igor s->scl_free = true; 294ffbbe7d0SMitsyanko Igor } 295ffbbe7d0SMitsyanko Igor 29693d6599fSxiaoqiang zhao static void exynos4210_i2c_init(Object *obj) 297ffbbe7d0SMitsyanko Igor { 29893d6599fSxiaoqiang zhao DeviceState *dev = DEVICE(obj); 29993d6599fSxiaoqiang zhao Exynos4210I2CState *s = EXYNOS4_I2C(obj); 30093d6599fSxiaoqiang zhao SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 301ffbbe7d0SMitsyanko Igor 30293d6599fSxiaoqiang zhao memory_region_init_io(&s->iomem, obj, &exynos4210_i2c_ops, s, 3031437c94bSPaolo Bonzini TYPE_EXYNOS4_I2C, EXYNOS4_I2C_MEM_SIZE); 30443603329SAndreas Färber sysbus_init_mmio(sbd, &s->iomem); 30543603329SAndreas Färber sysbus_init_irq(sbd, &s->irq); 30643603329SAndreas Färber s->bus = i2c_init_bus(dev, "i2c"); 307ffbbe7d0SMitsyanko Igor } 308ffbbe7d0SMitsyanko Igor 309ffbbe7d0SMitsyanko Igor static void exynos4210_i2c_class_init(ObjectClass *klass, void *data) 310ffbbe7d0SMitsyanko Igor { 311ffbbe7d0SMitsyanko Igor DeviceClass *dc = DEVICE_CLASS(klass); 312ffbbe7d0SMitsyanko Igor 313ffbbe7d0SMitsyanko Igor dc->vmsd = &exynos4210_i2c_vmstate; 314ffbbe7d0SMitsyanko Igor dc->reset = exynos4210_i2c_reset; 315ffbbe7d0SMitsyanko Igor } 316ffbbe7d0SMitsyanko Igor 317ffbbe7d0SMitsyanko Igor static const TypeInfo exynos4210_i2c_type_info = { 318ffbbe7d0SMitsyanko Igor .name = TYPE_EXYNOS4_I2C, 319ffbbe7d0SMitsyanko Igor .parent = TYPE_SYS_BUS_DEVICE, 320ffbbe7d0SMitsyanko Igor .instance_size = sizeof(Exynos4210I2CState), 32193d6599fSxiaoqiang zhao .instance_init = exynos4210_i2c_init, 322ffbbe7d0SMitsyanko Igor .class_init = exynos4210_i2c_class_init, 323ffbbe7d0SMitsyanko Igor }; 324ffbbe7d0SMitsyanko Igor 325ffbbe7d0SMitsyanko Igor static void exynos4210_i2c_register_types(void) 326ffbbe7d0SMitsyanko Igor { 327ffbbe7d0SMitsyanko Igor type_register_static(&exynos4210_i2c_type_info); 328ffbbe7d0SMitsyanko Igor } 329ffbbe7d0SMitsyanko Igor 330ffbbe7d0SMitsyanko Igor type_init(exynos4210_i2c_register_types) 331