xref: /qemu/hw/i2c/exynos4210_i2c.c (revision 93d6599f46124a0b357e52dec098c53be797090a)
1ffbbe7d0SMitsyanko Igor /*
2ffbbe7d0SMitsyanko Igor  *  Exynos4210 I2C Bus Serial Interface Emulation
3ffbbe7d0SMitsyanko Igor  *
4ffbbe7d0SMitsyanko Igor  *  Copyright (C) 2012 Samsung Electronics Co Ltd.
5ffbbe7d0SMitsyanko Igor  *    Maksim Kozlov, <m.kozlov@samsung.com>
6ffbbe7d0SMitsyanko Igor  *    Igor Mitsyanko, <i.mitsyanko@samsung.com>
7ffbbe7d0SMitsyanko Igor  *
8ffbbe7d0SMitsyanko Igor  *  This program is free software; you can redistribute it and/or modify it
9ffbbe7d0SMitsyanko Igor  *  under the terms of the GNU General Public License as published by the
10ffbbe7d0SMitsyanko Igor  *  Free Software Foundation; either version 2 of the License, or
11ffbbe7d0SMitsyanko Igor  *  (at your option) any later version.
12ffbbe7d0SMitsyanko Igor  *
13ffbbe7d0SMitsyanko Igor  *  This program is distributed in the hope that it will be useful, but WITHOUT
14ffbbe7d0SMitsyanko Igor  *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15ffbbe7d0SMitsyanko Igor  *  FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16ffbbe7d0SMitsyanko Igor  *  for more details.
17ffbbe7d0SMitsyanko Igor  *
18ffbbe7d0SMitsyanko Igor  *  You should have received a copy of the GNU General Public License along
19ffbbe7d0SMitsyanko Igor  *  with this program; if not, see <http://www.gnu.org/licenses/>.
20ffbbe7d0SMitsyanko Igor  *
21ffbbe7d0SMitsyanko Igor  */
22ffbbe7d0SMitsyanko Igor 
238ef94f0bSPeter Maydell #include "qemu/osdep.h"
241de7afc9SPaolo Bonzini #include "qemu/timer.h"
2583c9f4caSPaolo Bonzini #include "hw/sysbus.h"
260d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h"
27ffbbe7d0SMitsyanko Igor 
28ffbbe7d0SMitsyanko Igor #ifndef EXYNOS4_I2C_DEBUG
29ffbbe7d0SMitsyanko Igor #define EXYNOS4_I2C_DEBUG                 0
30ffbbe7d0SMitsyanko Igor #endif
31ffbbe7d0SMitsyanko Igor 
32ffbbe7d0SMitsyanko Igor #define TYPE_EXYNOS4_I2C                  "exynos4210.i2c"
33ffbbe7d0SMitsyanko Igor #define EXYNOS4_I2C(obj)                  \
34ffbbe7d0SMitsyanko Igor     OBJECT_CHECK(Exynos4210I2CState, (obj), TYPE_EXYNOS4_I2C)
35ffbbe7d0SMitsyanko Igor 
36ffbbe7d0SMitsyanko Igor /* Exynos4210 I2C memory map */
37ffbbe7d0SMitsyanko Igor #define EXYNOS4_I2C_MEM_SIZE              0x14
38ffbbe7d0SMitsyanko Igor #define I2CCON_ADDR                       0x00  /* control register */
39ffbbe7d0SMitsyanko Igor #define I2CSTAT_ADDR                      0x04  /* control/status register */
40ffbbe7d0SMitsyanko Igor #define I2CADD_ADDR                       0x08  /* address register */
41ffbbe7d0SMitsyanko Igor #define I2CDS_ADDR                        0x0c  /* data shift register */
42ffbbe7d0SMitsyanko Igor #define I2CLC_ADDR                        0x10  /* line control register */
43ffbbe7d0SMitsyanko Igor 
44ffbbe7d0SMitsyanko Igor #define I2CCON_ACK_GEN                    (1 << 7)
45ffbbe7d0SMitsyanko Igor #define I2CCON_INTRS_EN                   (1 << 5)
46ffbbe7d0SMitsyanko Igor #define I2CCON_INT_PEND                   (1 << 4)
47ffbbe7d0SMitsyanko Igor 
48ffbbe7d0SMitsyanko Igor #define EXYNOS4_I2C_MODE(reg)             (((reg) >> 6) & 3)
49ffbbe7d0SMitsyanko Igor #define I2C_IN_MASTER_MODE(reg)           (((reg) >> 6) & 2)
50ffbbe7d0SMitsyanko Igor #define I2CMODE_MASTER_Rx                 0x2
51ffbbe7d0SMitsyanko Igor #define I2CMODE_MASTER_Tx                 0x3
52ffbbe7d0SMitsyanko Igor #define I2CSTAT_LAST_BIT                  (1 << 0)
53ffbbe7d0SMitsyanko Igor #define I2CSTAT_OUTPUT_EN                 (1 << 4)
54ffbbe7d0SMitsyanko Igor #define I2CSTAT_START_BUSY                (1 << 5)
55ffbbe7d0SMitsyanko Igor 
56ffbbe7d0SMitsyanko Igor 
57ffbbe7d0SMitsyanko Igor #if EXYNOS4_I2C_DEBUG
58ffbbe7d0SMitsyanko Igor #define DPRINT(fmt, args...)              \
59ffbbe7d0SMitsyanko Igor     do { fprintf(stderr, "QEMU I2C: "fmt, ## args); } while (0)
60ffbbe7d0SMitsyanko Igor 
61ffbbe7d0SMitsyanko Igor static const char *exynos4_i2c_get_regname(unsigned offset)
62ffbbe7d0SMitsyanko Igor {
63ffbbe7d0SMitsyanko Igor     switch (offset) {
64ffbbe7d0SMitsyanko Igor     case I2CCON_ADDR:
65ffbbe7d0SMitsyanko Igor         return "I2CCON";
66ffbbe7d0SMitsyanko Igor     case I2CSTAT_ADDR:
67ffbbe7d0SMitsyanko Igor         return "I2CSTAT";
68ffbbe7d0SMitsyanko Igor     case I2CADD_ADDR:
69ffbbe7d0SMitsyanko Igor         return "I2CADD";
70ffbbe7d0SMitsyanko Igor     case I2CDS_ADDR:
71ffbbe7d0SMitsyanko Igor         return "I2CDS";
72ffbbe7d0SMitsyanko Igor     case I2CLC_ADDR:
73ffbbe7d0SMitsyanko Igor         return "I2CLC";
74ffbbe7d0SMitsyanko Igor     default:
75ffbbe7d0SMitsyanko Igor         return "[?]";
76ffbbe7d0SMitsyanko Igor     }
77ffbbe7d0SMitsyanko Igor }
78ffbbe7d0SMitsyanko Igor 
79ffbbe7d0SMitsyanko Igor #else
80ffbbe7d0SMitsyanko Igor #define DPRINT(fmt, args...)              do { } while (0)
81ffbbe7d0SMitsyanko Igor #endif
82ffbbe7d0SMitsyanko Igor 
83ffbbe7d0SMitsyanko Igor typedef struct Exynos4210I2CState {
8443603329SAndreas Färber     SysBusDevice parent_obj;
8543603329SAndreas Färber 
86ffbbe7d0SMitsyanko Igor     MemoryRegion iomem;
87a5c82852SAndreas Färber     I2CBus *bus;
88ffbbe7d0SMitsyanko Igor     qemu_irq irq;
89ffbbe7d0SMitsyanko Igor 
90ffbbe7d0SMitsyanko Igor     uint8_t i2ccon;
91ffbbe7d0SMitsyanko Igor     uint8_t i2cstat;
92ffbbe7d0SMitsyanko Igor     uint8_t i2cadd;
93ffbbe7d0SMitsyanko Igor     uint8_t i2cds;
94ffbbe7d0SMitsyanko Igor     uint8_t i2clc;
95ffbbe7d0SMitsyanko Igor     bool scl_free;
96ffbbe7d0SMitsyanko Igor } Exynos4210I2CState;
97ffbbe7d0SMitsyanko Igor 
98ffbbe7d0SMitsyanko Igor static inline void exynos4210_i2c_raise_interrupt(Exynos4210I2CState *s)
99ffbbe7d0SMitsyanko Igor {
100ffbbe7d0SMitsyanko Igor     if (s->i2ccon & I2CCON_INTRS_EN) {
101ffbbe7d0SMitsyanko Igor         s->i2ccon |= I2CCON_INT_PEND;
102ffbbe7d0SMitsyanko Igor         qemu_irq_raise(s->irq);
103ffbbe7d0SMitsyanko Igor     }
104ffbbe7d0SMitsyanko Igor }
105ffbbe7d0SMitsyanko Igor 
106ffbbe7d0SMitsyanko Igor static void exynos4210_i2c_data_receive(void *opaque)
107ffbbe7d0SMitsyanko Igor {
108ffbbe7d0SMitsyanko Igor     Exynos4210I2CState *s = (Exynos4210I2CState *)opaque;
109ffbbe7d0SMitsyanko Igor     int ret;
110ffbbe7d0SMitsyanko Igor 
111ffbbe7d0SMitsyanko Igor     s->i2cstat &= ~I2CSTAT_LAST_BIT;
112ffbbe7d0SMitsyanko Igor     s->scl_free = false;
113ffbbe7d0SMitsyanko Igor     ret = i2c_recv(s->bus);
114ffbbe7d0SMitsyanko Igor     if (ret < 0 && (s->i2ccon & I2CCON_ACK_GEN)) {
115ffbbe7d0SMitsyanko Igor         s->i2cstat |= I2CSTAT_LAST_BIT;  /* Data is not acknowledged */
116ffbbe7d0SMitsyanko Igor     } else {
117ffbbe7d0SMitsyanko Igor         s->i2cds = ret;
118ffbbe7d0SMitsyanko Igor     }
119ffbbe7d0SMitsyanko Igor     exynos4210_i2c_raise_interrupt(s);
120ffbbe7d0SMitsyanko Igor }
121ffbbe7d0SMitsyanko Igor 
122ffbbe7d0SMitsyanko Igor static void exynos4210_i2c_data_send(void *opaque)
123ffbbe7d0SMitsyanko Igor {
124ffbbe7d0SMitsyanko Igor     Exynos4210I2CState *s = (Exynos4210I2CState *)opaque;
125ffbbe7d0SMitsyanko Igor 
126ffbbe7d0SMitsyanko Igor     s->i2cstat &= ~I2CSTAT_LAST_BIT;
127ffbbe7d0SMitsyanko Igor     s->scl_free = false;
128ffbbe7d0SMitsyanko Igor     if (i2c_send(s->bus, s->i2cds) < 0 && (s->i2ccon & I2CCON_ACK_GEN)) {
129ffbbe7d0SMitsyanko Igor         s->i2cstat |= I2CSTAT_LAST_BIT;
130ffbbe7d0SMitsyanko Igor     }
131ffbbe7d0SMitsyanko Igor     exynos4210_i2c_raise_interrupt(s);
132ffbbe7d0SMitsyanko Igor }
133ffbbe7d0SMitsyanko Igor 
134a8170e5eSAvi Kivity static uint64_t exynos4210_i2c_read(void *opaque, hwaddr offset,
135ffbbe7d0SMitsyanko Igor                                  unsigned size)
136ffbbe7d0SMitsyanko Igor {
137ffbbe7d0SMitsyanko Igor     Exynos4210I2CState *s = (Exynos4210I2CState *)opaque;
138ffbbe7d0SMitsyanko Igor     uint8_t value;
139ffbbe7d0SMitsyanko Igor 
140ffbbe7d0SMitsyanko Igor     switch (offset) {
141ffbbe7d0SMitsyanko Igor     case I2CCON_ADDR:
142ffbbe7d0SMitsyanko Igor         value = s->i2ccon;
143ffbbe7d0SMitsyanko Igor         break;
144ffbbe7d0SMitsyanko Igor     case I2CSTAT_ADDR:
145ffbbe7d0SMitsyanko Igor         value = s->i2cstat;
146ffbbe7d0SMitsyanko Igor         break;
147ffbbe7d0SMitsyanko Igor     case I2CADD_ADDR:
148ffbbe7d0SMitsyanko Igor         value = s->i2cadd;
149ffbbe7d0SMitsyanko Igor         break;
150ffbbe7d0SMitsyanko Igor     case I2CDS_ADDR:
151ffbbe7d0SMitsyanko Igor         value = s->i2cds;
152ffbbe7d0SMitsyanko Igor         s->scl_free = true;
153ffbbe7d0SMitsyanko Igor         if (EXYNOS4_I2C_MODE(s->i2cstat) == I2CMODE_MASTER_Rx &&
154ffbbe7d0SMitsyanko Igor                (s->i2cstat & I2CSTAT_START_BUSY) &&
155ffbbe7d0SMitsyanko Igor                !(s->i2ccon & I2CCON_INT_PEND)) {
156ffbbe7d0SMitsyanko Igor             exynos4210_i2c_data_receive(s);
157ffbbe7d0SMitsyanko Igor         }
158ffbbe7d0SMitsyanko Igor         break;
159ffbbe7d0SMitsyanko Igor     case I2CLC_ADDR:
160ffbbe7d0SMitsyanko Igor         value = s->i2clc;
161ffbbe7d0SMitsyanko Igor         break;
162ffbbe7d0SMitsyanko Igor     default:
163ffbbe7d0SMitsyanko Igor         value = 0;
164ffbbe7d0SMitsyanko Igor         DPRINT("ERROR: Bad read offset 0x%x\n", (unsigned int)offset);
165ffbbe7d0SMitsyanko Igor         break;
166ffbbe7d0SMitsyanko Igor     }
167ffbbe7d0SMitsyanko Igor 
168ffbbe7d0SMitsyanko Igor     DPRINT("read %s [0x%02x] -> 0x%02x\n", exynos4_i2c_get_regname(offset),
169ffbbe7d0SMitsyanko Igor             (unsigned int)offset, value);
170ffbbe7d0SMitsyanko Igor     return value;
171ffbbe7d0SMitsyanko Igor }
172ffbbe7d0SMitsyanko Igor 
173a8170e5eSAvi Kivity static void exynos4210_i2c_write(void *opaque, hwaddr offset,
174ffbbe7d0SMitsyanko Igor                               uint64_t value, unsigned size)
175ffbbe7d0SMitsyanko Igor {
176ffbbe7d0SMitsyanko Igor     Exynos4210I2CState *s = (Exynos4210I2CState *)opaque;
177ffbbe7d0SMitsyanko Igor     uint8_t v = value & 0xff;
178ffbbe7d0SMitsyanko Igor 
179ffbbe7d0SMitsyanko Igor     DPRINT("write %s [0x%02x] <- 0x%02x\n", exynos4_i2c_get_regname(offset),
180ffbbe7d0SMitsyanko Igor             (unsigned int)offset, v);
181ffbbe7d0SMitsyanko Igor 
182ffbbe7d0SMitsyanko Igor     switch (offset) {
183ffbbe7d0SMitsyanko Igor     case I2CCON_ADDR:
184ffbbe7d0SMitsyanko Igor         s->i2ccon = (v & ~I2CCON_INT_PEND) | (s->i2ccon & I2CCON_INT_PEND);
185ffbbe7d0SMitsyanko Igor         if ((s->i2ccon & I2CCON_INT_PEND) && !(v & I2CCON_INT_PEND)) {
186ffbbe7d0SMitsyanko Igor             s->i2ccon &= ~I2CCON_INT_PEND;
187ffbbe7d0SMitsyanko Igor             qemu_irq_lower(s->irq);
188ffbbe7d0SMitsyanko Igor             if (!(s->i2ccon & I2CCON_INTRS_EN)) {
189ffbbe7d0SMitsyanko Igor                 s->i2cstat &= ~I2CSTAT_START_BUSY;
190ffbbe7d0SMitsyanko Igor             }
191ffbbe7d0SMitsyanko Igor 
192ffbbe7d0SMitsyanko Igor             if (s->i2cstat & I2CSTAT_START_BUSY) {
193ffbbe7d0SMitsyanko Igor                 if (s->scl_free) {
194ffbbe7d0SMitsyanko Igor                     if (EXYNOS4_I2C_MODE(s->i2cstat) == I2CMODE_MASTER_Tx) {
195ffbbe7d0SMitsyanko Igor                         exynos4210_i2c_data_send(s);
196ffbbe7d0SMitsyanko Igor                     } else if (EXYNOS4_I2C_MODE(s->i2cstat) ==
197ffbbe7d0SMitsyanko Igor                             I2CMODE_MASTER_Rx) {
198ffbbe7d0SMitsyanko Igor                         exynos4210_i2c_data_receive(s);
199ffbbe7d0SMitsyanko Igor                     }
200ffbbe7d0SMitsyanko Igor                 } else {
201ffbbe7d0SMitsyanko Igor                     s->i2ccon |= I2CCON_INT_PEND;
202ffbbe7d0SMitsyanko Igor                     qemu_irq_raise(s->irq);
203ffbbe7d0SMitsyanko Igor                 }
204ffbbe7d0SMitsyanko Igor             }
205ffbbe7d0SMitsyanko Igor         }
206ffbbe7d0SMitsyanko Igor         break;
207ffbbe7d0SMitsyanko Igor     case I2CSTAT_ADDR:
208ffbbe7d0SMitsyanko Igor         s->i2cstat =
209ffbbe7d0SMitsyanko Igor                 (s->i2cstat & I2CSTAT_START_BUSY) | (v & ~I2CSTAT_START_BUSY);
210ffbbe7d0SMitsyanko Igor 
211ffbbe7d0SMitsyanko Igor         if (!(s->i2cstat & I2CSTAT_OUTPUT_EN)) {
212ffbbe7d0SMitsyanko Igor             s->i2cstat &= ~I2CSTAT_START_BUSY;
213ffbbe7d0SMitsyanko Igor             s->scl_free = true;
214ffbbe7d0SMitsyanko Igor             qemu_irq_lower(s->irq);
215ffbbe7d0SMitsyanko Igor             break;
216ffbbe7d0SMitsyanko Igor         }
217ffbbe7d0SMitsyanko Igor 
218ffbbe7d0SMitsyanko Igor         /* Nothing to do if in i2c slave mode */
219ffbbe7d0SMitsyanko Igor         if (!I2C_IN_MASTER_MODE(s->i2cstat)) {
220ffbbe7d0SMitsyanko Igor             break;
221ffbbe7d0SMitsyanko Igor         }
222ffbbe7d0SMitsyanko Igor 
223ffbbe7d0SMitsyanko Igor         if (v & I2CSTAT_START_BUSY) {
224ffbbe7d0SMitsyanko Igor             s->i2cstat &= ~I2CSTAT_LAST_BIT;
225ffbbe7d0SMitsyanko Igor             s->i2cstat |= I2CSTAT_START_BUSY;    /* Line is busy */
226ffbbe7d0SMitsyanko Igor             s->scl_free = false;
227ffbbe7d0SMitsyanko Igor 
228ffbbe7d0SMitsyanko Igor             /* Generate start bit and send slave address */
229ffbbe7d0SMitsyanko Igor             if (i2c_start_transfer(s->bus, s->i2cds >> 1, s->i2cds & 0x1) &&
230ffbbe7d0SMitsyanko Igor                     (s->i2ccon & I2CCON_ACK_GEN)) {
231ffbbe7d0SMitsyanko Igor                 s->i2cstat |= I2CSTAT_LAST_BIT;
232ffbbe7d0SMitsyanko Igor             } else if (EXYNOS4_I2C_MODE(s->i2cstat) == I2CMODE_MASTER_Rx) {
233ffbbe7d0SMitsyanko Igor                 exynos4210_i2c_data_receive(s);
234ffbbe7d0SMitsyanko Igor             }
235ffbbe7d0SMitsyanko Igor             exynos4210_i2c_raise_interrupt(s);
236ffbbe7d0SMitsyanko Igor         } else {
237ffbbe7d0SMitsyanko Igor             i2c_end_transfer(s->bus);
238ffbbe7d0SMitsyanko Igor             if (!(s->i2ccon & I2CCON_INT_PEND)) {
239ffbbe7d0SMitsyanko Igor                 s->i2cstat &= ~I2CSTAT_START_BUSY;
240ffbbe7d0SMitsyanko Igor             }
241ffbbe7d0SMitsyanko Igor             s->scl_free = true;
242ffbbe7d0SMitsyanko Igor         }
243ffbbe7d0SMitsyanko Igor         break;
244ffbbe7d0SMitsyanko Igor     case I2CADD_ADDR:
245ffbbe7d0SMitsyanko Igor         if ((s->i2cstat & I2CSTAT_OUTPUT_EN) == 0) {
246ffbbe7d0SMitsyanko Igor             s->i2cadd = v;
247ffbbe7d0SMitsyanko Igor         }
248ffbbe7d0SMitsyanko Igor         break;
249ffbbe7d0SMitsyanko Igor     case I2CDS_ADDR:
250ffbbe7d0SMitsyanko Igor         if (s->i2cstat & I2CSTAT_OUTPUT_EN) {
251ffbbe7d0SMitsyanko Igor             s->i2cds = v;
252ffbbe7d0SMitsyanko Igor             s->scl_free = true;
253ffbbe7d0SMitsyanko Igor             if (EXYNOS4_I2C_MODE(s->i2cstat) == I2CMODE_MASTER_Tx &&
254ffbbe7d0SMitsyanko Igor                     (s->i2cstat & I2CSTAT_START_BUSY) &&
255ffbbe7d0SMitsyanko Igor                     !(s->i2ccon & I2CCON_INT_PEND)) {
256ffbbe7d0SMitsyanko Igor                 exynos4210_i2c_data_send(s);
257ffbbe7d0SMitsyanko Igor             }
258ffbbe7d0SMitsyanko Igor         }
259ffbbe7d0SMitsyanko Igor         break;
260ffbbe7d0SMitsyanko Igor     case I2CLC_ADDR:
261ffbbe7d0SMitsyanko Igor         s->i2clc = v;
262ffbbe7d0SMitsyanko Igor         break;
263ffbbe7d0SMitsyanko Igor     default:
264ffbbe7d0SMitsyanko Igor         DPRINT("ERROR: Bad write offset 0x%x\n", (unsigned int)offset);
265ffbbe7d0SMitsyanko Igor         break;
266ffbbe7d0SMitsyanko Igor     }
267ffbbe7d0SMitsyanko Igor }
268ffbbe7d0SMitsyanko Igor 
269ffbbe7d0SMitsyanko Igor static const MemoryRegionOps exynos4210_i2c_ops = {
270ffbbe7d0SMitsyanko Igor     .read = exynos4210_i2c_read,
271ffbbe7d0SMitsyanko Igor     .write = exynos4210_i2c_write,
272ffbbe7d0SMitsyanko Igor     .endianness = DEVICE_NATIVE_ENDIAN,
273ffbbe7d0SMitsyanko Igor };
274ffbbe7d0SMitsyanko Igor 
275ffbbe7d0SMitsyanko Igor static const VMStateDescription exynos4210_i2c_vmstate = {
2766783ecf1SPeter Maydell     .name = "exynos4210.i2c",
277ffbbe7d0SMitsyanko Igor     .version_id = 1,
278ffbbe7d0SMitsyanko Igor     .minimum_version_id = 1,
279ffbbe7d0SMitsyanko Igor     .fields = (VMStateField[]) {
280ffbbe7d0SMitsyanko Igor         VMSTATE_UINT8(i2ccon, Exynos4210I2CState),
281ffbbe7d0SMitsyanko Igor         VMSTATE_UINT8(i2cstat, Exynos4210I2CState),
282ffbbe7d0SMitsyanko Igor         VMSTATE_UINT8(i2cds, Exynos4210I2CState),
283ffbbe7d0SMitsyanko Igor         VMSTATE_UINT8(i2cadd, Exynos4210I2CState),
284ffbbe7d0SMitsyanko Igor         VMSTATE_UINT8(i2clc, Exynos4210I2CState),
285ffbbe7d0SMitsyanko Igor         VMSTATE_BOOL(scl_free, Exynos4210I2CState),
286ffbbe7d0SMitsyanko Igor         VMSTATE_END_OF_LIST()
287ffbbe7d0SMitsyanko Igor     }
288ffbbe7d0SMitsyanko Igor };
289ffbbe7d0SMitsyanko Igor 
290ffbbe7d0SMitsyanko Igor static void exynos4210_i2c_reset(DeviceState *d)
291ffbbe7d0SMitsyanko Igor {
292ffbbe7d0SMitsyanko Igor     Exynos4210I2CState *s = EXYNOS4_I2C(d);
293ffbbe7d0SMitsyanko Igor 
294ffbbe7d0SMitsyanko Igor     s->i2ccon  = 0x00;
295ffbbe7d0SMitsyanko Igor     s->i2cstat = 0x00;
296ffbbe7d0SMitsyanko Igor     s->i2cds   = 0xFF;
297ffbbe7d0SMitsyanko Igor     s->i2clc   = 0x00;
298ffbbe7d0SMitsyanko Igor     s->i2cadd  = 0xFF;
299ffbbe7d0SMitsyanko Igor     s->scl_free = true;
300ffbbe7d0SMitsyanko Igor }
301ffbbe7d0SMitsyanko Igor 
302*93d6599fSxiaoqiang zhao static void exynos4210_i2c_init(Object *obj)
303ffbbe7d0SMitsyanko Igor {
304*93d6599fSxiaoqiang zhao     DeviceState *dev = DEVICE(obj);
305*93d6599fSxiaoqiang zhao     Exynos4210I2CState *s = EXYNOS4_I2C(obj);
306*93d6599fSxiaoqiang zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
307ffbbe7d0SMitsyanko Igor 
308*93d6599fSxiaoqiang zhao     memory_region_init_io(&s->iomem, obj, &exynos4210_i2c_ops, s,
3091437c94bSPaolo Bonzini                           TYPE_EXYNOS4_I2C, EXYNOS4_I2C_MEM_SIZE);
31043603329SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
31143603329SAndreas Färber     sysbus_init_irq(sbd, &s->irq);
31243603329SAndreas Färber     s->bus = i2c_init_bus(dev, "i2c");
313ffbbe7d0SMitsyanko Igor }
314ffbbe7d0SMitsyanko Igor 
315ffbbe7d0SMitsyanko Igor static void exynos4210_i2c_class_init(ObjectClass *klass, void *data)
316ffbbe7d0SMitsyanko Igor {
317ffbbe7d0SMitsyanko Igor     DeviceClass *dc = DEVICE_CLASS(klass);
318ffbbe7d0SMitsyanko Igor 
319ffbbe7d0SMitsyanko Igor     dc->vmsd = &exynos4210_i2c_vmstate;
320ffbbe7d0SMitsyanko Igor     dc->reset = exynos4210_i2c_reset;
321ffbbe7d0SMitsyanko Igor }
322ffbbe7d0SMitsyanko Igor 
323ffbbe7d0SMitsyanko Igor static const TypeInfo exynos4210_i2c_type_info = {
324ffbbe7d0SMitsyanko Igor     .name = TYPE_EXYNOS4_I2C,
325ffbbe7d0SMitsyanko Igor     .parent = TYPE_SYS_BUS_DEVICE,
326ffbbe7d0SMitsyanko Igor     .instance_size = sizeof(Exynos4210I2CState),
327*93d6599fSxiaoqiang zhao     .instance_init = exynos4210_i2c_init,
328ffbbe7d0SMitsyanko Igor     .class_init = exynos4210_i2c_class_init,
329ffbbe7d0SMitsyanko Igor };
330ffbbe7d0SMitsyanko Igor 
331ffbbe7d0SMitsyanko Igor static void exynos4210_i2c_register_types(void)
332ffbbe7d0SMitsyanko Igor {
333ffbbe7d0SMitsyanko Igor     type_register_static(&exynos4210_i2c_type_info);
334ffbbe7d0SMitsyanko Igor }
335ffbbe7d0SMitsyanko Igor 
336ffbbe7d0SMitsyanko Igor type_init(exynos4210_i2c_register_types)
337