xref: /qemu/hw/i2c/aspeed_i2c.c (revision a8d48f59cd021b25359cc48cb8a897de7802f422)
116020011SCédric Le Goater /*
216020011SCédric Le Goater  * ARM Aspeed I2C controller
316020011SCédric Le Goater  *
416020011SCédric Le Goater  * Copyright (C) 2016 IBM Corp.
516020011SCédric Le Goater  *
616020011SCédric Le Goater  * This program is free software; you can redistribute it and/or
716020011SCédric Le Goater  * modify it under the terms of the GNU General Public License
816020011SCédric Le Goater  * as published by the Free Software Foundation; either version 2
916020011SCédric Le Goater  * of the License, or (at your option) any later version.
1016020011SCédric Le Goater  *
1116020011SCédric Le Goater  * This program is distributed in the hope that it will be useful,
1216020011SCédric Le Goater  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1316020011SCédric Le Goater  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
1416020011SCédric Le Goater  * GNU General Public License for more details.
1516020011SCédric Le Goater  *
1616020011SCédric Le Goater  * You should have received a copy of the GNU General Public License
1716020011SCédric Le Goater  * along with this program; if not, see <http://www.gnu.org/licenses/>.
1816020011SCédric Le Goater  *
1916020011SCédric Le Goater  */
2016020011SCédric Le Goater 
2116020011SCédric Le Goater #include "qemu/osdep.h"
2216020011SCédric Le Goater #include "hw/sysbus.h"
23d6454270SMarkus Armbruster #include "migration/vmstate.h"
24b03ec4ffSKlaus Jensen #include "qemu/cutils.h"
2516020011SCédric Le Goater #include "qemu/log.h"
260b8fa32fSMarkus Armbruster #include "qemu/module.h"
27545d6befSCédric Le Goater #include "qemu/error-report.h"
28545d6befSCédric Le Goater #include "qapi/error.h"
2916020011SCédric Le Goater #include "hw/i2c/aspeed_i2c.h"
3064552b6bSMarkus Armbruster #include "hw/irq.h"
31545d6befSCédric Le Goater #include "hw/qdev-properties.h"
323be3d6ccSJoe Komlodi #include "hw/registerfields.h"
3366cc84a1SCédric Le Goater #include "trace.h"
3416020011SCédric Le Goater 
3533e30f11SCédric Le Goater /* Enable SLAVE_ADDR_RX_MATCH always */
3633e30f11SCédric Le Goater #define R_I2CD_INTR_STS_ALWAYS_ENABLE  R_I2CD_INTR_STS_SLAVE_ADDR_RX_MATCH_MASK
3733e30f11SCédric Le Goater 
3816020011SCédric Le Goater static inline void aspeed_i2c_bus_raise_interrupt(AspeedI2CBus *bus)
3916020011SCédric Le Goater {
4051dd4923SCédric Le Goater     AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(bus->controller);
41ba2cccd6SJoe Komlodi     uint32_t reg_intr_sts = aspeed_i2c_bus_intr_sts_offset(bus);
42ba2cccd6SJoe Komlodi     uint32_t intr_ctrl_reg = aspeed_i2c_bus_intr_ctrl_offset(bus);
4333e30f11SCédric Le Goater     uint32_t intr_ctrl_mask = bus->regs[intr_ctrl_reg] |
4433e30f11SCédric Le Goater         R_I2CD_INTR_STS_ALWAYS_ENABLE;
45ba2cccd6SJoe Komlodi     bool raise_irq;
4651dd4923SCédric Le Goater 
47b03ec4ffSKlaus Jensen     if (trace_event_get_state_backends(TRACE_ASPEED_I2C_BUS_RAISE_INTERRUPT)) {
4833e30f11SCédric Le Goater         g_autofree char *buf = g_strdup_printf("%s%s%s%s%s%s%s",
490efec47bSJoe Komlodi                aspeed_i2c_bus_pkt_mode_en(bus) &&
500efec47bSJoe Komlodi                ARRAY_FIELD_EX32(bus->regs, I2CM_INTR_STS, PKT_CMD_DONE) ?
510efec47bSJoe Komlodi                                                "pktdone|" : "",
52b03ec4ffSKlaus Jensen                SHARED_ARRAY_FIELD_EX32(bus->regs, reg_intr_sts, TX_NAK) ?
53b03ec4ffSKlaus Jensen                                                "nak|" : "",
54b03ec4ffSKlaus Jensen                SHARED_ARRAY_FIELD_EX32(bus->regs, reg_intr_sts, TX_ACK) ?
55b03ec4ffSKlaus Jensen                                                "ack|" : "",
56b03ec4ffSKlaus Jensen                SHARED_ARRAY_FIELD_EX32(bus->regs, reg_intr_sts, RX_DONE) ?
57b03ec4ffSKlaus Jensen                                                "done|" : "",
5833e30f11SCédric Le Goater                ARRAY_FIELD_EX32(bus->regs, I2CD_INTR_STS, SLAVE_ADDR_RX_MATCH) ?
5933e30f11SCédric Le Goater                                                "slave-match|" : "",
60ba2cccd6SJoe Komlodi                SHARED_ARRAY_FIELD_EX32(bus->regs, reg_intr_sts, NORMAL_STOP) ?
616743af9bSCédric Le Goater                                                "stop|" : "",
62b03ec4ffSKlaus Jensen                SHARED_ARRAY_FIELD_EX32(bus->regs, reg_intr_sts, ABNORMAL) ?
63b03ec4ffSKlaus Jensen                                                "abnormal"  : "");
64b03ec4ffSKlaus Jensen 
65b03ec4ffSKlaus Jensen            trace_aspeed_i2c_bus_raise_interrupt(bus->regs[reg_intr_sts], buf);
66b03ec4ffSKlaus Jensen     }
67b03ec4ffSKlaus Jensen 
6833e30f11SCédric Le Goater     raise_irq = bus->regs[reg_intr_sts] & intr_ctrl_mask ;
69b03ec4ffSKlaus Jensen 
70ba2cccd6SJoe Komlodi     /* In packet mode we don't mask off INTR_STS */
71ba2cccd6SJoe Komlodi     if (!aspeed_i2c_bus_pkt_mode_en(bus)) {
7233e30f11SCédric Le Goater         bus->regs[reg_intr_sts] &= intr_ctrl_mask;
73ba2cccd6SJoe Komlodi     }
74b03ec4ffSKlaus Jensen 
75ba2cccd6SJoe Komlodi     if (raise_irq) {
7616020011SCédric Le Goater         bus->controller->intr_status |= 1 << bus->id;
7751dd4923SCédric Le Goater         qemu_irq_raise(aic->bus_get_irq(bus));
7816020011SCédric Le Goater     }
7916020011SCédric Le Goater }
8016020011SCédric Le Goater 
81ba2cccd6SJoe Komlodi static uint64_t aspeed_i2c_bus_old_read(AspeedI2CBus *bus, hwaddr offset,
8216020011SCédric Le Goater                                         unsigned size)
8316020011SCédric Le Goater {
84545d6befSCédric Le Goater     AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(bus->controller);
852260fc6fSJoe Komlodi     uint64_t value = bus->regs[offset / sizeof(*bus->regs)];
8616020011SCédric Le Goater 
8716020011SCédric Le Goater     switch (offset) {
883be3d6ccSJoe Komlodi     case A_I2CD_FUN_CTRL:
893be3d6ccSJoe Komlodi     case A_I2CD_AC_TIMING1:
903be3d6ccSJoe Komlodi     case A_I2CD_AC_TIMING2:
913be3d6ccSJoe Komlodi     case A_I2CD_INTR_CTRL:
923be3d6ccSJoe Komlodi     case A_I2CD_INTR_STS:
93d72a712cSKlaus Jensen     case A_I2CD_DEV_ADDR:
943be3d6ccSJoe Komlodi     case A_I2CD_POOL_CTRL:
953be3d6ccSJoe Komlodi     case A_I2CD_BYTE_BUF:
962260fc6fSJoe Komlodi         /* Value is already set, don't do anything. */
9766cc84a1SCédric Le Goater         break;
983be3d6ccSJoe Komlodi     case A_I2CD_CMD:
99ba2cccd6SJoe Komlodi         value = SHARED_FIELD_DP32(value, BUS_BUSY_STS, i2c_bus_busy(bus->bus));
10066cc84a1SCédric Le Goater         break;
1013be3d6ccSJoe Komlodi     case A_I2CD_DMA_ADDR:
102545d6befSCédric Le Goater         if (!aic->has_dma) {
103545d6befSCédric Le Goater             qemu_log_mask(LOG_GUEST_ERROR, "%s: No DMA support\n",  __func__);
1042260fc6fSJoe Komlodi             value = -1;
105545d6befSCédric Le Goater         }
10666cc84a1SCédric Le Goater         break;
1073be3d6ccSJoe Komlodi     case A_I2CD_DMA_LEN:
108545d6befSCédric Le Goater         if (!aic->has_dma) {
109545d6befSCédric Le Goater             qemu_log_mask(LOG_GUEST_ERROR, "%s: No DMA support\n",  __func__);
1102260fc6fSJoe Komlodi             value = -1;
111545d6befSCédric Le Goater         }
11266cc84a1SCédric Le Goater         break;
11366cc84a1SCédric Le Goater 
11416020011SCédric Le Goater     default:
11516020011SCédric Le Goater         qemu_log_mask(LOG_GUEST_ERROR,
11616020011SCédric Le Goater                       "%s: Bad offset 0x%" HWADDR_PRIx "\n", __func__, offset);
11766cc84a1SCédric Le Goater         value = -1;
11866cc84a1SCédric Le Goater         break;
11916020011SCédric Le Goater     }
12066cc84a1SCédric Le Goater 
12166cc84a1SCédric Le Goater     trace_aspeed_i2c_bus_read(bus->id, offset, size, value);
12266cc84a1SCédric Le Goater     return value;
12316020011SCédric Le Goater }
12416020011SCédric Le Goater 
125ba2cccd6SJoe Komlodi static uint64_t aspeed_i2c_bus_new_read(AspeedI2CBus *bus, hwaddr offset,
126ba2cccd6SJoe Komlodi                                         unsigned size)
127ba2cccd6SJoe Komlodi {
128ba2cccd6SJoe Komlodi     uint64_t value = bus->regs[offset / sizeof(*bus->regs)];
129ba2cccd6SJoe Komlodi 
130ba2cccd6SJoe Komlodi     switch (offset) {
131ba2cccd6SJoe Komlodi     case A_I2CC_FUN_CTRL:
132ba2cccd6SJoe Komlodi     case A_I2CC_AC_TIMING:
133ba2cccd6SJoe Komlodi     case A_I2CC_POOL_CTRL:
134ba2cccd6SJoe Komlodi     case A_I2CM_INTR_CTRL:
135ba2cccd6SJoe Komlodi     case A_I2CM_INTR_STS:
136ba2cccd6SJoe Komlodi     case A_I2CC_MS_TXRX_BYTE_BUF:
137ba2cccd6SJoe Komlodi     case A_I2CM_DMA_LEN:
138ba2cccd6SJoe Komlodi     case A_I2CM_DMA_TX_ADDR:
139ba2cccd6SJoe Komlodi     case A_I2CM_DMA_RX_ADDR:
140ba2cccd6SJoe Komlodi     case A_I2CM_DMA_LEN_STS:
141ba2cccd6SJoe Komlodi     case A_I2CC_DMA_ADDR:
142ba2cccd6SJoe Komlodi     case A_I2CC_DMA_LEN:
143ba2cccd6SJoe Komlodi         /* Value is already set, don't do anything. */
144ba2cccd6SJoe Komlodi         break;
145ba2cccd6SJoe Komlodi     case A_I2CM_CMD:
146ba2cccd6SJoe Komlodi         value = SHARED_FIELD_DP32(value, BUS_BUSY_STS, i2c_bus_busy(bus->bus));
147ba2cccd6SJoe Komlodi         break;
148ba2cccd6SJoe Komlodi     default:
149ba2cccd6SJoe Komlodi         qemu_log_mask(LOG_GUEST_ERROR,
150ba2cccd6SJoe Komlodi                       "%s: Bad offset 0x%" HWADDR_PRIx "\n", __func__, offset);
151ba2cccd6SJoe Komlodi         value = -1;
152ba2cccd6SJoe Komlodi         break;
153ba2cccd6SJoe Komlodi     }
154ba2cccd6SJoe Komlodi 
155ba2cccd6SJoe Komlodi     trace_aspeed_i2c_bus_read(bus->id, offset, size, value);
156ba2cccd6SJoe Komlodi     return value;
157ba2cccd6SJoe Komlodi }
158ba2cccd6SJoe Komlodi 
159ba2cccd6SJoe Komlodi static uint64_t aspeed_i2c_bus_read(void *opaque, hwaddr offset,
160ba2cccd6SJoe Komlodi                                     unsigned size)
161ba2cccd6SJoe Komlodi {
162ba2cccd6SJoe Komlodi     AspeedI2CBus *bus = opaque;
163ba2cccd6SJoe Komlodi     if (aspeed_i2c_is_new_mode(bus->controller)) {
164ba2cccd6SJoe Komlodi         return aspeed_i2c_bus_new_read(bus, offset, size);
165ba2cccd6SJoe Komlodi     }
166ba2cccd6SJoe Komlodi     return aspeed_i2c_bus_old_read(bus, offset, size);
167ba2cccd6SJoe Komlodi }
168ba2cccd6SJoe Komlodi 
1694960f084SCédric Le Goater static void aspeed_i2c_set_state(AspeedI2CBus *bus, uint8_t state)
1704960f084SCédric Le Goater {
171ba2cccd6SJoe Komlodi     if (aspeed_i2c_is_new_mode(bus->controller)) {
172ba2cccd6SJoe Komlodi         SHARED_ARRAY_FIELD_DP32(bus->regs, R_I2CC_MS_TXRX_BYTE_BUF, TX_STATE,
173ba2cccd6SJoe Komlodi                                 state);
174ba2cccd6SJoe Komlodi     } else {
175ba2cccd6SJoe Komlodi         SHARED_ARRAY_FIELD_DP32(bus->regs, R_I2CD_CMD, TX_STATE, state);
176ba2cccd6SJoe Komlodi     }
1774960f084SCédric Le Goater }
1784960f084SCédric Le Goater 
1794960f084SCédric Le Goater static uint8_t aspeed_i2c_get_state(AspeedI2CBus *bus)
1804960f084SCédric Le Goater {
181ba2cccd6SJoe Komlodi     if (aspeed_i2c_is_new_mode(bus->controller)) {
182ba2cccd6SJoe Komlodi         return SHARED_ARRAY_FIELD_EX32(bus->regs, R_I2CC_MS_TXRX_BYTE_BUF,
183ba2cccd6SJoe Komlodi                                        TX_STATE);
184ba2cccd6SJoe Komlodi     }
185ba2cccd6SJoe Komlodi     return SHARED_ARRAY_FIELD_EX32(bus->regs, R_I2CD_CMD, TX_STATE);
1864960f084SCédric Le Goater }
1874960f084SCédric Le Goater 
188545d6befSCédric Le Goater static int aspeed_i2c_dma_read(AspeedI2CBus *bus, uint8_t *data)
189545d6befSCédric Le Goater {
190545d6befSCédric Le Goater     MemTxResult result;
191545d6befSCédric Le Goater     AspeedI2CState *s = bus->controller;
192ba2cccd6SJoe Komlodi     uint32_t reg_dma_addr = aspeed_i2c_bus_dma_addr_offset(bus);
193ba2cccd6SJoe Komlodi     uint32_t reg_dma_len = aspeed_i2c_bus_dma_len_offset(bus);
194545d6befSCédric Le Goater 
195ba2cccd6SJoe Komlodi     result = address_space_read(&s->dram_as, bus->regs[reg_dma_addr],
196545d6befSCédric Le Goater                                 MEMTXATTRS_UNSPECIFIED, data, 1);
197545d6befSCédric Le Goater     if (result != MEMTX_OK) {
198545d6befSCédric Le Goater         qemu_log_mask(LOG_GUEST_ERROR, "%s: DRAM read failed @%08x\n",
199ba2cccd6SJoe Komlodi                       __func__, bus->regs[reg_dma_addr]);
200545d6befSCédric Le Goater         return -1;
201545d6befSCédric Le Goater     }
202545d6befSCédric Le Goater 
203ba2cccd6SJoe Komlodi     bus->regs[reg_dma_addr]++;
204ba2cccd6SJoe Komlodi     bus->regs[reg_dma_len]--;
205545d6befSCédric Le Goater     return 0;
206545d6befSCédric Le Goater }
207545d6befSCédric Le Goater 
2086054fc73SCédric Le Goater static int aspeed_i2c_bus_send(AspeedI2CBus *bus, uint8_t pool_start)
2096054fc73SCédric Le Goater {
2106054fc73SCédric Le Goater     AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(bus->controller);
2116054fc73SCédric Le Goater     int ret = -1;
2126054fc73SCédric Le Goater     int i;
213ba2cccd6SJoe Komlodi     uint32_t reg_cmd = aspeed_i2c_bus_cmd_offset(bus);
214ba2cccd6SJoe Komlodi     uint32_t reg_pool_ctrl = aspeed_i2c_bus_pool_ctrl_offset(bus);
215ba2cccd6SJoe Komlodi     uint32_t reg_byte_buf = aspeed_i2c_bus_byte_buf_offset(bus);
216ba2cccd6SJoe Komlodi     uint32_t reg_dma_len = aspeed_i2c_bus_dma_len_offset(bus);
217ba2cccd6SJoe Komlodi     int pool_tx_count = SHARED_ARRAY_FIELD_EX32(bus->regs, reg_pool_ctrl,
218ba2cccd6SJoe Komlodi                                                 TX_COUNT);
2196054fc73SCédric Le Goater 
220ba2cccd6SJoe Komlodi     if (SHARED_ARRAY_FIELD_EX32(bus->regs, reg_cmd, TX_BUFF_EN)) {
2213be3d6ccSJoe Komlodi         for (i = pool_start; i < pool_tx_count; i++) {
2226054fc73SCédric Le Goater             uint8_t *pool_base = aic->bus_pool_base(bus);
2236054fc73SCédric Le Goater 
2243be3d6ccSJoe Komlodi             trace_aspeed_i2c_bus_send("BUF", i + 1, pool_tx_count,
22566cc84a1SCédric Le Goater                                       pool_base[i]);
2266054fc73SCédric Le Goater             ret = i2c_send(bus->bus, pool_base[i]);
2276054fc73SCédric Le Goater             if (ret) {
2286054fc73SCédric Le Goater                 break;
2296054fc73SCédric Le Goater             }
2306054fc73SCédric Le Goater         }
231ba2cccd6SJoe Komlodi         SHARED_ARRAY_FIELD_DP32(bus->regs, reg_cmd, TX_BUFF_EN, 0);
232ba2cccd6SJoe Komlodi     } else if (SHARED_ARRAY_FIELD_EX32(bus->regs, reg_cmd, TX_DMA_EN)) {
233ba2cccd6SJoe Komlodi         /* In new mode, clear how many bytes we TXed */
234ba2cccd6SJoe Komlodi         if (aspeed_i2c_is_new_mode(bus->controller)) {
235ba2cccd6SJoe Komlodi             ARRAY_FIELD_DP32(bus->regs, I2CM_DMA_LEN_STS, TX_LEN, 0);
236ba2cccd6SJoe Komlodi         }
237ba2cccd6SJoe Komlodi         while (bus->regs[reg_dma_len]) {
238545d6befSCédric Le Goater             uint8_t data;
239545d6befSCédric Le Goater             aspeed_i2c_dma_read(bus, &data);
240ba2cccd6SJoe Komlodi             trace_aspeed_i2c_bus_send("DMA", bus->regs[reg_dma_len],
241ba2cccd6SJoe Komlodi                                       bus->regs[reg_dma_len], data);
242545d6befSCédric Le Goater             ret = i2c_send(bus->bus, data);
243545d6befSCédric Le Goater             if (ret) {
244545d6befSCédric Le Goater                 break;
245545d6befSCédric Le Goater             }
246ba2cccd6SJoe Komlodi             /* In new mode, keep track of how many bytes we TXed */
247ba2cccd6SJoe Komlodi             if (aspeed_i2c_is_new_mode(bus->controller)) {
248ba2cccd6SJoe Komlodi                 ARRAY_FIELD_DP32(bus->regs, I2CM_DMA_LEN_STS, TX_LEN,
249ba2cccd6SJoe Komlodi                                  ARRAY_FIELD_EX32(bus->regs, I2CM_DMA_LEN_STS,
250ba2cccd6SJoe Komlodi                                                   TX_LEN) + 1);
251545d6befSCédric Le Goater             }
252ba2cccd6SJoe Komlodi         }
253ba2cccd6SJoe Komlodi         SHARED_ARRAY_FIELD_DP32(bus->regs, reg_cmd, TX_DMA_EN, 0);
2546054fc73SCédric Le Goater     } else {
2552260fc6fSJoe Komlodi         trace_aspeed_i2c_bus_send("BYTE", pool_start, 1,
256ba2cccd6SJoe Komlodi                                   bus->regs[reg_byte_buf]);
257ba2cccd6SJoe Komlodi         ret = i2c_send(bus->bus, bus->regs[reg_byte_buf]);
2586054fc73SCédric Le Goater     }
2596054fc73SCédric Le Goater 
2606054fc73SCédric Le Goater     return ret;
2616054fc73SCédric Le Goater }
2626054fc73SCédric Le Goater 
2636054fc73SCédric Le Goater static void aspeed_i2c_bus_recv(AspeedI2CBus *bus)
2646054fc73SCédric Le Goater {
2656054fc73SCédric Le Goater     AspeedI2CState *s = bus->controller;
2666054fc73SCédric Le Goater     AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(s);
2676054fc73SCédric Le Goater     uint8_t data;
2686054fc73SCédric Le Goater     int i;
269ba2cccd6SJoe Komlodi     uint32_t reg_cmd = aspeed_i2c_bus_cmd_offset(bus);
270ba2cccd6SJoe Komlodi     uint32_t reg_pool_ctrl = aspeed_i2c_bus_pool_ctrl_offset(bus);
271ba2cccd6SJoe Komlodi     uint32_t reg_byte_buf = aspeed_i2c_bus_byte_buf_offset(bus);
272ba2cccd6SJoe Komlodi     uint32_t reg_dma_len = aspeed_i2c_bus_dma_len_offset(bus);
273ba2cccd6SJoe Komlodi     uint32_t reg_dma_addr = aspeed_i2c_bus_dma_addr_offset(bus);
274ba2cccd6SJoe Komlodi     int pool_rx_count = SHARED_ARRAY_FIELD_EX32(bus->regs, reg_pool_ctrl,
275ba2cccd6SJoe Komlodi                                                 RX_COUNT);
2766054fc73SCédric Le Goater 
277ba2cccd6SJoe Komlodi     if (SHARED_ARRAY_FIELD_EX32(bus->regs, reg_cmd, RX_BUFF_EN)) {
2786054fc73SCédric Le Goater         uint8_t *pool_base = aic->bus_pool_base(bus);
2796054fc73SCédric Le Goater 
2803be3d6ccSJoe Komlodi         for (i = 0; i < pool_rx_count; i++) {
2816054fc73SCédric Le Goater             pool_base[i] = i2c_recv(bus->bus);
2823be3d6ccSJoe Komlodi             trace_aspeed_i2c_bus_recv("BUF", i + 1, pool_rx_count,
28366cc84a1SCédric Le Goater                                       pool_base[i]);
2846054fc73SCédric Le Goater         }
2856054fc73SCédric Le Goater 
2866054fc73SCédric Le Goater         /* Update RX count */
287ba2cccd6SJoe Komlodi         SHARED_ARRAY_FIELD_DP32(bus->regs, reg_pool_ctrl, RX_COUNT, i & 0xff);
288ba2cccd6SJoe Komlodi         SHARED_ARRAY_FIELD_DP32(bus->regs, reg_cmd, RX_BUFF_EN, 0);
289ba2cccd6SJoe Komlodi     } else if (SHARED_ARRAY_FIELD_EX32(bus->regs, reg_cmd, RX_DMA_EN)) {
290545d6befSCédric Le Goater         uint8_t data;
291ba2cccd6SJoe Komlodi         /* In new mode, clear how many bytes we RXed */
292ba2cccd6SJoe Komlodi         if (aspeed_i2c_is_new_mode(bus->controller)) {
293ba2cccd6SJoe Komlodi             ARRAY_FIELD_DP32(bus->regs, I2CM_DMA_LEN_STS, RX_LEN, 0);
294ba2cccd6SJoe Komlodi         }
295545d6befSCédric Le Goater 
296ba2cccd6SJoe Komlodi         while (bus->regs[reg_dma_len]) {
297545d6befSCédric Le Goater             MemTxResult result;
298545d6befSCédric Le Goater 
299545d6befSCédric Le Goater             data = i2c_recv(bus->bus);
300ba2cccd6SJoe Komlodi             trace_aspeed_i2c_bus_recv("DMA", bus->regs[reg_dma_len],
301ba2cccd6SJoe Komlodi                                       bus->regs[reg_dma_len], data);
302ba2cccd6SJoe Komlodi             result = address_space_write(&s->dram_as, bus->regs[reg_dma_addr],
303545d6befSCédric Le Goater                                          MEMTXATTRS_UNSPECIFIED, &data, 1);
304545d6befSCédric Le Goater             if (result != MEMTX_OK) {
305545d6befSCédric Le Goater                 qemu_log_mask(LOG_GUEST_ERROR, "%s: DRAM write failed @%08x\n",
306ba2cccd6SJoe Komlodi                               __func__, bus->regs[reg_dma_addr]);
307545d6befSCédric Le Goater                 return;
308545d6befSCédric Le Goater             }
309ba2cccd6SJoe Komlodi             bus->regs[reg_dma_addr]++;
310ba2cccd6SJoe Komlodi             bus->regs[reg_dma_len]--;
311ba2cccd6SJoe Komlodi             /* In new mode, keep track of how many bytes we RXed */
312ba2cccd6SJoe Komlodi             if (aspeed_i2c_is_new_mode(bus->controller)) {
313ba2cccd6SJoe Komlodi                 ARRAY_FIELD_DP32(bus->regs, I2CM_DMA_LEN_STS, RX_LEN,
314ba2cccd6SJoe Komlodi                                  ARRAY_FIELD_EX32(bus->regs, I2CM_DMA_LEN_STS,
315ba2cccd6SJoe Komlodi                                                   RX_LEN) + 1);
316545d6befSCédric Le Goater             }
317ba2cccd6SJoe Komlodi         }
318ba2cccd6SJoe Komlodi         SHARED_ARRAY_FIELD_DP32(bus->regs, reg_cmd, RX_DMA_EN, 0);
3196054fc73SCédric Le Goater     } else {
3206054fc73SCédric Le Goater         data = i2c_recv(bus->bus);
321ba2cccd6SJoe Komlodi         trace_aspeed_i2c_bus_recv("BYTE", 1, 1, bus->regs[reg_byte_buf]);
322ba2cccd6SJoe Komlodi         SHARED_ARRAY_FIELD_DP32(bus->regs, reg_byte_buf, RX_BUF, data);
3236054fc73SCédric Le Goater     }
3246054fc73SCédric Le Goater }
3256054fc73SCédric Le Goater 
3267bd9c60dSGuenter Roeck static void aspeed_i2c_handle_rx_cmd(AspeedI2CBus *bus)
3277bd9c60dSGuenter Roeck {
328ba2cccd6SJoe Komlodi     uint32_t reg_cmd = aspeed_i2c_bus_cmd_offset(bus);
329ba2cccd6SJoe Komlodi     uint32_t reg_intr_sts = aspeed_i2c_bus_intr_sts_offset(bus);
330ba2cccd6SJoe Komlodi 
3317bd9c60dSGuenter Roeck     aspeed_i2c_set_state(bus, I2CD_MRXD);
3326054fc73SCédric Le Goater     aspeed_i2c_bus_recv(bus);
333ba2cccd6SJoe Komlodi     SHARED_ARRAY_FIELD_DP32(bus->regs, reg_intr_sts, RX_DONE, 1);
334ba2cccd6SJoe Komlodi     if (SHARED_ARRAY_FIELD_EX32(bus->regs, reg_cmd, M_S_RX_CMD_LAST)) {
3357bd9c60dSGuenter Roeck         i2c_nack(bus->bus);
3367bd9c60dSGuenter Roeck     }
337ba2cccd6SJoe Komlodi     SHARED_ARRAY_FIELD_DP32(bus->regs, reg_cmd, M_RX_CMD, 0);
338ba2cccd6SJoe Komlodi     SHARED_ARRAY_FIELD_DP32(bus->regs, reg_cmd, M_S_RX_CMD_LAST, 0);
3397bd9c60dSGuenter Roeck     aspeed_i2c_set_state(bus, I2CD_MACTIVE);
3407bd9c60dSGuenter Roeck }
3417bd9c60dSGuenter Roeck 
3426054fc73SCédric Le Goater static uint8_t aspeed_i2c_get_addr(AspeedI2CBus *bus)
3436054fc73SCédric Le Goater {
3446054fc73SCédric Le Goater     AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(bus->controller);
345ba2cccd6SJoe Komlodi     uint32_t reg_byte_buf = aspeed_i2c_bus_byte_buf_offset(bus);
346ba2cccd6SJoe Komlodi     uint32_t reg_cmd = aspeed_i2c_bus_cmd_offset(bus);
3476054fc73SCédric Le Goater 
348ba2cccd6SJoe Komlodi     if (aspeed_i2c_bus_pkt_mode_en(bus)) {
349ba2cccd6SJoe Komlodi         return (ARRAY_FIELD_EX32(bus->regs, I2CM_CMD, PKT_DEV_ADDR) << 1) |
350ba2cccd6SJoe Komlodi                 SHARED_ARRAY_FIELD_EX32(bus->regs, reg_cmd, M_RX_CMD);
351ba2cccd6SJoe Komlodi     }
352ba2cccd6SJoe Komlodi     if (SHARED_ARRAY_FIELD_EX32(bus->regs, reg_cmd, TX_BUFF_EN)) {
3536054fc73SCédric Le Goater         uint8_t *pool_base = aic->bus_pool_base(bus);
3546054fc73SCédric Le Goater 
3556054fc73SCédric Le Goater         return pool_base[0];
356ba2cccd6SJoe Komlodi     } else if (SHARED_ARRAY_FIELD_EX32(bus->regs, reg_cmd, TX_DMA_EN)) {
357545d6befSCédric Le Goater         uint8_t data;
358545d6befSCédric Le Goater 
359545d6befSCédric Le Goater         aspeed_i2c_dma_read(bus, &data);
360545d6befSCédric Le Goater         return data;
3616054fc73SCédric Le Goater     } else {
362ba2cccd6SJoe Komlodi         return bus->regs[reg_byte_buf];
3636054fc73SCédric Le Goater     }
3646054fc73SCédric Le Goater }
3656054fc73SCédric Le Goater 
366aab90b1cSCédric Le Goater static bool aspeed_i2c_check_sram(AspeedI2CBus *bus)
367aab90b1cSCédric Le Goater {
368aab90b1cSCédric Le Goater     AspeedI2CState *s = bus->controller;
369aab90b1cSCédric Le Goater     AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(s);
370ba2cccd6SJoe Komlodi     uint32_t reg_cmd = aspeed_i2c_bus_cmd_offset(bus);
371ba2cccd6SJoe Komlodi     bool dma_en = SHARED_ARRAY_FIELD_EX32(bus->regs, reg_cmd, RX_DMA_EN)  ||
372ba2cccd6SJoe Komlodi                   SHARED_ARRAY_FIELD_EX32(bus->regs, reg_cmd, TX_DMA_EN)  ||
373ba2cccd6SJoe Komlodi                   SHARED_ARRAY_FIELD_EX32(bus->regs, reg_cmd, RX_BUFF_EN) ||
374ba2cccd6SJoe Komlodi                   SHARED_ARRAY_FIELD_EX32(bus->regs, reg_cmd, TX_BUFF_EN);
375aab90b1cSCédric Le Goater     if (!aic->check_sram) {
376aab90b1cSCédric Le Goater         return true;
377aab90b1cSCédric Le Goater     }
378aab90b1cSCédric Le Goater 
379aab90b1cSCédric Le Goater     /*
380aab90b1cSCédric Le Goater      * AST2500: SRAM must be enabled before using the Buffer Pool or
381aab90b1cSCédric Le Goater      * DMA mode.
382aab90b1cSCédric Le Goater      */
3833be3d6ccSJoe Komlodi     if (!FIELD_EX32(s->ctrl_global, I2C_CTRL_GLOBAL, SRAM_EN) && dma_en) {
384aab90b1cSCédric Le Goater         qemu_log_mask(LOG_GUEST_ERROR, "%s: SRAM is not enabled\n", __func__);
385aab90b1cSCédric Le Goater         return false;
386aab90b1cSCédric Le Goater     }
387aab90b1cSCédric Le Goater 
388aab90b1cSCédric Le Goater     return true;
389aab90b1cSCédric Le Goater }
390aab90b1cSCédric Le Goater 
39166cc84a1SCédric Le Goater static void aspeed_i2c_bus_cmd_dump(AspeedI2CBus *bus)
39266cc84a1SCédric Le Goater {
393f821bac4SMiroslav Rezanina     g_autofree char *cmd_flags = NULL;
39466cc84a1SCédric Le Goater     uint32_t count;
395ba2cccd6SJoe Komlodi     uint32_t reg_cmd = aspeed_i2c_bus_cmd_offset(bus);
396ba2cccd6SJoe Komlodi     uint32_t reg_pool_ctrl = aspeed_i2c_bus_pool_ctrl_offset(bus);
397ba2cccd6SJoe Komlodi     uint32_t reg_intr_sts = aspeed_i2c_bus_intr_sts_offset(bus);
398ba2cccd6SJoe Komlodi     uint32_t reg_dma_len = aspeed_i2c_bus_dma_len_offset(bus);
399ba2cccd6SJoe Komlodi     if (SHARED_ARRAY_FIELD_EX32(bus->regs, reg_cmd, RX_BUFF_EN)) {
400ba2cccd6SJoe Komlodi         count = SHARED_ARRAY_FIELD_EX32(bus->regs, reg_pool_ctrl, TX_COUNT);
401ba2cccd6SJoe Komlodi     } else if (SHARED_ARRAY_FIELD_EX32(bus->regs, reg_cmd, RX_DMA_EN)) {
402ba2cccd6SJoe Komlodi         count = bus->regs[reg_dma_len];
40366cc84a1SCédric Le Goater     } else { /* BYTE mode */
40466cc84a1SCédric Le Goater         count = 1;
40566cc84a1SCédric Le Goater     }
40666cc84a1SCédric Le Goater 
40766cc84a1SCédric Le Goater     cmd_flags = g_strdup_printf("%s%s%s%s%s%s%s%s%s",
408ba2cccd6SJoe Komlodi     SHARED_ARRAY_FIELD_EX32(bus->regs, reg_cmd, M_START_CMD) ? "start|" : "",
409ba2cccd6SJoe Komlodi     SHARED_ARRAY_FIELD_EX32(bus->regs, reg_cmd, RX_DMA_EN) ? "rxdma|" : "",
410ba2cccd6SJoe Komlodi     SHARED_ARRAY_FIELD_EX32(bus->regs, reg_cmd, TX_DMA_EN) ? "txdma|" : "",
411ba2cccd6SJoe Komlodi     SHARED_ARRAY_FIELD_EX32(bus->regs, reg_cmd, RX_BUFF_EN) ? "rxbuf|" : "",
412ba2cccd6SJoe Komlodi     SHARED_ARRAY_FIELD_EX32(bus->regs, reg_cmd, TX_BUFF_EN) ? "txbuf|" : "",
413ba2cccd6SJoe Komlodi     SHARED_ARRAY_FIELD_EX32(bus->regs, reg_cmd, M_TX_CMD) ? "tx|" : "",
414ba2cccd6SJoe Komlodi     SHARED_ARRAY_FIELD_EX32(bus->regs, reg_cmd, M_RX_CMD) ? "rx|" : "",
415ba2cccd6SJoe Komlodi     SHARED_ARRAY_FIELD_EX32(bus->regs, reg_cmd, M_S_RX_CMD_LAST) ? "last|" : "",
416ba2cccd6SJoe Komlodi     SHARED_ARRAY_FIELD_EX32(bus->regs, reg_cmd, M_STOP_CMD) ? "stop|" : "");
41766cc84a1SCédric Le Goater 
418ba2cccd6SJoe Komlodi     trace_aspeed_i2c_bus_cmd(bus->regs[reg_cmd], cmd_flags, count,
419ba2cccd6SJoe Komlodi                              bus->regs[reg_intr_sts]);
42066cc84a1SCédric Le Goater }
42166cc84a1SCédric Le Goater 
4224960f084SCédric Le Goater /*
4234960f084SCédric Le Goater  * The state machine needs some refinement. It is only used to track
4244960f084SCédric Le Goater  * invalid STOP commands for the moment.
4254960f084SCédric Le Goater  */
42616020011SCédric Le Goater static void aspeed_i2c_bus_handle_cmd(AspeedI2CBus *bus, uint64_t value)
42716020011SCédric Le Goater {
4286054fc73SCédric Le Goater     uint8_t pool_start = 0;
429ba2cccd6SJoe Komlodi     uint32_t reg_intr_sts = aspeed_i2c_bus_intr_sts_offset(bus);
430ba2cccd6SJoe Komlodi     uint32_t reg_cmd = aspeed_i2c_bus_cmd_offset(bus);
431ba2cccd6SJoe Komlodi     uint32_t reg_pool_ctrl = aspeed_i2c_bus_pool_ctrl_offset(bus);
432ba2cccd6SJoe Komlodi     uint32_t reg_dma_len = aspeed_i2c_bus_dma_len_offset(bus);
43316020011SCédric Le Goater 
434aab90b1cSCédric Le Goater     if (!aspeed_i2c_check_sram(bus)) {
435aab90b1cSCédric Le Goater         return;
436aab90b1cSCédric Le Goater     }
437aab90b1cSCédric Le Goater 
43866cc84a1SCédric Le Goater     if (trace_event_get_state_backends(TRACE_ASPEED_I2C_BUS_CMD)) {
43966cc84a1SCédric Le Goater         aspeed_i2c_bus_cmd_dump(bus);
44066cc84a1SCédric Le Goater     }
44166cc84a1SCédric Le Goater 
442ba2cccd6SJoe Komlodi     if (SHARED_ARRAY_FIELD_EX32(bus->regs, reg_cmd, M_START_CMD)) {
4434960f084SCédric Le Goater         uint8_t state = aspeed_i2c_get_state(bus) & I2CD_MACTIVE ?
4444960f084SCédric Le Goater             I2CD_MSTARTR : I2CD_MSTART;
4456054fc73SCédric Le Goater         uint8_t addr;
4464960f084SCédric Le Goater 
4474960f084SCédric Le Goater         aspeed_i2c_set_state(bus, state);
4484960f084SCédric Le Goater 
4496054fc73SCédric Le Goater         addr = aspeed_i2c_get_addr(bus);
4506054fc73SCédric Le Goater         if (i2c_start_transfer(bus->bus, extract32(addr, 1, 7),
4516054fc73SCédric Le Goater                                extract32(addr, 0, 1))) {
452ba2cccd6SJoe Komlodi             SHARED_ARRAY_FIELD_DP32(bus->regs, reg_intr_sts, TX_NAK, 1);
453ba2cccd6SJoe Komlodi             if (aspeed_i2c_bus_pkt_mode_en(bus)) {
454ba2cccd6SJoe Komlodi                 ARRAY_FIELD_DP32(bus->regs, I2CM_INTR_STS, PKT_CMD_FAIL, 1);
455ba2cccd6SJoe Komlodi             }
45616020011SCédric Le Goater         } else {
457ba2cccd6SJoe Komlodi             /* START doesn't set TX_ACK in packet mode */
458ba2cccd6SJoe Komlodi             if (!aspeed_i2c_bus_pkt_mode_en(bus)) {
459ba2cccd6SJoe Komlodi                 SHARED_ARRAY_FIELD_DP32(bus->regs, reg_intr_sts, TX_ACK, 1);
460ba2cccd6SJoe Komlodi             }
46116020011SCédric Le Goater         }
46216020011SCédric Le Goater 
463ba2cccd6SJoe Komlodi         SHARED_ARRAY_FIELD_DP32(bus->regs, reg_cmd, M_START_CMD, 0);
4646054fc73SCédric Le Goater 
4656054fc73SCédric Le Goater         /*
4666054fc73SCédric Le Goater          * The START command is also a TX command, as the slave
4676054fc73SCédric Le Goater          * address is sent on the bus. Drop the TX flag if nothing
4686054fc73SCédric Le Goater          * else needs to be sent in this sequence.
4696054fc73SCédric Le Goater          */
470ba2cccd6SJoe Komlodi         if (SHARED_ARRAY_FIELD_EX32(bus->regs, reg_cmd, TX_BUFF_EN)) {
471ba2cccd6SJoe Komlodi             if (SHARED_ARRAY_FIELD_EX32(bus->regs, reg_pool_ctrl, TX_COUNT)
472ba2cccd6SJoe Komlodi                 == 1) {
473ba2cccd6SJoe Komlodi                 SHARED_ARRAY_FIELD_DP32(bus->regs, reg_cmd, M_TX_CMD, 0);
4746054fc73SCédric Le Goater             } else {
4756054fc73SCédric Le Goater                 /*
4766054fc73SCédric Le Goater                  * Increase the start index in the TX pool buffer to
4776054fc73SCédric Le Goater                  * skip the address byte.
4786054fc73SCédric Le Goater                  */
4796054fc73SCédric Le Goater                 pool_start++;
4806054fc73SCédric Le Goater             }
481ba2cccd6SJoe Komlodi         } else if (SHARED_ARRAY_FIELD_EX32(bus->regs, reg_cmd, TX_DMA_EN)) {
482ba2cccd6SJoe Komlodi             if (bus->regs[reg_dma_len] == 0) {
483ba2cccd6SJoe Komlodi                 SHARED_ARRAY_FIELD_DP32(bus->regs, reg_cmd, M_TX_CMD, 0);
484545d6befSCédric Le Goater             }
4856054fc73SCédric Le Goater         } else {
486ba2cccd6SJoe Komlodi             SHARED_ARRAY_FIELD_DP32(bus->regs, reg_cmd, M_TX_CMD, 0);
4876054fc73SCédric Le Goater         }
488ddabca75SCédric Le Goater 
489ddabca75SCédric Le Goater         /* No slave found */
490ddabca75SCédric Le Goater         if (!i2c_bus_busy(bus->bus)) {
491ba2cccd6SJoe Komlodi             if (aspeed_i2c_bus_pkt_mode_en(bus)) {
492ba2cccd6SJoe Komlodi                 ARRAY_FIELD_DP32(bus->regs, I2CM_INTR_STS, PKT_CMD_FAIL, 1);
493ba2cccd6SJoe Komlodi                 ARRAY_FIELD_DP32(bus->regs, I2CM_INTR_STS, PKT_CMD_DONE, 1);
494ba2cccd6SJoe Komlodi             }
495ddabca75SCédric Le Goater             return;
496ddabca75SCédric Le Goater         }
4974960f084SCédric Le Goater         aspeed_i2c_set_state(bus, I2CD_MACTIVE);
498ddabca75SCédric Le Goater     }
499ddabca75SCédric Le Goater 
500ba2cccd6SJoe Komlodi     if (SHARED_ARRAY_FIELD_EX32(bus->regs, reg_cmd, M_TX_CMD)) {
5014960f084SCédric Le Goater         aspeed_i2c_set_state(bus, I2CD_MTXD);
5026054fc73SCédric Le Goater         if (aspeed_i2c_bus_send(bus, pool_start)) {
503ba2cccd6SJoe Komlodi             SHARED_ARRAY_FIELD_DP32(bus->regs, reg_intr_sts, TX_NAK, 1);
50416020011SCédric Le Goater             i2c_end_transfer(bus->bus);
50516020011SCédric Le Goater         } else {
506ba2cccd6SJoe Komlodi             SHARED_ARRAY_FIELD_DP32(bus->regs, reg_intr_sts, TX_ACK, 1);
50716020011SCédric Le Goater         }
508ba2cccd6SJoe Komlodi         SHARED_ARRAY_FIELD_DP32(bus->regs, reg_cmd, M_TX_CMD, 0);
5094960f084SCédric Le Goater         aspeed_i2c_set_state(bus, I2CD_MACTIVE);
510ddabca75SCédric Le Goater     }
51116020011SCédric Le Goater 
512ba2cccd6SJoe Komlodi     if ((SHARED_ARRAY_FIELD_EX32(bus->regs, reg_cmd, M_RX_CMD) ||
513ba2cccd6SJoe Komlodi          SHARED_ARRAY_FIELD_EX32(bus->regs, reg_cmd, M_S_RX_CMD_LAST)) &&
514ba2cccd6SJoe Komlodi         !SHARED_ARRAY_FIELD_EX32(bus->regs, reg_intr_sts, RX_DONE)) {
5157bd9c60dSGuenter Roeck         aspeed_i2c_handle_rx_cmd(bus);
51616020011SCédric Le Goater     }
51716020011SCédric Le Goater 
518ba2cccd6SJoe Komlodi     if (SHARED_ARRAY_FIELD_EX32(bus->regs, reg_cmd, M_STOP_CMD)) {
5194960f084SCédric Le Goater         if (!(aspeed_i2c_get_state(bus) & I2CD_MACTIVE)) {
5204960f084SCédric Le Goater             qemu_log_mask(LOG_GUEST_ERROR, "%s: abnormal stop\n", __func__);
521ba2cccd6SJoe Komlodi             SHARED_ARRAY_FIELD_DP32(bus->regs, reg_intr_sts, ABNORMAL, 1);
522ba2cccd6SJoe Komlodi             if (aspeed_i2c_bus_pkt_mode_en(bus)) {
523ba2cccd6SJoe Komlodi                 ARRAY_FIELD_DP32(bus->regs, I2CM_INTR_STS, PKT_CMD_FAIL, 1);
524ba2cccd6SJoe Komlodi             }
52516020011SCédric Le Goater         } else {
5264960f084SCédric Le Goater             aspeed_i2c_set_state(bus, I2CD_MSTOP);
52716020011SCédric Le Goater             i2c_end_transfer(bus->bus);
528ba2cccd6SJoe Komlodi             SHARED_ARRAY_FIELD_DP32(bus->regs, reg_intr_sts, NORMAL_STOP, 1);
52916020011SCédric Le Goater         }
530ba2cccd6SJoe Komlodi         SHARED_ARRAY_FIELD_DP32(bus->regs, reg_cmd, M_STOP_CMD, 0);
5314960f084SCédric Le Goater         aspeed_i2c_set_state(bus, I2CD_IDLE);
53216020011SCédric Le Goater     }
533ba2cccd6SJoe Komlodi 
534ba2cccd6SJoe Komlodi     if (aspeed_i2c_bus_pkt_mode_en(bus)) {
535ba2cccd6SJoe Komlodi         ARRAY_FIELD_DP32(bus->regs, I2CM_INTR_STS, PKT_CMD_DONE, 1);
536ba2cccd6SJoe Komlodi     }
53716020011SCédric Le Goater }
53816020011SCédric Le Goater 
539ba2cccd6SJoe Komlodi static void aspeed_i2c_bus_new_write(AspeedI2CBus *bus, hwaddr offset,
54016020011SCédric Le Goater                                      uint64_t value, unsigned size)
54116020011SCédric Le Goater {
542ba2cccd6SJoe Komlodi     AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(bus->controller);
543ba2cccd6SJoe Komlodi     bool handle_rx;
544ba2cccd6SJoe Komlodi     bool w1t;
545ba2cccd6SJoe Komlodi 
546ba2cccd6SJoe Komlodi     trace_aspeed_i2c_bus_write(bus->id, offset, size, value);
547ba2cccd6SJoe Komlodi 
548ba2cccd6SJoe Komlodi     switch (offset) {
549ba2cccd6SJoe Komlodi     case A_I2CC_FUN_CTRL:
550ba2cccd6SJoe Komlodi         if (SHARED_FIELD_EX32(value, SLAVE_EN)) {
551ba2cccd6SJoe Komlodi             qemu_log_mask(LOG_UNIMP, "%s: slave mode not implemented\n",
552ba2cccd6SJoe Komlodi                           __func__);
553ba2cccd6SJoe Komlodi             break;
554ba2cccd6SJoe Komlodi         }
555ceb3ff0eSPeter Delevoryas         bus->regs[R_I2CC_FUN_CTRL] = value & 0x007dc3ff;
556ba2cccd6SJoe Komlodi         break;
557ba2cccd6SJoe Komlodi     case A_I2CC_AC_TIMING:
558ba2cccd6SJoe Komlodi         bus->regs[R_I2CC_AC_TIMING] = value & 0x1ffff0ff;
559ba2cccd6SJoe Komlodi         break;
560ba2cccd6SJoe Komlodi     case A_I2CC_MS_TXRX_BYTE_BUF:
561ba2cccd6SJoe Komlodi         SHARED_ARRAY_FIELD_DP32(bus->regs, R_I2CC_MS_TXRX_BYTE_BUF, TX_BUF,
562ba2cccd6SJoe Komlodi                                 value);
563ba2cccd6SJoe Komlodi         break;
564ba2cccd6SJoe Komlodi     case A_I2CC_POOL_CTRL:
565ba2cccd6SJoe Komlodi         bus->regs[R_I2CC_POOL_CTRL] &= ~0xffffff;
566ba2cccd6SJoe Komlodi         bus->regs[R_I2CC_POOL_CTRL] |= (value & 0xffffff);
567ba2cccd6SJoe Komlodi         break;
568ba2cccd6SJoe Komlodi     case A_I2CM_INTR_CTRL:
569ba2cccd6SJoe Komlodi         bus->regs[R_I2CM_INTR_CTRL] = value & 0x0007f07f;
570ba2cccd6SJoe Komlodi         break;
571ba2cccd6SJoe Komlodi     case A_I2CM_INTR_STS:
572ba2cccd6SJoe Komlodi         handle_rx = SHARED_ARRAY_FIELD_EX32(bus->regs, R_I2CM_INTR_STS, RX_DONE)
573ba2cccd6SJoe Komlodi                     && SHARED_FIELD_EX32(value, RX_DONE);
574ba2cccd6SJoe Komlodi 
575ba2cccd6SJoe Komlodi         /* In packet mode, clearing PKT_CMD_DONE clears other interrupts. */
576ba2cccd6SJoe Komlodi         if (aspeed_i2c_bus_pkt_mode_en(bus) &&
577ba2cccd6SJoe Komlodi            FIELD_EX32(value, I2CM_INTR_STS, PKT_CMD_DONE)) {
578ba2cccd6SJoe Komlodi             bus->regs[R_I2CM_INTR_STS] &= 0xf0001000;
579ba2cccd6SJoe Komlodi             if (!bus->regs[R_I2CM_INTR_STS]) {
580ba2cccd6SJoe Komlodi                 bus->controller->intr_status &= ~(1 << bus->id);
581ba2cccd6SJoe Komlodi                 qemu_irq_lower(aic->bus_get_irq(bus));
582ba2cccd6SJoe Komlodi             }
583ba2cccd6SJoe Komlodi             break;
584ba2cccd6SJoe Komlodi         }
585ba2cccd6SJoe Komlodi         bus->regs[R_I2CM_INTR_STS] &= ~(value & 0xf007f07f);
586ba2cccd6SJoe Komlodi         if (!bus->regs[R_I2CM_INTR_STS]) {
587ba2cccd6SJoe Komlodi             bus->controller->intr_status &= ~(1 << bus->id);
588ba2cccd6SJoe Komlodi             qemu_irq_lower(aic->bus_get_irq(bus));
589ba2cccd6SJoe Komlodi         }
590ba2cccd6SJoe Komlodi         if (handle_rx && (SHARED_ARRAY_FIELD_EX32(bus->regs, R_I2CM_CMD,
591ba2cccd6SJoe Komlodi                                                   M_RX_CMD) ||
592ba2cccd6SJoe Komlodi                           SHARED_ARRAY_FIELD_EX32(bus->regs, R_I2CM_CMD,
593ba2cccd6SJoe Komlodi                                                   M_S_RX_CMD_LAST))) {
594ba2cccd6SJoe Komlodi             aspeed_i2c_handle_rx_cmd(bus);
595ba2cccd6SJoe Komlodi             aspeed_i2c_bus_raise_interrupt(bus);
596ba2cccd6SJoe Komlodi         }
597ba2cccd6SJoe Komlodi         break;
598ba2cccd6SJoe Komlodi     case A_I2CM_CMD:
599ba2cccd6SJoe Komlodi         if (!aspeed_i2c_bus_is_enabled(bus)) {
600ba2cccd6SJoe Komlodi             break;
601ba2cccd6SJoe Komlodi         }
602ba2cccd6SJoe Komlodi 
603ba2cccd6SJoe Komlodi         if (!aspeed_i2c_bus_is_master(bus)) {
6040c0f1beeSPeter Delevoryas             qemu_log_mask(LOG_GUEST_ERROR, "%s: Master mode is not enabled\n",
605ba2cccd6SJoe Komlodi                           __func__);
606ba2cccd6SJoe Komlodi             break;
607ba2cccd6SJoe Komlodi         }
608ba2cccd6SJoe Komlodi 
609ba2cccd6SJoe Komlodi         if (!aic->has_dma &&
610ba2cccd6SJoe Komlodi             (SHARED_FIELD_EX32(value, RX_DMA_EN) ||
611ba2cccd6SJoe Komlodi              SHARED_FIELD_EX32(value, TX_DMA_EN))) {
612ba2cccd6SJoe Komlodi             qemu_log_mask(LOG_GUEST_ERROR, "%s: No DMA support\n",  __func__);
613ba2cccd6SJoe Komlodi             break;
614ba2cccd6SJoe Komlodi         }
615ba2cccd6SJoe Komlodi 
616ba2cccd6SJoe Komlodi         if (bus->regs[R_I2CM_INTR_STS] & 0xffff0000) {
617ba2cccd6SJoe Komlodi             qemu_log_mask(LOG_UNIMP, "%s: Packet mode is not implemented\n",
618ba2cccd6SJoe Komlodi                           __func__);
619ba2cccd6SJoe Komlodi             break;
620ba2cccd6SJoe Komlodi         }
621ba2cccd6SJoe Komlodi 
622ba2cccd6SJoe Komlodi         value &= 0xff0ffbfb;
623ba2cccd6SJoe Komlodi         if (ARRAY_FIELD_EX32(bus->regs, I2CM_CMD, W1_CTRL)) {
624ba2cccd6SJoe Komlodi             bus->regs[R_I2CM_CMD] |= value;
625ba2cccd6SJoe Komlodi         } else {
626ba2cccd6SJoe Komlodi             bus->regs[R_I2CM_CMD] = value;
627ba2cccd6SJoe Komlodi         }
628ba2cccd6SJoe Komlodi 
629ba2cccd6SJoe Komlodi         aspeed_i2c_bus_handle_cmd(bus, value);
630ba2cccd6SJoe Komlodi         aspeed_i2c_bus_raise_interrupt(bus);
631ba2cccd6SJoe Komlodi         break;
632ba2cccd6SJoe Komlodi     case A_I2CM_DMA_TX_ADDR:
633ba2cccd6SJoe Komlodi         bus->regs[R_I2CM_DMA_TX_ADDR] = FIELD_EX32(value, I2CM_DMA_TX_ADDR,
634ba2cccd6SJoe Komlodi                                                    ADDR);
635ba2cccd6SJoe Komlodi         bus->regs[R_I2CC_DMA_ADDR] = FIELD_EX32(value, I2CM_DMA_TX_ADDR, ADDR);
636ba2cccd6SJoe Komlodi         bus->regs[R_I2CC_DMA_LEN] = ARRAY_FIELD_EX32(bus->regs, I2CM_DMA_LEN,
637ba2cccd6SJoe Komlodi                                                      TX_BUF_LEN) + 1;
638ba2cccd6SJoe Komlodi         break;
639ba2cccd6SJoe Komlodi     case A_I2CM_DMA_RX_ADDR:
640ba2cccd6SJoe Komlodi         bus->regs[R_I2CM_DMA_RX_ADDR] = FIELD_EX32(value, I2CM_DMA_RX_ADDR,
641ba2cccd6SJoe Komlodi                                                    ADDR);
642ba2cccd6SJoe Komlodi         bus->regs[R_I2CC_DMA_ADDR] = FIELD_EX32(value, I2CM_DMA_RX_ADDR, ADDR);
643ba2cccd6SJoe Komlodi         bus->regs[R_I2CC_DMA_LEN] = ARRAY_FIELD_EX32(bus->regs, I2CM_DMA_LEN,
644ba2cccd6SJoe Komlodi                                                      RX_BUF_LEN) + 1;
645ba2cccd6SJoe Komlodi         break;
646ba2cccd6SJoe Komlodi     case A_I2CM_DMA_LEN:
647b582b7a1SPeter Delevoryas         w1t = FIELD_EX32(value, I2CM_DMA_LEN, RX_BUF_LEN_W1T) ||
648b582b7a1SPeter Delevoryas               FIELD_EX32(value, I2CM_DMA_LEN, TX_BUF_LEN_W1T);
649ba2cccd6SJoe Komlodi         /* If none of the w1t bits are set, just write to the reg as normal. */
650ba2cccd6SJoe Komlodi         if (!w1t) {
651ba2cccd6SJoe Komlodi             bus->regs[R_I2CM_DMA_LEN] = value;
652ba2cccd6SJoe Komlodi             break;
653ba2cccd6SJoe Komlodi         }
654b582b7a1SPeter Delevoryas         if (FIELD_EX32(value, I2CM_DMA_LEN, RX_BUF_LEN_W1T)) {
655ba2cccd6SJoe Komlodi             ARRAY_FIELD_DP32(bus->regs, I2CM_DMA_LEN, RX_BUF_LEN,
656ba2cccd6SJoe Komlodi                              FIELD_EX32(value, I2CM_DMA_LEN, RX_BUF_LEN));
657ba2cccd6SJoe Komlodi         }
658b582b7a1SPeter Delevoryas         if (FIELD_EX32(value, I2CM_DMA_LEN, TX_BUF_LEN_W1T)) {
659ba2cccd6SJoe Komlodi             ARRAY_FIELD_DP32(bus->regs, I2CM_DMA_LEN, TX_BUF_LEN,
660ba2cccd6SJoe Komlodi                              FIELD_EX32(value, I2CM_DMA_LEN, TX_BUF_LEN));
661ba2cccd6SJoe Komlodi         }
662ba2cccd6SJoe Komlodi         break;
663ba2cccd6SJoe Komlodi     case A_I2CM_DMA_LEN_STS:
664ba2cccd6SJoe Komlodi         /* Writes clear to 0 */
665ba2cccd6SJoe Komlodi         bus->regs[R_I2CM_DMA_LEN_STS] = 0;
666ba2cccd6SJoe Komlodi         break;
667ba2cccd6SJoe Komlodi     case A_I2CC_DMA_ADDR:
668ba2cccd6SJoe Komlodi     case A_I2CC_DMA_LEN:
669ba2cccd6SJoe Komlodi         /* RO */
670ba2cccd6SJoe Komlodi         break;
671ba2cccd6SJoe Komlodi     case A_I2CS_DMA_LEN_STS:
672ba2cccd6SJoe Komlodi     case A_I2CS_DMA_TX_ADDR:
673ba2cccd6SJoe Komlodi     case A_I2CS_DMA_RX_ADDR:
674ba2cccd6SJoe Komlodi     case A_I2CS_DEV_ADDR:
675ba2cccd6SJoe Komlodi     case A_I2CS_INTR_CTRL:
676ba2cccd6SJoe Komlodi     case A_I2CS_INTR_STS:
677ba2cccd6SJoe Komlodi     case A_I2CS_CMD:
678ba2cccd6SJoe Komlodi     case A_I2CS_DMA_LEN:
679ba2cccd6SJoe Komlodi         qemu_log_mask(LOG_UNIMP, "%s: Slave mode is not implemented\n",
680ba2cccd6SJoe Komlodi                       __func__);
681ba2cccd6SJoe Komlodi         break;
682ba2cccd6SJoe Komlodi     default:
683ba2cccd6SJoe Komlodi         qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIx "\n",
684ba2cccd6SJoe Komlodi                       __func__, offset);
685ba2cccd6SJoe Komlodi     }
686ba2cccd6SJoe Komlodi }
687ba2cccd6SJoe Komlodi 
688ba2cccd6SJoe Komlodi static void aspeed_i2c_bus_old_write(AspeedI2CBus *bus, hwaddr offset,
689ba2cccd6SJoe Komlodi                                      uint64_t value, unsigned size)
690ba2cccd6SJoe Komlodi {
69151dd4923SCédric Le Goater     AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(bus->controller);
692bb626e5bSGuenter Roeck     bool handle_rx;
69316020011SCédric Le Goater 
69466cc84a1SCédric Le Goater     trace_aspeed_i2c_bus_write(bus->id, offset, size, value);
69566cc84a1SCédric Le Goater 
69616020011SCédric Le Goater     switch (offset) {
6973be3d6ccSJoe Komlodi     case A_I2CD_FUN_CTRL:
698ba2cccd6SJoe Komlodi         if (SHARED_FIELD_EX32(value, SLAVE_EN)) {
699*a8d48f59SKlaus Jensen             i2c_slave_set_address(bus->slave, bus->regs[R_I2CD_DEV_ADDR]);
70016020011SCédric Le Goater         }
7012260fc6fSJoe Komlodi         bus->regs[R_I2CD_FUN_CTRL] = value & 0x0071C3FF;
70216020011SCédric Le Goater         break;
7033be3d6ccSJoe Komlodi     case A_I2CD_AC_TIMING1:
7042260fc6fSJoe Komlodi         bus->regs[R_I2CD_AC_TIMING1] = value & 0xFFFFF0F;
70516020011SCédric Le Goater         break;
7063be3d6ccSJoe Komlodi     case A_I2CD_AC_TIMING2:
7072260fc6fSJoe Komlodi         bus->regs[R_I2CD_AC_TIMING2] = value & 0x7;
70816020011SCédric Le Goater         break;
7093be3d6ccSJoe Komlodi     case A_I2CD_INTR_CTRL:
7102260fc6fSJoe Komlodi         bus->regs[R_I2CD_INTR_CTRL] = value & 0x7FFF;
71116020011SCédric Le Goater         break;
7123be3d6ccSJoe Komlodi     case A_I2CD_INTR_STS:
713ba2cccd6SJoe Komlodi         handle_rx = SHARED_ARRAY_FIELD_EX32(bus->regs, R_I2CD_INTR_STS, RX_DONE)
714ba2cccd6SJoe Komlodi                     && SHARED_FIELD_EX32(value, RX_DONE);
7152260fc6fSJoe Komlodi         bus->regs[R_I2CD_INTR_STS] &= ~(value & 0x7FFF);
7162260fc6fSJoe Komlodi         if (!bus->regs[R_I2CD_INTR_STS]) {
71716020011SCédric Le Goater             bus->controller->intr_status &= ~(1 << bus->id);
71851dd4923SCédric Le Goater             qemu_irq_lower(aic->bus_get_irq(bus));
7195540cb97SCédric Le Goater         }
720*a8d48f59SKlaus Jensen         if (handle_rx) {
721*a8d48f59SKlaus Jensen             if (SHARED_ARRAY_FIELD_EX32(bus->regs, R_I2CD_CMD, M_RX_CMD) ||
722ba2cccd6SJoe Komlodi                 SHARED_ARRAY_FIELD_EX32(bus->regs, R_I2CD_CMD,
723*a8d48f59SKlaus Jensen                                         M_S_RX_CMD_LAST)) {
724bb626e5bSGuenter Roeck                 aspeed_i2c_handle_rx_cmd(bus);
725bb626e5bSGuenter Roeck                 aspeed_i2c_bus_raise_interrupt(bus);
726*a8d48f59SKlaus Jensen             } else if (aspeed_i2c_get_state(bus) == I2CD_STXD) {
727*a8d48f59SKlaus Jensen                 i2c_ack(bus->bus);
728*a8d48f59SKlaus Jensen             }
729bb626e5bSGuenter Roeck         }
73016020011SCédric Le Goater         break;
7313be3d6ccSJoe Komlodi     case A_I2CD_DEV_ADDR:
732d72a712cSKlaus Jensen         bus->regs[R_I2CD_DEV_ADDR] = value;
73316020011SCédric Le Goater         break;
7343be3d6ccSJoe Komlodi     case A_I2CD_POOL_CTRL:
7352260fc6fSJoe Komlodi         bus->regs[R_I2CD_POOL_CTRL] &= ~0xffffff;
7362260fc6fSJoe Komlodi         bus->regs[R_I2CD_POOL_CTRL] |= (value & 0xffffff);
7376054fc73SCédric Le Goater         break;
7386054fc73SCédric Le Goater 
7393be3d6ccSJoe Komlodi     case A_I2CD_BYTE_BUF:
740ba2cccd6SJoe Komlodi         SHARED_ARRAY_FIELD_DP32(bus->regs, R_I2CD_BYTE_BUF, TX_BUF, value);
74116020011SCédric Le Goater         break;
7423be3d6ccSJoe Komlodi     case A_I2CD_CMD:
74316020011SCédric Le Goater         if (!aspeed_i2c_bus_is_enabled(bus)) {
74416020011SCédric Le Goater             break;
74516020011SCédric Le Goater         }
74616020011SCédric Le Goater 
74716020011SCédric Le Goater         if (!aspeed_i2c_bus_is_master(bus)) {
7480c0f1beeSPeter Delevoryas             qemu_log_mask(LOG_GUEST_ERROR, "%s: Master mode is not enabled\n",
74916020011SCédric Le Goater                           __func__);
75016020011SCédric Le Goater             break;
75116020011SCédric Le Goater         }
75216020011SCédric Le Goater 
753545d6befSCédric Le Goater         if (!aic->has_dma &&
754ba2cccd6SJoe Komlodi             (SHARED_FIELD_EX32(value, RX_DMA_EN) ||
755ba2cccd6SJoe Komlodi              SHARED_FIELD_EX32(value, TX_DMA_EN))) {
756545d6befSCédric Le Goater             qemu_log_mask(LOG_GUEST_ERROR, "%s: No DMA support\n",  __func__);
757545d6befSCédric Le Goater             break;
758545d6befSCédric Le Goater         }
759545d6befSCédric Le Goater 
760ba2cccd6SJoe Komlodi         bus->regs[R_I2CD_CMD] &= ~0xFFFF;
761ba2cccd6SJoe Komlodi         bus->regs[R_I2CD_CMD] |= value & 0xFFFF;
762ba2cccd6SJoe Komlodi 
76316020011SCédric Le Goater         aspeed_i2c_bus_handle_cmd(bus, value);
764ddabca75SCédric Le Goater         aspeed_i2c_bus_raise_interrupt(bus);
76516020011SCédric Le Goater         break;
7663be3d6ccSJoe Komlodi     case A_I2CD_DMA_ADDR:
767545d6befSCédric Le Goater         if (!aic->has_dma) {
768545d6befSCédric Le Goater             qemu_log_mask(LOG_GUEST_ERROR, "%s: No DMA support\n",  __func__);
769545d6befSCédric Le Goater             break;
770545d6befSCédric Le Goater         }
771545d6befSCédric Le Goater 
7722260fc6fSJoe Komlodi         bus->regs[R_I2CD_DMA_ADDR] = value & 0x3ffffffc;
773545d6befSCédric Le Goater         break;
774545d6befSCédric Le Goater 
7753be3d6ccSJoe Komlodi     case A_I2CD_DMA_LEN:
776545d6befSCédric Le Goater         if (!aic->has_dma) {
777545d6befSCédric Le Goater             qemu_log_mask(LOG_GUEST_ERROR, "%s: No DMA support\n",  __func__);
778545d6befSCédric Le Goater             break;
779545d6befSCédric Le Goater         }
780545d6befSCédric Le Goater 
7812260fc6fSJoe Komlodi         bus->regs[R_I2CD_DMA_LEN] = value & 0xfff;
7822260fc6fSJoe Komlodi         if (!bus->regs[R_I2CD_DMA_LEN]) {
783545d6befSCédric Le Goater             qemu_log_mask(LOG_UNIMP, "%s: invalid DMA length\n",  __func__);
784545d6befSCédric Le Goater         }
785545d6befSCédric Le Goater         break;
78616020011SCédric Le Goater 
78716020011SCédric Le Goater     default:
78816020011SCédric Le Goater         qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIx "\n",
78916020011SCédric Le Goater                       __func__, offset);
79016020011SCédric Le Goater     }
79116020011SCédric Le Goater }
79216020011SCédric Le Goater 
793ba2cccd6SJoe Komlodi static void aspeed_i2c_bus_write(void *opaque, hwaddr offset,
794ba2cccd6SJoe Komlodi                                      uint64_t value, unsigned size)
795ba2cccd6SJoe Komlodi {
796ba2cccd6SJoe Komlodi     AspeedI2CBus *bus = opaque;
797ba2cccd6SJoe Komlodi     if (aspeed_i2c_is_new_mode(bus->controller)) {
798ba2cccd6SJoe Komlodi         aspeed_i2c_bus_new_write(bus, offset, value, size);
799ba2cccd6SJoe Komlodi     } else {
800ba2cccd6SJoe Komlodi         aspeed_i2c_bus_old_write(bus, offset, value, size);
801ba2cccd6SJoe Komlodi     }
802ba2cccd6SJoe Komlodi }
803ba2cccd6SJoe Komlodi 
80416020011SCédric Le Goater static uint64_t aspeed_i2c_ctrl_read(void *opaque, hwaddr offset,
80516020011SCédric Le Goater                                    unsigned size)
80616020011SCédric Le Goater {
80716020011SCédric Le Goater     AspeedI2CState *s = opaque;
80816020011SCédric Le Goater 
80916020011SCédric Le Goater     switch (offset) {
8103be3d6ccSJoe Komlodi     case A_I2C_CTRL_STATUS:
81116020011SCédric Le Goater         return s->intr_status;
8123be3d6ccSJoe Komlodi     case A_I2C_CTRL_GLOBAL:
813aab90b1cSCédric Le Goater         return s->ctrl_global;
814ba2cccd6SJoe Komlodi     case A_I2C_CTRL_NEW_CLK_DIVIDER:
815ba2cccd6SJoe Komlodi         if (aspeed_i2c_is_new_mode(s)) {
816ba2cccd6SJoe Komlodi             return s->new_clk_divider;
817ba2cccd6SJoe Komlodi         }
818ba2cccd6SJoe Komlodi         qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIx "\n",
819ba2cccd6SJoe Komlodi                       __func__, offset);
820ba2cccd6SJoe Komlodi         break;
82116020011SCédric Le Goater     default:
82216020011SCédric Le Goater         qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIx "\n",
82316020011SCédric Le Goater                       __func__, offset);
82416020011SCédric Le Goater         break;
82516020011SCédric Le Goater     }
82616020011SCédric Le Goater 
82716020011SCédric Le Goater     return -1;
82816020011SCédric Le Goater }
82916020011SCédric Le Goater 
83016020011SCédric Le Goater static void aspeed_i2c_ctrl_write(void *opaque, hwaddr offset,
83116020011SCédric Le Goater                                   uint64_t value, unsigned size)
83216020011SCédric Le Goater {
833aab90b1cSCédric Le Goater     AspeedI2CState *s = opaque;
834aab90b1cSCédric Le Goater 
83516020011SCédric Le Goater     switch (offset) {
8363be3d6ccSJoe Komlodi     case A_I2C_CTRL_GLOBAL:
837aab90b1cSCédric Le Goater         s->ctrl_global = value;
838aab90b1cSCédric Le Goater         break;
839ba2cccd6SJoe Komlodi     case A_I2C_CTRL_NEW_CLK_DIVIDER:
840ba2cccd6SJoe Komlodi         if (aspeed_i2c_is_new_mode(s)) {
841ba2cccd6SJoe Komlodi             s->new_clk_divider = value;
842ba2cccd6SJoe Komlodi         } else {
843ba2cccd6SJoe Komlodi             qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIx
844ba2cccd6SJoe Komlodi                           "\n", __func__, offset);
845ba2cccd6SJoe Komlodi         }
846ba2cccd6SJoe Komlodi         break;
8473be3d6ccSJoe Komlodi     case A_I2C_CTRL_STATUS:
84816020011SCédric Le Goater     default:
84916020011SCédric Le Goater         qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIx "\n",
85016020011SCédric Le Goater                       __func__, offset);
85116020011SCédric Le Goater         break;
85216020011SCédric Le Goater     }
85316020011SCédric Le Goater }
85416020011SCédric Le Goater 
85516020011SCédric Le Goater static const MemoryRegionOps aspeed_i2c_bus_ops = {
85616020011SCédric Le Goater     .read = aspeed_i2c_bus_read,
85716020011SCédric Le Goater     .write = aspeed_i2c_bus_write,
85816020011SCédric Le Goater     .endianness = DEVICE_LITTLE_ENDIAN,
85916020011SCédric Le Goater };
86016020011SCédric Le Goater 
86116020011SCédric Le Goater static const MemoryRegionOps aspeed_i2c_ctrl_ops = {
86216020011SCédric Le Goater     .read = aspeed_i2c_ctrl_read,
86316020011SCédric Le Goater     .write = aspeed_i2c_ctrl_write,
86416020011SCédric Le Goater     .endianness = DEVICE_LITTLE_ENDIAN,
86516020011SCédric Le Goater };
86616020011SCédric Le Goater 
8676054fc73SCédric Le Goater static uint64_t aspeed_i2c_pool_read(void *opaque, hwaddr offset,
8686054fc73SCédric Le Goater                                      unsigned size)
8696054fc73SCédric Le Goater {
8706054fc73SCédric Le Goater     AspeedI2CState *s = opaque;
8716054fc73SCédric Le Goater     uint64_t ret = 0;
8726054fc73SCédric Le Goater     int i;
8736054fc73SCédric Le Goater 
8746054fc73SCédric Le Goater     for (i = 0; i < size; i++) {
8756054fc73SCédric Le Goater         ret |= (uint64_t) s->pool[offset + i] << (8 * i);
8766054fc73SCédric Le Goater     }
8776054fc73SCédric Le Goater 
8786054fc73SCédric Le Goater     return ret;
8796054fc73SCédric Le Goater }
8806054fc73SCédric Le Goater 
8816054fc73SCédric Le Goater static void aspeed_i2c_pool_write(void *opaque, hwaddr offset,
8826054fc73SCédric Le Goater                                   uint64_t value, unsigned size)
8836054fc73SCédric Le Goater {
8846054fc73SCédric Le Goater     AspeedI2CState *s = opaque;
8856054fc73SCédric Le Goater     int i;
8866054fc73SCédric Le Goater 
8876054fc73SCédric Le Goater     for (i = 0; i < size; i++) {
8886054fc73SCédric Le Goater         s->pool[offset + i] = (value >> (8 * i)) & 0xFF;
8896054fc73SCédric Le Goater     }
8906054fc73SCédric Le Goater }
8916054fc73SCédric Le Goater 
8926054fc73SCédric Le Goater static const MemoryRegionOps aspeed_i2c_pool_ops = {
8936054fc73SCédric Le Goater     .read = aspeed_i2c_pool_read,
8946054fc73SCédric Le Goater     .write = aspeed_i2c_pool_write,
8956054fc73SCédric Le Goater     .endianness = DEVICE_LITTLE_ENDIAN,
8966054fc73SCédric Le Goater     .valid = {
8976054fc73SCédric Le Goater         .min_access_size = 1,
8986054fc73SCédric Le Goater         .max_access_size = 4,
8996054fc73SCédric Le Goater     },
9006054fc73SCédric Le Goater };
9016054fc73SCédric Le Goater 
90216020011SCédric Le Goater static const VMStateDescription aspeed_i2c_bus_vmstate = {
90316020011SCédric Le Goater     .name = TYPE_ASPEED_I2C,
904ba2cccd6SJoe Komlodi     .version_id = 5,
905ba2cccd6SJoe Komlodi     .minimum_version_id = 5,
90616020011SCédric Le Goater     .fields = (VMStateField[]) {
907ba2cccd6SJoe Komlodi         VMSTATE_UINT32_ARRAY(regs, AspeedI2CBus, ASPEED_I2C_NEW_NUM_REG),
90816020011SCédric Le Goater         VMSTATE_END_OF_LIST()
90916020011SCédric Le Goater     }
91016020011SCédric Le Goater };
91116020011SCédric Le Goater 
91216020011SCédric Le Goater static const VMStateDescription aspeed_i2c_vmstate = {
91316020011SCédric Le Goater     .name = TYPE_ASPEED_I2C,
9146054fc73SCédric Le Goater     .version_id = 2,
9156054fc73SCédric Le Goater     .minimum_version_id = 2,
91616020011SCédric Le Goater     .fields = (VMStateField[]) {
91716020011SCédric Le Goater         VMSTATE_UINT32(intr_status, AspeedI2CState),
91816020011SCédric Le Goater         VMSTATE_STRUCT_ARRAY(busses, AspeedI2CState,
91916020011SCédric Le Goater                              ASPEED_I2C_NR_BUSSES, 1, aspeed_i2c_bus_vmstate,
92016020011SCédric Le Goater                              AspeedI2CBus),
9216054fc73SCédric Le Goater         VMSTATE_UINT8_ARRAY(pool, AspeedI2CState, ASPEED_I2C_MAX_POOL_SIZE),
92216020011SCédric Le Goater         VMSTATE_END_OF_LIST()
92316020011SCédric Le Goater     }
92416020011SCédric Le Goater };
92516020011SCédric Le Goater 
92616020011SCédric Le Goater static void aspeed_i2c_reset(DeviceState *dev)
92716020011SCédric Le Goater {
92816020011SCédric Le Goater     AspeedI2CState *s = ASPEED_I2C(dev);
92916020011SCédric Le Goater 
93016020011SCédric Le Goater     s->intr_status = 0;
93160261038SCédric Le Goater }
93260261038SCédric Le Goater 
93360261038SCédric Le Goater static void aspeed_i2c_instance_init(Object *obj)
93460261038SCédric Le Goater {
93560261038SCédric Le Goater     AspeedI2CState *s = ASPEED_I2C(obj);
93660261038SCédric Le Goater     AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(s);
93760261038SCédric Le Goater     int i;
93816020011SCédric Le Goater 
939f7da1aa8SCédric Le Goater     for (i = 0; i < aic->num_busses; i++) {
94060261038SCédric Le Goater         object_initialize_child(obj, "bus[*]", &s->busses[i],
94160261038SCédric Le Goater                                 TYPE_ASPEED_I2C_BUS);
94216020011SCédric Le Goater     }
94316020011SCédric Le Goater }
94416020011SCédric Le Goater 
94516020011SCédric Le Goater /*
946f7da1aa8SCédric Le Goater  * Address Definitions (AST2400 and AST2500)
94716020011SCédric Le Goater  *
94816020011SCédric Le Goater  *   0x000 ... 0x03F: Global Register
94916020011SCédric Le Goater  *   0x040 ... 0x07F: Device 1
95016020011SCédric Le Goater  *   0x080 ... 0x0BF: Device 2
95116020011SCédric Le Goater  *   0x0C0 ... 0x0FF: Device 3
95216020011SCédric Le Goater  *   0x100 ... 0x13F: Device 4
95316020011SCédric Le Goater  *   0x140 ... 0x17F: Device 5
95416020011SCédric Le Goater  *   0x180 ... 0x1BF: Device 6
95516020011SCédric Le Goater  *   0x1C0 ... 0x1FF: Device 7
95616020011SCédric Le Goater  *   0x200 ... 0x2FF: Buffer Pool  (unused in linux driver)
95716020011SCédric Le Goater  *   0x300 ... 0x33F: Device 8
95816020011SCédric Le Goater  *   0x340 ... 0x37F: Device 9
95916020011SCédric Le Goater  *   0x380 ... 0x3BF: Device 10
96016020011SCédric Le Goater  *   0x3C0 ... 0x3FF: Device 11
96116020011SCédric Le Goater  *   0x400 ... 0x43F: Device 12
96216020011SCédric Le Goater  *   0x440 ... 0x47F: Device 13
96316020011SCédric Le Goater  *   0x480 ... 0x4BF: Device 14
96416020011SCédric Le Goater  *   0x800 ... 0xFFF: Buffer Pool  (unused in linux driver)
96516020011SCédric Le Goater  */
96616020011SCédric Le Goater static void aspeed_i2c_realize(DeviceState *dev, Error **errp)
96716020011SCédric Le Goater {
96816020011SCédric Le Goater     int i;
96916020011SCédric Le Goater     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
97016020011SCédric Le Goater     AspeedI2CState *s = ASPEED_I2C(dev);
971f7da1aa8SCédric Le Goater     AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(s);
97216020011SCédric Le Goater 
97316020011SCédric Le Goater     sysbus_init_irq(sbd, &s->irq);
97416020011SCédric Le Goater     memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_i2c_ctrl_ops, s,
97516020011SCédric Le Goater                           "aspeed.i2c", 0x1000);
97616020011SCédric Le Goater     sysbus_init_mmio(sbd, &s->iomem);
97716020011SCédric Le Goater 
978f7da1aa8SCédric Le Goater     for (i = 0; i < aic->num_busses; i++) {
97960261038SCédric Le Goater         Object *bus = OBJECT(&s->busses[i]);
980f7da1aa8SCédric Le Goater         int offset = i < aic->gap ? 1 : 5;
98151dd4923SCédric Le Goater 
98260261038SCédric Le Goater         if (!object_property_set_link(bus, "controller", OBJECT(s), errp)) {
98360261038SCédric Le Goater             return;
98460261038SCédric Le Goater         }
98560261038SCédric Le Goater 
98660261038SCédric Le Goater         if (!object_property_set_uint(bus, "bus-id", i, errp)) {
98760261038SCédric Le Goater             return;
98860261038SCédric Le Goater         }
98960261038SCédric Le Goater 
99060261038SCédric Le Goater         if (!sysbus_realize(SYS_BUS_DEVICE(bus), errp)) {
99160261038SCédric Le Goater             return;
99260261038SCédric Le Goater         }
99360261038SCédric Le Goater 
994f7da1aa8SCédric Le Goater         memory_region_add_subregion(&s->iomem, aic->reg_size * (i + offset),
99516020011SCédric Le Goater                                     &s->busses[i].mr);
99616020011SCédric Le Goater     }
9976054fc73SCédric Le Goater 
9986054fc73SCédric Le Goater     memory_region_init_io(&s->pool_iomem, OBJECT(s), &aspeed_i2c_pool_ops, s,
9996054fc73SCédric Le Goater                           "aspeed.i2c-pool", aic->pool_size);
10006054fc73SCédric Le Goater     memory_region_add_subregion(&s->iomem, aic->pool_base, &s->pool_iomem);
1001545d6befSCédric Le Goater 
1002545d6befSCédric Le Goater     if (aic->has_dma) {
1003545d6befSCédric Le Goater         if (!s->dram_mr) {
1004545d6befSCédric Le Goater             error_setg(errp, TYPE_ASPEED_I2C ": 'dram' link not set");
1005545d6befSCédric Le Goater             return;
100616020011SCédric Le Goater         }
100716020011SCédric Le Goater 
10083f7a53b2SCédric Le Goater         address_space_init(&s->dram_as, s->dram_mr,
10093f7a53b2SCédric Le Goater                            TYPE_ASPEED_I2C "-dma-dram");
1010545d6befSCédric Le Goater     }
1011545d6befSCédric Le Goater }
1012545d6befSCédric Le Goater 
1013545d6befSCédric Le Goater static Property aspeed_i2c_properties[] = {
1014545d6befSCédric Le Goater     DEFINE_PROP_LINK("dram", AspeedI2CState, dram_mr,
1015545d6befSCédric Le Goater                      TYPE_MEMORY_REGION, MemoryRegion *),
1016545d6befSCédric Le Goater     DEFINE_PROP_END_OF_LIST(),
1017545d6befSCédric Le Goater };
1018545d6befSCédric Le Goater 
101916020011SCédric Le Goater static void aspeed_i2c_class_init(ObjectClass *klass, void *data)
102016020011SCédric Le Goater {
102116020011SCédric Le Goater     DeviceClass *dc = DEVICE_CLASS(klass);
102216020011SCédric Le Goater 
102316020011SCédric Le Goater     dc->vmsd = &aspeed_i2c_vmstate;
102416020011SCédric Le Goater     dc->reset = aspeed_i2c_reset;
10254f67d30bSMarc-André Lureau     device_class_set_props(dc, aspeed_i2c_properties);
102616020011SCédric Le Goater     dc->realize = aspeed_i2c_realize;
102716020011SCédric Le Goater     dc->desc = "Aspeed I2C Controller";
102816020011SCédric Le Goater }
102916020011SCédric Le Goater 
103016020011SCédric Le Goater static const TypeInfo aspeed_i2c_info = {
103116020011SCédric Le Goater     .name          = TYPE_ASPEED_I2C,
103216020011SCédric Le Goater     .parent        = TYPE_SYS_BUS_DEVICE,
103360261038SCédric Le Goater     .instance_init = aspeed_i2c_instance_init,
103416020011SCédric Le Goater     .instance_size = sizeof(AspeedI2CState),
103516020011SCédric Le Goater     .class_init    = aspeed_i2c_class_init,
1036f7da1aa8SCédric Le Goater     .class_size = sizeof(AspeedI2CClass),
1037f7da1aa8SCédric Le Goater     .abstract   = true,
1038f7da1aa8SCédric Le Goater };
1039f7da1aa8SCédric Le Goater 
1040*a8d48f59SKlaus Jensen static int aspeed_i2c_bus_slave_event(I2CSlave *slave, enum i2c_event event)
1041*a8d48f59SKlaus Jensen {
1042*a8d48f59SKlaus Jensen     BusState *qbus = qdev_get_parent_bus(DEVICE(slave));
1043*a8d48f59SKlaus Jensen     AspeedI2CBus *bus = ASPEED_I2C_BUS(qbus->parent);
1044*a8d48f59SKlaus Jensen     uint32_t reg_intr_sts = aspeed_i2c_bus_intr_sts_offset(bus);
1045*a8d48f59SKlaus Jensen     uint32_t reg_byte_buf = aspeed_i2c_bus_byte_buf_offset(bus);
1046*a8d48f59SKlaus Jensen     uint32_t value;
1047*a8d48f59SKlaus Jensen 
1048*a8d48f59SKlaus Jensen     switch (event) {
1049*a8d48f59SKlaus Jensen     case I2C_START_SEND_ASYNC:
1050*a8d48f59SKlaus Jensen         value = SHARED_ARRAY_FIELD_EX32(bus->regs, reg_byte_buf, TX_BUF);
1051*a8d48f59SKlaus Jensen         SHARED_ARRAY_FIELD_DP32(bus->regs, reg_byte_buf, RX_BUF, value << 1);
1052*a8d48f59SKlaus Jensen 
1053*a8d48f59SKlaus Jensen         ARRAY_FIELD_DP32(bus->regs, I2CD_INTR_STS, SLAVE_ADDR_RX_MATCH, 1);
1054*a8d48f59SKlaus Jensen         SHARED_ARRAY_FIELD_DP32(bus->regs, reg_intr_sts, RX_DONE, 1);
1055*a8d48f59SKlaus Jensen 
1056*a8d48f59SKlaus Jensen         aspeed_i2c_set_state(bus, I2CD_STXD);
1057*a8d48f59SKlaus Jensen 
1058*a8d48f59SKlaus Jensen         break;
1059*a8d48f59SKlaus Jensen 
1060*a8d48f59SKlaus Jensen     case I2C_FINISH:
1061*a8d48f59SKlaus Jensen         SHARED_ARRAY_FIELD_DP32(bus->regs, reg_intr_sts, NORMAL_STOP, 1);
1062*a8d48f59SKlaus Jensen 
1063*a8d48f59SKlaus Jensen         aspeed_i2c_set_state(bus, I2CD_IDLE);
1064*a8d48f59SKlaus Jensen 
1065*a8d48f59SKlaus Jensen         break;
1066*a8d48f59SKlaus Jensen 
1067*a8d48f59SKlaus Jensen     default:
1068*a8d48f59SKlaus Jensen         return -1;
1069*a8d48f59SKlaus Jensen     }
1070*a8d48f59SKlaus Jensen 
1071*a8d48f59SKlaus Jensen     aspeed_i2c_bus_raise_interrupt(bus);
1072*a8d48f59SKlaus Jensen 
1073*a8d48f59SKlaus Jensen     return 0;
1074*a8d48f59SKlaus Jensen }
1075*a8d48f59SKlaus Jensen 
1076*a8d48f59SKlaus Jensen static void aspeed_i2c_bus_slave_send_async(I2CSlave *slave, uint8_t data)
1077*a8d48f59SKlaus Jensen {
1078*a8d48f59SKlaus Jensen     BusState *qbus = qdev_get_parent_bus(DEVICE(slave));
1079*a8d48f59SKlaus Jensen     AspeedI2CBus *bus = ASPEED_I2C_BUS(qbus->parent);
1080*a8d48f59SKlaus Jensen     uint32_t reg_intr_sts = aspeed_i2c_bus_intr_sts_offset(bus);
1081*a8d48f59SKlaus Jensen     uint32_t reg_byte_buf = aspeed_i2c_bus_byte_buf_offset(bus);
1082*a8d48f59SKlaus Jensen 
1083*a8d48f59SKlaus Jensen     SHARED_ARRAY_FIELD_DP32(bus->regs, reg_byte_buf, RX_BUF, data);
1084*a8d48f59SKlaus Jensen     SHARED_ARRAY_FIELD_DP32(bus->regs, reg_intr_sts, RX_DONE, 1);
1085*a8d48f59SKlaus Jensen 
1086*a8d48f59SKlaus Jensen     aspeed_i2c_bus_raise_interrupt(bus);
1087*a8d48f59SKlaus Jensen }
1088*a8d48f59SKlaus Jensen 
1089*a8d48f59SKlaus Jensen static void aspeed_i2c_bus_slave_class_init(ObjectClass *klass, void *data)
1090*a8d48f59SKlaus Jensen {
1091*a8d48f59SKlaus Jensen     DeviceClass *dc = DEVICE_CLASS(klass);
1092*a8d48f59SKlaus Jensen     I2CSlaveClass *sc = I2C_SLAVE_CLASS(klass);
1093*a8d48f59SKlaus Jensen 
1094*a8d48f59SKlaus Jensen     dc->desc = "Aspeed I2C Bus Slave";
1095*a8d48f59SKlaus Jensen 
1096*a8d48f59SKlaus Jensen     sc->event = aspeed_i2c_bus_slave_event;
1097*a8d48f59SKlaus Jensen     sc->send_async = aspeed_i2c_bus_slave_send_async;
1098*a8d48f59SKlaus Jensen }
1099*a8d48f59SKlaus Jensen 
1100*a8d48f59SKlaus Jensen static const TypeInfo aspeed_i2c_bus_slave_info = {
1101*a8d48f59SKlaus Jensen     .name           = TYPE_ASPEED_I2C_BUS_SLAVE,
1102*a8d48f59SKlaus Jensen     .parent         = TYPE_I2C_SLAVE,
1103*a8d48f59SKlaus Jensen     .instance_size  = sizeof(AspeedI2CBusSlave),
1104*a8d48f59SKlaus Jensen     .class_init     = aspeed_i2c_bus_slave_class_init,
1105*a8d48f59SKlaus Jensen };
1106*a8d48f59SKlaus Jensen 
110760261038SCédric Le Goater static void aspeed_i2c_bus_reset(DeviceState *dev)
110860261038SCédric Le Goater {
110960261038SCédric Le Goater     AspeedI2CBus *s = ASPEED_I2C_BUS(dev);
111060261038SCédric Le Goater 
11112260fc6fSJoe Komlodi     memset(s->regs, 0, sizeof(s->regs));
111260261038SCédric Le Goater     i2c_end_transfer(s->bus);
111360261038SCédric Le Goater }
111460261038SCédric Le Goater 
111560261038SCédric Le Goater static void aspeed_i2c_bus_realize(DeviceState *dev, Error **errp)
111660261038SCédric Le Goater {
111760261038SCédric Le Goater     AspeedI2CBus *s = ASPEED_I2C_BUS(dev);
111860261038SCédric Le Goater     AspeedI2CClass *aic;
111960261038SCédric Le Goater     g_autofree char *name = g_strdup_printf(TYPE_ASPEED_I2C_BUS ".%d", s->id);
112060261038SCédric Le Goater 
112160261038SCédric Le Goater     if (!s->controller) {
112260261038SCédric Le Goater         error_setg(errp, TYPE_ASPEED_I2C_BUS ": 'controller' link not set");
112360261038SCédric Le Goater         return;
112460261038SCédric Le Goater     }
112560261038SCédric Le Goater 
112660261038SCédric Le Goater     aic = ASPEED_I2C_GET_CLASS(s->controller);
112760261038SCédric Le Goater 
112860261038SCédric Le Goater     sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq);
112960261038SCédric Le Goater 
113060261038SCédric Le Goater     s->bus = i2c_init_bus(dev, name);
1131*a8d48f59SKlaus Jensen     s->slave = i2c_slave_create_simple(s->bus, TYPE_ASPEED_I2C_BUS_SLAVE,
1132*a8d48f59SKlaus Jensen                                        0xff);
113360261038SCédric Le Goater 
113460261038SCédric Le Goater     memory_region_init_io(&s->mr, OBJECT(s), &aspeed_i2c_bus_ops,
113560261038SCédric Le Goater                           s, name, aic->reg_size);
113660261038SCédric Le Goater     sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->mr);
113760261038SCédric Le Goater }
113860261038SCédric Le Goater 
113960261038SCédric Le Goater static Property aspeed_i2c_bus_properties[] = {
114060261038SCédric Le Goater     DEFINE_PROP_UINT8("bus-id", AspeedI2CBus, id, 0),
114160261038SCédric Le Goater     DEFINE_PROP_LINK("controller", AspeedI2CBus, controller, TYPE_ASPEED_I2C,
114260261038SCédric Le Goater                      AspeedI2CState *),
114360261038SCédric Le Goater     DEFINE_PROP_END_OF_LIST(),
114460261038SCédric Le Goater };
114560261038SCédric Le Goater 
114660261038SCédric Le Goater static void aspeed_i2c_bus_class_init(ObjectClass *klass, void *data)
114760261038SCédric Le Goater {
114860261038SCédric Le Goater     DeviceClass *dc = DEVICE_CLASS(klass);
114960261038SCédric Le Goater 
115060261038SCédric Le Goater     dc->desc = "Aspeed I2C Bus";
115160261038SCédric Le Goater     dc->realize = aspeed_i2c_bus_realize;
115260261038SCédric Le Goater     dc->reset = aspeed_i2c_bus_reset;
115360261038SCédric Le Goater     device_class_set_props(dc, aspeed_i2c_bus_properties);
115460261038SCédric Le Goater }
115560261038SCédric Le Goater 
115660261038SCédric Le Goater static const TypeInfo aspeed_i2c_bus_info = {
115760261038SCédric Le Goater     .name           = TYPE_ASPEED_I2C_BUS,
115860261038SCédric Le Goater     .parent         = TYPE_SYS_BUS_DEVICE,
115960261038SCédric Le Goater     .instance_size  = sizeof(AspeedI2CBus),
116060261038SCédric Le Goater     .class_init     = aspeed_i2c_bus_class_init,
116160261038SCédric Le Goater };
116260261038SCédric Le Goater 
116351dd4923SCédric Le Goater static qemu_irq aspeed_2400_i2c_bus_get_irq(AspeedI2CBus *bus)
116451dd4923SCédric Le Goater {
116551dd4923SCédric Le Goater     return bus->controller->irq;
116651dd4923SCédric Le Goater }
116751dd4923SCédric Le Goater 
11686054fc73SCédric Le Goater static uint8_t *aspeed_2400_i2c_bus_pool_base(AspeedI2CBus *bus)
11696054fc73SCédric Le Goater {
11706054fc73SCédric Le Goater     uint8_t *pool_page =
11712260fc6fSJoe Komlodi         &bus->controller->pool[ARRAY_FIELD_EX32(bus->regs, I2CD_FUN_CTRL,
11723be3d6ccSJoe Komlodi                                                 POOL_PAGE_SEL) * 0x100];
11736054fc73SCédric Le Goater 
11742260fc6fSJoe Komlodi     return &pool_page[ARRAY_FIELD_EX32(bus->regs, I2CD_POOL_CTRL, OFFSET)];
11756054fc73SCédric Le Goater }
11766054fc73SCédric Le Goater 
1177f7da1aa8SCédric Le Goater static void aspeed_2400_i2c_class_init(ObjectClass *klass, void *data)
1178f7da1aa8SCédric Le Goater {
1179f7da1aa8SCédric Le Goater     DeviceClass *dc = DEVICE_CLASS(klass);
1180f7da1aa8SCédric Le Goater     AspeedI2CClass *aic = ASPEED_I2C_CLASS(klass);
1181f7da1aa8SCédric Le Goater 
1182f7da1aa8SCédric Le Goater     dc->desc = "ASPEED 2400 I2C Controller";
1183f7da1aa8SCédric Le Goater 
1184f7da1aa8SCédric Le Goater     aic->num_busses = 14;
1185f7da1aa8SCédric Le Goater     aic->reg_size = 0x40;
1186f7da1aa8SCédric Le Goater     aic->gap = 7;
118751dd4923SCédric Le Goater     aic->bus_get_irq = aspeed_2400_i2c_bus_get_irq;
11886054fc73SCédric Le Goater     aic->pool_size = 0x800;
11896054fc73SCédric Le Goater     aic->pool_base = 0x800;
11906054fc73SCédric Le Goater     aic->bus_pool_base = aspeed_2400_i2c_bus_pool_base;
1191f7da1aa8SCédric Le Goater }
1192f7da1aa8SCédric Le Goater 
1193f7da1aa8SCédric Le Goater static const TypeInfo aspeed_2400_i2c_info = {
1194f7da1aa8SCédric Le Goater     .name = TYPE_ASPEED_2400_I2C,
1195f7da1aa8SCédric Le Goater     .parent = TYPE_ASPEED_I2C,
1196f7da1aa8SCédric Le Goater     .class_init = aspeed_2400_i2c_class_init,
1197f7da1aa8SCédric Le Goater };
1198f7da1aa8SCédric Le Goater 
119951dd4923SCédric Le Goater static qemu_irq aspeed_2500_i2c_bus_get_irq(AspeedI2CBus *bus)
120051dd4923SCédric Le Goater {
120151dd4923SCédric Le Goater     return bus->controller->irq;
120251dd4923SCédric Le Goater }
120351dd4923SCédric Le Goater 
12046054fc73SCédric Le Goater static uint8_t *aspeed_2500_i2c_bus_pool_base(AspeedI2CBus *bus)
12056054fc73SCédric Le Goater {
12066054fc73SCédric Le Goater     return &bus->controller->pool[bus->id * 0x10];
12076054fc73SCédric Le Goater }
12086054fc73SCédric Le Goater 
1209f7da1aa8SCédric Le Goater static void aspeed_2500_i2c_class_init(ObjectClass *klass, void *data)
1210f7da1aa8SCédric Le Goater {
1211f7da1aa8SCédric Le Goater     DeviceClass *dc = DEVICE_CLASS(klass);
1212f7da1aa8SCédric Le Goater     AspeedI2CClass *aic = ASPEED_I2C_CLASS(klass);
1213f7da1aa8SCédric Le Goater 
1214f7da1aa8SCédric Le Goater     dc->desc = "ASPEED 2500 I2C Controller";
1215f7da1aa8SCédric Le Goater 
1216f7da1aa8SCédric Le Goater     aic->num_busses = 14;
1217f7da1aa8SCédric Le Goater     aic->reg_size = 0x40;
1218f7da1aa8SCédric Le Goater     aic->gap = 7;
121951dd4923SCédric Le Goater     aic->bus_get_irq = aspeed_2500_i2c_bus_get_irq;
12206054fc73SCédric Le Goater     aic->pool_size = 0x100;
12216054fc73SCédric Le Goater     aic->pool_base = 0x200;
12226054fc73SCédric Le Goater     aic->bus_pool_base = aspeed_2500_i2c_bus_pool_base;
1223aab90b1cSCédric Le Goater     aic->check_sram = true;
1224545d6befSCédric Le Goater     aic->has_dma = true;
1225f7da1aa8SCédric Le Goater }
1226f7da1aa8SCédric Le Goater 
1227f7da1aa8SCédric Le Goater static const TypeInfo aspeed_2500_i2c_info = {
1228f7da1aa8SCédric Le Goater     .name = TYPE_ASPEED_2500_I2C,
1229f7da1aa8SCédric Le Goater     .parent = TYPE_ASPEED_I2C,
1230f7da1aa8SCédric Le Goater     .class_init = aspeed_2500_i2c_class_init,
123116020011SCédric Le Goater };
123216020011SCédric Le Goater 
123351dd4923SCédric Le Goater static qemu_irq aspeed_2600_i2c_bus_get_irq(AspeedI2CBus *bus)
123451dd4923SCédric Le Goater {
123551dd4923SCédric Le Goater     return bus->irq;
123651dd4923SCédric Le Goater }
123751dd4923SCédric Le Goater 
12386054fc73SCédric Le Goater static uint8_t *aspeed_2600_i2c_bus_pool_base(AspeedI2CBus *bus)
12396054fc73SCédric Le Goater {
12406054fc73SCédric Le Goater    return &bus->controller->pool[bus->id * 0x20];
12416054fc73SCédric Le Goater }
12426054fc73SCédric Le Goater 
124351dd4923SCédric Le Goater static void aspeed_2600_i2c_class_init(ObjectClass *klass, void *data)
124451dd4923SCédric Le Goater {
124551dd4923SCédric Le Goater     DeviceClass *dc = DEVICE_CLASS(klass);
124651dd4923SCédric Le Goater     AspeedI2CClass *aic = ASPEED_I2C_CLASS(klass);
124751dd4923SCédric Le Goater 
124851dd4923SCédric Le Goater     dc->desc = "ASPEED 2600 I2C Controller";
124951dd4923SCédric Le Goater 
125051dd4923SCédric Le Goater     aic->num_busses = 16;
125151dd4923SCédric Le Goater     aic->reg_size = 0x80;
125251dd4923SCédric Le Goater     aic->gap = -1; /* no gap */
125351dd4923SCédric Le Goater     aic->bus_get_irq = aspeed_2600_i2c_bus_get_irq;
12546054fc73SCédric Le Goater     aic->pool_size = 0x200;
12556054fc73SCédric Le Goater     aic->pool_base = 0xC00;
12566054fc73SCédric Le Goater     aic->bus_pool_base = aspeed_2600_i2c_bus_pool_base;
1257545d6befSCédric Le Goater     aic->has_dma = true;
125851dd4923SCédric Le Goater }
125951dd4923SCédric Le Goater 
126051dd4923SCédric Le Goater static const TypeInfo aspeed_2600_i2c_info = {
126151dd4923SCédric Le Goater     .name = TYPE_ASPEED_2600_I2C,
126251dd4923SCédric Le Goater     .parent = TYPE_ASPEED_I2C,
126351dd4923SCédric Le Goater     .class_init = aspeed_2600_i2c_class_init,
126451dd4923SCédric Le Goater };
126551dd4923SCédric Le Goater 
1266b35802ceSCédric Le Goater static void aspeed_1030_i2c_class_init(ObjectClass *klass, void *data)
1267b35802ceSCédric Le Goater {
1268b35802ceSCédric Le Goater     DeviceClass *dc = DEVICE_CLASS(klass);
1269b35802ceSCédric Le Goater     AspeedI2CClass *aic = ASPEED_I2C_CLASS(klass);
1270b35802ceSCédric Le Goater 
1271b35802ceSCédric Le Goater     dc->desc = "ASPEED 1030 I2C Controller";
1272b35802ceSCédric Le Goater 
1273b35802ceSCédric Le Goater     aic->num_busses = 14;
1274b35802ceSCédric Le Goater     aic->reg_size = 0x80;
1275b35802ceSCédric Le Goater     aic->gap = -1; /* no gap */
1276b35802ceSCédric Le Goater     aic->bus_get_irq = aspeed_2600_i2c_bus_get_irq;
1277b35802ceSCédric Le Goater     aic->pool_size = 0x200;
1278b35802ceSCédric Le Goater     aic->pool_base = 0xC00;
1279b35802ceSCédric Le Goater     aic->bus_pool_base = aspeed_2600_i2c_bus_pool_base;
1280b35802ceSCédric Le Goater     aic->has_dma = true;
1281b35802ceSCédric Le Goater }
1282b35802ceSCédric Le Goater 
1283b35802ceSCédric Le Goater static const TypeInfo aspeed_1030_i2c_info = {
1284b35802ceSCédric Le Goater     .name = TYPE_ASPEED_1030_I2C,
1285b35802ceSCédric Le Goater     .parent = TYPE_ASPEED_I2C,
1286b35802ceSCédric Le Goater     .class_init = aspeed_1030_i2c_class_init,
1287b35802ceSCédric Le Goater };
1288b35802ceSCédric Le Goater 
128916020011SCédric Le Goater static void aspeed_i2c_register_types(void)
129016020011SCédric Le Goater {
129160261038SCédric Le Goater     type_register_static(&aspeed_i2c_bus_info);
1292*a8d48f59SKlaus Jensen     type_register_static(&aspeed_i2c_bus_slave_info);
129316020011SCédric Le Goater     type_register_static(&aspeed_i2c_info);
1294f7da1aa8SCédric Le Goater     type_register_static(&aspeed_2400_i2c_info);
1295f7da1aa8SCédric Le Goater     type_register_static(&aspeed_2500_i2c_info);
129651dd4923SCédric Le Goater     type_register_static(&aspeed_2600_i2c_info);
1297b35802ceSCédric Le Goater     type_register_static(&aspeed_1030_i2c_info);
129816020011SCédric Le Goater }
129916020011SCédric Le Goater 
130016020011SCédric Le Goater type_init(aspeed_i2c_register_types)
130116020011SCédric Le Goater 
130216020011SCédric Le Goater 
13037a204cbdSPhilippe Mathieu-Daudé I2CBus *aspeed_i2c_get_bus(AspeedI2CState *s, int busnr)
130416020011SCédric Le Goater {
1305f7da1aa8SCédric Le Goater     AspeedI2CClass *aic = ASPEED_I2C_GET_CLASS(s);
130616020011SCédric Le Goater     I2CBus *bus = NULL;
130716020011SCédric Le Goater 
1308f7da1aa8SCédric Le Goater     if (busnr >= 0 && busnr < aic->num_busses) {
130916020011SCédric Le Goater         bus = s->busses[busnr].bus;
131016020011SCédric Le Goater     }
131116020011SCédric Le Goater 
131216020011SCédric Le Goater     return bus;
131316020011SCédric Le Goater }
1314