1d1157ca4SOskar Andero /* 2d1157ca4SOskar Andero * ARM Versatile I2C controller 3d1157ca4SOskar Andero * 4d1157ca4SOskar Andero * Copyright (c) 2006-2007 CodeSourcery. 5d1157ca4SOskar Andero * Copyright (c) 2012 Oskar Andero <oskar.andero@gmail.com> 6d1157ca4SOskar Andero * 7d1157ca4SOskar Andero * This file is derived from hw/realview.c by Paul Brook 8d1157ca4SOskar Andero * 9d1157ca4SOskar Andero * This program is free software; you can redistribute it and/or 10d1157ca4SOskar Andero * modify it under the terms of the GNU General Public License 11d1157ca4SOskar Andero * as published by the Free Software Foundation; either version 2 12d1157ca4SOskar Andero * of the License, or (at your option) any later version. 13d1157ca4SOskar Andero * 14d1157ca4SOskar Andero * This program is distributed in the hope that it will be useful, 15d1157ca4SOskar Andero * but WITHOUT ANY WARRANTY; without even the implied warranty of 16d1157ca4SOskar Andero * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17d1157ca4SOskar Andero * GNU General Public License for more details. 18d1157ca4SOskar Andero * 19d1157ca4SOskar Andero * You should have received a copy of the GNU General Public License 20d1157ca4SOskar Andero * along with this program; if not, see <http://www.gnu.org/licenses/>. 21d1157ca4SOskar Andero * 22d1157ca4SOskar Andero */ 23d1157ca4SOskar Andero 248ef94f0bSPeter Maydell #include "qemu/osdep.h" 2583c9f4caSPaolo Bonzini #include "hw/sysbus.h" 26d718b747SBALATON Zoltan #include "hw/i2c/bitbang_i2c.h" 27faa1bdfaSPhilippe Mathieu-Daudé #include "hw/registerfields.h" 2803dd024fSPaolo Bonzini #include "qemu/log.h" 290b8fa32fSMarkus Armbruster #include "qemu/module.h" 30d1157ca4SOskar Andero 3193e7f5f4SAndreas Färber #define TYPE_VERSATILE_I2C "versatile_i2c" 3293e7f5f4SAndreas Färber #define VERSATILE_I2C(obj) \ 3393e7f5f4SAndreas Färber OBJECT_CHECK(VersatileI2CState, (obj), TYPE_VERSATILE_I2C) 3493e7f5f4SAndreas Färber 3593e7f5f4SAndreas Färber typedef struct VersatileI2CState { 3693e7f5f4SAndreas Färber SysBusDevice parent_obj; 3793e7f5f4SAndreas Färber 38d1157ca4SOskar Andero MemoryRegion iomem; 3941742927SPeter Maydell bitbang_i2c_interface bitbang; 40d1157ca4SOskar Andero int out; 41d1157ca4SOskar Andero int in; 42d1157ca4SOskar Andero } VersatileI2CState; 43d1157ca4SOskar Andero 44faa1bdfaSPhilippe Mathieu-Daudé REG32(CONTROL_GET, 0) 45faa1bdfaSPhilippe Mathieu-Daudé REG32(CONTROL_SET, 0) 46faa1bdfaSPhilippe Mathieu-Daudé REG32(CONTROL_CLR, 4) 47faa1bdfaSPhilippe Mathieu-Daudé 48cfcfbae0SPhilippe Mathieu-Daudé #define SCL BIT(0) 49cfcfbae0SPhilippe Mathieu-Daudé #define SDA BIT(1) 50cfcfbae0SPhilippe Mathieu-Daudé 51a8170e5eSAvi Kivity static uint64_t versatile_i2c_read(void *opaque, hwaddr offset, 52d1157ca4SOskar Andero unsigned size) 53d1157ca4SOskar Andero { 54d1157ca4SOskar Andero VersatileI2CState *s = (VersatileI2CState *)opaque; 55d1157ca4SOskar Andero 56faa1bdfaSPhilippe Mathieu-Daudé switch (offset) { 57faa1bdfaSPhilippe Mathieu-Daudé case A_CONTROL_SET: 58d1157ca4SOskar Andero return (s->out & 1) | (s->in << 1); 59faa1bdfaSPhilippe Mathieu-Daudé default: 605170d661SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 615170d661SPeter Maydell "%s: Bad offset 0x%x\n", __func__, (int)offset); 62d1157ca4SOskar Andero return -1; 63d1157ca4SOskar Andero } 64d1157ca4SOskar Andero } 65d1157ca4SOskar Andero 66a8170e5eSAvi Kivity static void versatile_i2c_write(void *opaque, hwaddr offset, 67d1157ca4SOskar Andero uint64_t value, unsigned size) 68d1157ca4SOskar Andero { 69d1157ca4SOskar Andero VersatileI2CState *s = (VersatileI2CState *)opaque; 70d1157ca4SOskar Andero 71d1157ca4SOskar Andero switch (offset) { 72faa1bdfaSPhilippe Mathieu-Daudé case A_CONTROL_SET: 73d1157ca4SOskar Andero s->out |= value & 3; 74d1157ca4SOskar Andero break; 75faa1bdfaSPhilippe Mathieu-Daudé case A_CONTROL_CLR: 76d1157ca4SOskar Andero s->out &= ~value; 77d1157ca4SOskar Andero break; 78d1157ca4SOskar Andero default: 795170d661SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 805170d661SPeter Maydell "%s: Bad offset 0x%x\n", __func__, (int)offset); 81d1157ca4SOskar Andero } 82cfcfbae0SPhilippe Mathieu-Daudé bitbang_i2c_set(&s->bitbang, BITBANG_I2C_SCL, (s->out & SCL) != 0); 83cfcfbae0SPhilippe Mathieu-Daudé s->in = bitbang_i2c_set(&s->bitbang, BITBANG_I2C_SDA, (s->out & SDA) != 0); 84d1157ca4SOskar Andero } 85d1157ca4SOskar Andero 86d1157ca4SOskar Andero static const MemoryRegionOps versatile_i2c_ops = { 87d1157ca4SOskar Andero .read = versatile_i2c_read, 88d1157ca4SOskar Andero .write = versatile_i2c_write, 89d1157ca4SOskar Andero .endianness = DEVICE_NATIVE_ENDIAN, 90d1157ca4SOskar Andero }; 91d1157ca4SOskar Andero 928ce26fcdSxiaoqiang zhao static void versatile_i2c_init(Object *obj) 93d1157ca4SOskar Andero { 948ce26fcdSxiaoqiang zhao DeviceState *dev = DEVICE(obj); 958ce26fcdSxiaoqiang zhao VersatileI2CState *s = VERSATILE_I2C(obj); 968ce26fcdSxiaoqiang zhao SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 97a5c82852SAndreas Färber I2CBus *bus; 98d1157ca4SOskar Andero 9993e7f5f4SAndreas Färber bus = i2c_init_bus(dev, "i2c"); 10041742927SPeter Maydell bitbang_i2c_init(&s->bitbang, bus); 1018ce26fcdSxiaoqiang zhao memory_region_init_io(&s->iomem, obj, &versatile_i2c_ops, s, 102d1157ca4SOskar Andero "versatile_i2c", 0x1000); 10393e7f5f4SAndreas Färber sysbus_init_mmio(sbd, &s->iomem); 104d1157ca4SOskar Andero } 105d1157ca4SOskar Andero 106d1157ca4SOskar Andero static const TypeInfo versatile_i2c_info = { 10793e7f5f4SAndreas Färber .name = TYPE_VERSATILE_I2C, 108d1157ca4SOskar Andero .parent = TYPE_SYS_BUS_DEVICE, 109d1157ca4SOskar Andero .instance_size = sizeof(VersatileI2CState), 1108ce26fcdSxiaoqiang zhao .instance_init = versatile_i2c_init, 111d1157ca4SOskar Andero }; 112d1157ca4SOskar Andero 113d1157ca4SOskar Andero static void versatile_i2c_register_types(void) 114d1157ca4SOskar Andero { 115d1157ca4SOskar Andero type_register_static(&versatile_i2c_info); 116d1157ca4SOskar Andero } 117d1157ca4SOskar Andero 118d1157ca4SOskar Andero type_init(versatile_i2c_register_types) 119