xref: /qemu/hw/i2c/arm_sbcon_i2c.c (revision 93e7f5f42d0d3663acb94b24c8a9a329b5b13917)
1d1157ca4SOskar Andero /*
2d1157ca4SOskar Andero  * ARM Versatile I2C controller
3d1157ca4SOskar Andero  *
4d1157ca4SOskar Andero  * Copyright (c) 2006-2007 CodeSourcery.
5d1157ca4SOskar Andero  * Copyright (c) 2012 Oskar Andero <oskar.andero@gmail.com>
6d1157ca4SOskar Andero  *
7d1157ca4SOskar Andero  * This file is derived from hw/realview.c by Paul Brook
8d1157ca4SOskar Andero  *
9d1157ca4SOskar Andero  * This program is free software; you can redistribute it and/or
10d1157ca4SOskar Andero  * modify it under the terms of the GNU General Public License
11d1157ca4SOskar Andero  * as published by the Free Software Foundation; either version 2
12d1157ca4SOskar Andero  * of the License, or (at your option) any later version.
13d1157ca4SOskar Andero  *
14d1157ca4SOskar Andero  * This program is distributed in the hope that it will be useful,
15d1157ca4SOskar Andero  * but WITHOUT ANY WARRANTY; without even the implied warranty of
16d1157ca4SOskar Andero  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
17d1157ca4SOskar Andero  * GNU General Public License for more details.
18d1157ca4SOskar Andero  *
19d1157ca4SOskar Andero  * You should have received a copy of the GNU General Public License
20d1157ca4SOskar Andero  * along with this program; if not, see <http://www.gnu.org/licenses/>.
21d1157ca4SOskar Andero  *
22d1157ca4SOskar Andero  */
23d1157ca4SOskar Andero 
2483c9f4caSPaolo Bonzini #include "hw/sysbus.h"
2547b43a1fSPaolo Bonzini #include "bitbang_i2c.h"
26d1157ca4SOskar Andero 
2793e7f5f4SAndreas Färber #define TYPE_VERSATILE_I2C "versatile_i2c"
2893e7f5f4SAndreas Färber #define VERSATILE_I2C(obj) \
2993e7f5f4SAndreas Färber     OBJECT_CHECK(VersatileI2CState, (obj), TYPE_VERSATILE_I2C)
3093e7f5f4SAndreas Färber 
3193e7f5f4SAndreas Färber typedef struct VersatileI2CState {
3293e7f5f4SAndreas Färber     SysBusDevice parent_obj;
3393e7f5f4SAndreas Färber 
34d1157ca4SOskar Andero     MemoryRegion iomem;
35d1157ca4SOskar Andero     bitbang_i2c_interface *bitbang;
36d1157ca4SOskar Andero     int out;
37d1157ca4SOskar Andero     int in;
38d1157ca4SOskar Andero } VersatileI2CState;
39d1157ca4SOskar Andero 
40a8170e5eSAvi Kivity static uint64_t versatile_i2c_read(void *opaque, hwaddr offset,
41d1157ca4SOskar Andero                                    unsigned size)
42d1157ca4SOskar Andero {
43d1157ca4SOskar Andero     VersatileI2CState *s = (VersatileI2CState *)opaque;
44d1157ca4SOskar Andero 
45d1157ca4SOskar Andero     if (offset == 0) {
46d1157ca4SOskar Andero         return (s->out & 1) | (s->in << 1);
47d1157ca4SOskar Andero     } else {
485170d661SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
495170d661SPeter Maydell                       "%s: Bad offset 0x%x\n", __func__, (int)offset);
50d1157ca4SOskar Andero         return -1;
51d1157ca4SOskar Andero     }
52d1157ca4SOskar Andero }
53d1157ca4SOskar Andero 
54a8170e5eSAvi Kivity static void versatile_i2c_write(void *opaque, hwaddr offset,
55d1157ca4SOskar Andero                                 uint64_t value, unsigned size)
56d1157ca4SOskar Andero {
57d1157ca4SOskar Andero     VersatileI2CState *s = (VersatileI2CState *)opaque;
58d1157ca4SOskar Andero 
59d1157ca4SOskar Andero     switch (offset) {
60d1157ca4SOskar Andero     case 0:
61d1157ca4SOskar Andero         s->out |= value & 3;
62d1157ca4SOskar Andero         break;
63d1157ca4SOskar Andero     case 4:
64d1157ca4SOskar Andero         s->out &= ~value;
65d1157ca4SOskar Andero         break;
66d1157ca4SOskar Andero     default:
675170d661SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
685170d661SPeter Maydell                       "%s: Bad offset 0x%x\n", __func__, (int)offset);
69d1157ca4SOskar Andero     }
70d1157ca4SOskar Andero     bitbang_i2c_set(s->bitbang, BITBANG_I2C_SCL, (s->out & 1) != 0);
71d1157ca4SOskar Andero     s->in = bitbang_i2c_set(s->bitbang, BITBANG_I2C_SDA, (s->out & 2) != 0);
72d1157ca4SOskar Andero }
73d1157ca4SOskar Andero 
74d1157ca4SOskar Andero static const MemoryRegionOps versatile_i2c_ops = {
75d1157ca4SOskar Andero     .read = versatile_i2c_read,
76d1157ca4SOskar Andero     .write = versatile_i2c_write,
77d1157ca4SOskar Andero     .endianness = DEVICE_NATIVE_ENDIAN,
78d1157ca4SOskar Andero };
79d1157ca4SOskar Andero 
8093e7f5f4SAndreas Färber static int versatile_i2c_init(SysBusDevice *sbd)
81d1157ca4SOskar Andero {
8293e7f5f4SAndreas Färber     DeviceState *dev = DEVICE(sbd);
8393e7f5f4SAndreas Färber     VersatileI2CState *s = VERSATILE_I2C(dev);
84d1157ca4SOskar Andero     i2c_bus *bus;
85d1157ca4SOskar Andero 
8693e7f5f4SAndreas Färber     bus = i2c_init_bus(dev, "i2c");
87d1157ca4SOskar Andero     s->bitbang = bitbang_i2c_init(bus);
881437c94bSPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &versatile_i2c_ops, s,
89d1157ca4SOskar Andero                           "versatile_i2c", 0x1000);
9093e7f5f4SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
91d1157ca4SOskar Andero     return 0;
92d1157ca4SOskar Andero }
93d1157ca4SOskar Andero 
94d1157ca4SOskar Andero static void versatile_i2c_class_init(ObjectClass *klass, void *data)
95d1157ca4SOskar Andero {
96d1157ca4SOskar Andero     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
97d1157ca4SOskar Andero 
98d1157ca4SOskar Andero     k->init = versatile_i2c_init;
99d1157ca4SOskar Andero }
100d1157ca4SOskar Andero 
101d1157ca4SOskar Andero static const TypeInfo versatile_i2c_info = {
10293e7f5f4SAndreas Färber     .name          = TYPE_VERSATILE_I2C,
103d1157ca4SOskar Andero     .parent        = TYPE_SYS_BUS_DEVICE,
104d1157ca4SOskar Andero     .instance_size = sizeof(VersatileI2CState),
105d1157ca4SOskar Andero     .class_init    = versatile_i2c_class_init,
106d1157ca4SOskar Andero };
107d1157ca4SOskar Andero 
108d1157ca4SOskar Andero static void versatile_i2c_register_types(void)
109d1157ca4SOskar Andero {
110d1157ca4SOskar Andero     type_register_static(&versatile_i2c_info);
111d1157ca4SOskar Andero }
112d1157ca4SOskar Andero 
113d1157ca4SOskar Andero type_init(versatile_i2c_register_types)
114