1d1157ca4SOskar Andero /* 2d1157ca4SOskar Andero * ARM Versatile I2C controller 3d1157ca4SOskar Andero * 4d1157ca4SOskar Andero * Copyright (c) 2006-2007 CodeSourcery. 5d1157ca4SOskar Andero * Copyright (c) 2012 Oskar Andero <oskar.andero@gmail.com> 6d1157ca4SOskar Andero * 7d1157ca4SOskar Andero * This file is derived from hw/realview.c by Paul Brook 8d1157ca4SOskar Andero * 9d1157ca4SOskar Andero * This program is free software; you can redistribute it and/or 10d1157ca4SOskar Andero * modify it under the terms of the GNU General Public License 11d1157ca4SOskar Andero * as published by the Free Software Foundation; either version 2 12d1157ca4SOskar Andero * of the License, or (at your option) any later version. 13d1157ca4SOskar Andero * 14d1157ca4SOskar Andero * This program is distributed in the hope that it will be useful, 15d1157ca4SOskar Andero * but WITHOUT ANY WARRANTY; without even the implied warranty of 16d1157ca4SOskar Andero * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17d1157ca4SOskar Andero * GNU General Public License for more details. 18d1157ca4SOskar Andero * 19d1157ca4SOskar Andero * You should have received a copy of the GNU General Public License 20d1157ca4SOskar Andero * along with this program; if not, see <http://www.gnu.org/licenses/>. 21d1157ca4SOskar Andero * 22d1157ca4SOskar Andero */ 23d1157ca4SOskar Andero 2483c9f4caSPaolo Bonzini #include "hw/sysbus.h" 2547b43a1fSPaolo Bonzini #include "bitbang_i2c.h" 26d1157ca4SOskar Andero 27d1157ca4SOskar Andero typedef struct { 28d1157ca4SOskar Andero SysBusDevice busdev; 29d1157ca4SOskar Andero MemoryRegion iomem; 30d1157ca4SOskar Andero bitbang_i2c_interface *bitbang; 31d1157ca4SOskar Andero int out; 32d1157ca4SOskar Andero int in; 33d1157ca4SOskar Andero } VersatileI2CState; 34d1157ca4SOskar Andero 35a8170e5eSAvi Kivity static uint64_t versatile_i2c_read(void *opaque, hwaddr offset, 36d1157ca4SOskar Andero unsigned size) 37d1157ca4SOskar Andero { 38d1157ca4SOskar Andero VersatileI2CState *s = (VersatileI2CState *)opaque; 39d1157ca4SOskar Andero 40d1157ca4SOskar Andero if (offset == 0) { 41d1157ca4SOskar Andero return (s->out & 1) | (s->in << 1); 42d1157ca4SOskar Andero } else { 435170d661SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 445170d661SPeter Maydell "%s: Bad offset 0x%x\n", __func__, (int)offset); 45d1157ca4SOskar Andero return -1; 46d1157ca4SOskar Andero } 47d1157ca4SOskar Andero } 48d1157ca4SOskar Andero 49a8170e5eSAvi Kivity static void versatile_i2c_write(void *opaque, hwaddr offset, 50d1157ca4SOskar Andero uint64_t value, unsigned size) 51d1157ca4SOskar Andero { 52d1157ca4SOskar Andero VersatileI2CState *s = (VersatileI2CState *)opaque; 53d1157ca4SOskar Andero 54d1157ca4SOskar Andero switch (offset) { 55d1157ca4SOskar Andero case 0: 56d1157ca4SOskar Andero s->out |= value & 3; 57d1157ca4SOskar Andero break; 58d1157ca4SOskar Andero case 4: 59d1157ca4SOskar Andero s->out &= ~value; 60d1157ca4SOskar Andero break; 61d1157ca4SOskar Andero default: 625170d661SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 635170d661SPeter Maydell "%s: Bad offset 0x%x\n", __func__, (int)offset); 64d1157ca4SOskar Andero } 65d1157ca4SOskar Andero bitbang_i2c_set(s->bitbang, BITBANG_I2C_SCL, (s->out & 1) != 0); 66d1157ca4SOskar Andero s->in = bitbang_i2c_set(s->bitbang, BITBANG_I2C_SDA, (s->out & 2) != 0); 67d1157ca4SOskar Andero } 68d1157ca4SOskar Andero 69d1157ca4SOskar Andero static const MemoryRegionOps versatile_i2c_ops = { 70d1157ca4SOskar Andero .read = versatile_i2c_read, 71d1157ca4SOskar Andero .write = versatile_i2c_write, 72d1157ca4SOskar Andero .endianness = DEVICE_NATIVE_ENDIAN, 73d1157ca4SOskar Andero }; 74d1157ca4SOskar Andero 75d1157ca4SOskar Andero static int versatile_i2c_init(SysBusDevice *dev) 76d1157ca4SOskar Andero { 77d1157ca4SOskar Andero VersatileI2CState *s = FROM_SYSBUS(VersatileI2CState, dev); 78d1157ca4SOskar Andero i2c_bus *bus; 79d1157ca4SOskar Andero 80d1157ca4SOskar Andero bus = i2c_init_bus(&dev->qdev, "i2c"); 81d1157ca4SOskar Andero s->bitbang = bitbang_i2c_init(bus); 821437c94bSPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &versatile_i2c_ops, s, 83d1157ca4SOskar Andero "versatile_i2c", 0x1000); 84d1157ca4SOskar Andero sysbus_init_mmio(dev, &s->iomem); 85d1157ca4SOskar Andero return 0; 86d1157ca4SOskar Andero } 87d1157ca4SOskar Andero 88d1157ca4SOskar Andero static void versatile_i2c_class_init(ObjectClass *klass, void *data) 89d1157ca4SOskar Andero { 90d1157ca4SOskar Andero SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 91d1157ca4SOskar Andero 92d1157ca4SOskar Andero k->init = versatile_i2c_init; 93d1157ca4SOskar Andero } 94d1157ca4SOskar Andero 95d1157ca4SOskar Andero static const TypeInfo versatile_i2c_info = { 96d1157ca4SOskar Andero .name = "versatile_i2c", 97d1157ca4SOskar Andero .parent = TYPE_SYS_BUS_DEVICE, 98d1157ca4SOskar Andero .instance_size = sizeof(VersatileI2CState), 99d1157ca4SOskar Andero .class_init = versatile_i2c_class_init, 100d1157ca4SOskar Andero }; 101d1157ca4SOskar Andero 102d1157ca4SOskar Andero static void versatile_i2c_register_types(void) 103d1157ca4SOskar Andero { 104d1157ca4SOskar Andero type_register_static(&versatile_i2c_info); 105d1157ca4SOskar Andero } 106d1157ca4SOskar Andero 107d1157ca4SOskar Andero type_init(versatile_i2c_register_types) 108