xref: /qemu/hw/i2c/arm_sbcon_i2c.c (revision 500a64d82b4cb533bcacaaadcf998c906e52a80a)
1d1157ca4SOskar Andero /*
2f61c3fb5SPhilippe Mathieu-Daudé  * ARM SBCon two-wire serial bus interface (I2C bitbang)
3f61c3fb5SPhilippe Mathieu-Daudé  * a.k.a. ARM Versatile I2C controller
4d1157ca4SOskar Andero  *
5d1157ca4SOskar Andero  * Copyright (c) 2006-2007 CodeSourcery.
6d1157ca4SOskar Andero  * Copyright (c) 2012 Oskar Andero <oskar.andero@gmail.com>
7d1157ca4SOskar Andero  *
8d1157ca4SOskar Andero  * This file is derived from hw/realview.c by Paul Brook
9d1157ca4SOskar Andero  *
10d1157ca4SOskar Andero  * This program is free software; you can redistribute it and/or
11d1157ca4SOskar Andero  * modify it under the terms of the GNU General Public License
12d1157ca4SOskar Andero  * as published by the Free Software Foundation; either version 2
13d1157ca4SOskar Andero  * of the License, or (at your option) any later version.
14d1157ca4SOskar Andero  *
15d1157ca4SOskar Andero  * This program is distributed in the hope that it will be useful,
16d1157ca4SOskar Andero  * but WITHOUT ANY WARRANTY; without even the implied warranty of
17d1157ca4SOskar Andero  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
18d1157ca4SOskar Andero  * GNU General Public License for more details.
19d1157ca4SOskar Andero  *
20d1157ca4SOskar Andero  * You should have received a copy of the GNU General Public License
21d1157ca4SOskar Andero  * along with this program; if not, see <http://www.gnu.org/licenses/>.
22d1157ca4SOskar Andero  *
23d1157ca4SOskar Andero  */
24d1157ca4SOskar Andero 
258ef94f0bSPeter Maydell #include "qemu/osdep.h"
26f61c3fb5SPhilippe Mathieu-Daudé #include "hw/i2c/arm_sbcon_i2c.h"
27faa1bdfaSPhilippe Mathieu-Daudé #include "hw/registerfields.h"
2803dd024fSPaolo Bonzini #include "qemu/log.h"
290b8fa32fSMarkus Armbruster #include "qemu/module.h"
30db1015e9SEduardo Habkost #include "qom/object.h"
31d1157ca4SOskar Andero 
32d1157ca4SOskar Andero 
33faa1bdfaSPhilippe Mathieu-Daudé REG32(CONTROL_GET, 0)
34faa1bdfaSPhilippe Mathieu-Daudé REG32(CONTROL_SET, 0)
35faa1bdfaSPhilippe Mathieu-Daudé REG32(CONTROL_CLR, 4)
36faa1bdfaSPhilippe Mathieu-Daudé 
37cfcfbae0SPhilippe Mathieu-Daudé #define SCL BIT(0)
38cfcfbae0SPhilippe Mathieu-Daudé #define SDA BIT(1)
39cfcfbae0SPhilippe Mathieu-Daudé 
arm_sbcon_i2c_read(void * opaque,hwaddr offset,unsigned size)40*500a64d8SPhilippe Mathieu-Daudé static uint64_t arm_sbcon_i2c_read(void *opaque, hwaddr offset,
41d1157ca4SOskar Andero                                    unsigned size)
42d1157ca4SOskar Andero {
4392518611SPhilippe Mathieu-Daudé     ArmSbconI2CState *s = opaque;
44d1157ca4SOskar Andero 
45faa1bdfaSPhilippe Mathieu-Daudé     switch (offset) {
46faa1bdfaSPhilippe Mathieu-Daudé     case A_CONTROL_SET:
47d1157ca4SOskar Andero         return (s->out & 1) | (s->in << 1);
48faa1bdfaSPhilippe Mathieu-Daudé     default:
495170d661SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
505170d661SPeter Maydell                       "%s: Bad offset 0x%x\n", __func__, (int)offset);
51d1157ca4SOskar Andero         return -1;
52d1157ca4SOskar Andero     }
53d1157ca4SOskar Andero }
54d1157ca4SOskar Andero 
arm_sbcon_i2c_write(void * opaque,hwaddr offset,uint64_t value,unsigned size)55*500a64d8SPhilippe Mathieu-Daudé static void arm_sbcon_i2c_write(void *opaque, hwaddr offset,
56d1157ca4SOskar Andero                                 uint64_t value, unsigned size)
57d1157ca4SOskar Andero {
5892518611SPhilippe Mathieu-Daudé     ArmSbconI2CState *s = opaque;
59d1157ca4SOskar Andero 
60d1157ca4SOskar Andero     switch (offset) {
61faa1bdfaSPhilippe Mathieu-Daudé     case A_CONTROL_SET:
62d1157ca4SOskar Andero         s->out |= value & 3;
63d1157ca4SOskar Andero         break;
64faa1bdfaSPhilippe Mathieu-Daudé     case A_CONTROL_CLR:
65d1157ca4SOskar Andero         s->out &= ~value;
66d1157ca4SOskar Andero         break;
67d1157ca4SOskar Andero     default:
685170d661SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
695170d661SPeter Maydell                       "%s: Bad offset 0x%x\n", __func__, (int)offset);
70d1157ca4SOskar Andero     }
71cfcfbae0SPhilippe Mathieu-Daudé     bitbang_i2c_set(&s->bitbang, BITBANG_I2C_SCL, (s->out & SCL) != 0);
72cfcfbae0SPhilippe Mathieu-Daudé     s->in = bitbang_i2c_set(&s->bitbang, BITBANG_I2C_SDA, (s->out & SDA) != 0);
73d1157ca4SOskar Andero }
74d1157ca4SOskar Andero 
75*500a64d8SPhilippe Mathieu-Daudé static const MemoryRegionOps arm_sbcon_i2c_ops = {
76*500a64d8SPhilippe Mathieu-Daudé     .read = arm_sbcon_i2c_read,
77*500a64d8SPhilippe Mathieu-Daudé     .write = arm_sbcon_i2c_write,
78d1157ca4SOskar Andero     .endianness = DEVICE_NATIVE_ENDIAN,
79d1157ca4SOskar Andero };
80d1157ca4SOskar Andero 
arm_sbcon_i2c_init(Object * obj)81*500a64d8SPhilippe Mathieu-Daudé static void arm_sbcon_i2c_init(Object *obj)
82d1157ca4SOskar Andero {
838ce26fcdSxiaoqiang zhao     DeviceState *dev = DEVICE(obj);
84f6cf2eb8SPhilippe Mathieu-Daudé     ArmSbconI2CState *s = ARM_SBCON_I2C(obj);
858ce26fcdSxiaoqiang zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
86a5c82852SAndreas Färber     I2CBus *bus;
87d1157ca4SOskar Andero 
8893e7f5f4SAndreas Färber     bus = i2c_init_bus(dev, "i2c");
8941742927SPeter Maydell     bitbang_i2c_init(&s->bitbang, bus);
90*500a64d8SPhilippe Mathieu-Daudé     memory_region_init_io(&s->iomem, obj, &arm_sbcon_i2c_ops, s,
91f61c3fb5SPhilippe Mathieu-Daudé                           "arm_sbcon_i2c", 0x1000);
9293e7f5f4SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
93d1157ca4SOskar Andero }
94d1157ca4SOskar Andero 
95*500a64d8SPhilippe Mathieu-Daudé static const TypeInfo arm_sbcon_i2c_info = {
96550da1ccSPhilippe Mathieu-Daudé     .name          = TYPE_ARM_SBCON_I2C,
97d1157ca4SOskar Andero     .parent        = TYPE_SYS_BUS_DEVICE,
9892518611SPhilippe Mathieu-Daudé     .instance_size = sizeof(ArmSbconI2CState),
99*500a64d8SPhilippe Mathieu-Daudé     .instance_init = arm_sbcon_i2c_init,
100d1157ca4SOskar Andero };
101d1157ca4SOskar Andero 
arm_sbcon_i2c_register_types(void)102*500a64d8SPhilippe Mathieu-Daudé static void arm_sbcon_i2c_register_types(void)
103d1157ca4SOskar Andero {
104*500a64d8SPhilippe Mathieu-Daudé     type_register_static(&arm_sbcon_i2c_info);
105d1157ca4SOskar Andero }
106d1157ca4SOskar Andero 
107*500a64d8SPhilippe Mathieu-Daudé type_init(arm_sbcon_i2c_register_types)
108