xref: /qemu/hw/gpio/pl061.c (revision e24a9f6a595cc4502b67046ea3860cae2be15b71)
19ee6e8bbSpbrook /*
29ee6e8bbSpbrook  * Arm PrimeCell PL061 General Purpose IO with additional
39ee6e8bbSpbrook  * Luminary Micro Stellaris bits.
49ee6e8bbSpbrook  *
59ee6e8bbSpbrook  * Copyright (c) 2007 CodeSourcery.
69ee6e8bbSpbrook  * Written by Paul Brook
79ee6e8bbSpbrook  *
88e31bf38SMatthew Fernandez  * This code is licensed under the GPL.
99ee6e8bbSpbrook  */
109ee6e8bbSpbrook 
118ef94f0bSPeter Maydell #include "qemu/osdep.h"
1264552b6bSMarkus Armbruster #include "hw/irq.h"
1383c9f4caSPaolo Bonzini #include "hw/sysbus.h"
14d6454270SMarkus Armbruster #include "migration/vmstate.h"
1503dd024fSPaolo Bonzini #include "qemu/log.h"
160b8fa32fSMarkus Armbruster #include "qemu/module.h"
17db1015e9SEduardo Habkost #include "qom/object.h"
18102d7d1fSPeter Maydell #include "trace.h"
199ee6e8bbSpbrook 
209ee6e8bbSpbrook static const uint8_t pl061_id[12] =
217063f49fSPeter Maydell   { 0x00, 0x00, 0x00, 0x00, 0x61, 0x10, 0x04, 0x00, 0x0d, 0xf0, 0x05, 0xb1 };
227063f49fSPeter Maydell static const uint8_t pl061_id_luminary[12] =
239ee6e8bbSpbrook   { 0x00, 0x00, 0x00, 0x00, 0x61, 0x00, 0x18, 0x01, 0x0d, 0xf0, 0x05, 0xb1 };
249ee6e8bbSpbrook 
25692a76d1SAndreas Färber #define TYPE_PL061 "pl061"
268063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(PL061State, PL061)
27692a76d1SAndreas Färber 
28faf58e53SGeert Uytterhoeven #define N_GPIOS 8
29faf58e53SGeert Uytterhoeven 
30db1015e9SEduardo Habkost struct PL061State {
31692a76d1SAndreas Färber     SysBusDevice parent_obj;
32692a76d1SAndreas Färber 
333cf89f8aSAvi Kivity     MemoryRegion iomem;
34a35faa94SPeter Maydell     uint32_t locked;
35a35faa94SPeter Maydell     uint32_t data;
36bfb27e60SColin Leitner     uint32_t old_out_data;
37bfb27e60SColin Leitner     uint32_t old_in_data;
38a35faa94SPeter Maydell     uint32_t dir;
39a35faa94SPeter Maydell     uint32_t isense;
40a35faa94SPeter Maydell     uint32_t ibe;
41a35faa94SPeter Maydell     uint32_t iev;
42a35faa94SPeter Maydell     uint32_t im;
43a35faa94SPeter Maydell     uint32_t istate;
44a35faa94SPeter Maydell     uint32_t afsel;
45a35faa94SPeter Maydell     uint32_t dr2r;
46a35faa94SPeter Maydell     uint32_t dr4r;
47a35faa94SPeter Maydell     uint32_t dr8r;
48a35faa94SPeter Maydell     uint32_t odr;
49a35faa94SPeter Maydell     uint32_t pur;
50a35faa94SPeter Maydell     uint32_t pdr;
51a35faa94SPeter Maydell     uint32_t slr;
52a35faa94SPeter Maydell     uint32_t den;
53a35faa94SPeter Maydell     uint32_t cr;
54b3aaff11SPeter Maydell     uint32_t amsel;
559ee6e8bbSpbrook     qemu_irq irq;
56faf58e53SGeert Uytterhoeven     qemu_irq out[N_GPIOS];
577063f49fSPeter Maydell     const unsigned char *id;
58db1015e9SEduardo Habkost };
599ee6e8bbSpbrook 
60a35faa94SPeter Maydell static const VMStateDescription vmstate_pl061 = {
61a35faa94SPeter Maydell     .name = "pl061",
62c3a86b35SWei Huang     .version_id = 4,
63c3a86b35SWei Huang     .minimum_version_id = 4,
64a35faa94SPeter Maydell     .fields = (VMStateField[]) {
65ee663e96SAndreas Färber         VMSTATE_UINT32(locked, PL061State),
66ee663e96SAndreas Färber         VMSTATE_UINT32(data, PL061State),
67bfb27e60SColin Leitner         VMSTATE_UINT32(old_out_data, PL061State),
68bfb27e60SColin Leitner         VMSTATE_UINT32(old_in_data, PL061State),
69ee663e96SAndreas Färber         VMSTATE_UINT32(dir, PL061State),
70ee663e96SAndreas Färber         VMSTATE_UINT32(isense, PL061State),
71ee663e96SAndreas Färber         VMSTATE_UINT32(ibe, PL061State),
72ee663e96SAndreas Färber         VMSTATE_UINT32(iev, PL061State),
73ee663e96SAndreas Färber         VMSTATE_UINT32(im, PL061State),
74ee663e96SAndreas Färber         VMSTATE_UINT32(istate, PL061State),
75ee663e96SAndreas Färber         VMSTATE_UINT32(afsel, PL061State),
76ee663e96SAndreas Färber         VMSTATE_UINT32(dr2r, PL061State),
77ee663e96SAndreas Färber         VMSTATE_UINT32(dr4r, PL061State),
78ee663e96SAndreas Färber         VMSTATE_UINT32(dr8r, PL061State),
79ee663e96SAndreas Färber         VMSTATE_UINT32(odr, PL061State),
80ee663e96SAndreas Färber         VMSTATE_UINT32(pur, PL061State),
81ee663e96SAndreas Färber         VMSTATE_UINT32(pdr, PL061State),
82ee663e96SAndreas Färber         VMSTATE_UINT32(slr, PL061State),
83ee663e96SAndreas Färber         VMSTATE_UINT32(den, PL061State),
84ee663e96SAndreas Färber         VMSTATE_UINT32(cr, PL061State),
85ee663e96SAndreas Färber         VMSTATE_UINT32_V(amsel, PL061State, 2),
86a35faa94SPeter Maydell         VMSTATE_END_OF_LIST()
87a35faa94SPeter Maydell     }
88a35faa94SPeter Maydell };
89a35faa94SPeter Maydell 
90ee663e96SAndreas Färber static void pl061_update(PL061State *s)
919ee6e8bbSpbrook {
929ee6e8bbSpbrook     uint8_t changed;
939ee6e8bbSpbrook     uint8_t mask;
94775616c3Spbrook     uint8_t out;
959ee6e8bbSpbrook     int i;
969ee6e8bbSpbrook 
97102d7d1fSPeter Maydell     trace_pl061_update(DEVICE(s)->canonical_path, s->dir, s->data);
98bfb27e60SColin Leitner 
99775616c3Spbrook     /* Outputs float high.  */
100775616c3Spbrook     /* FIXME: This is board dependent.  */
101775616c3Spbrook     out = (s->data & s->dir) | ~s->dir;
102bfb27e60SColin Leitner     changed = s->old_out_data ^ out;
103bfb27e60SColin Leitner     if (changed) {
104bfb27e60SColin Leitner         s->old_out_data = out;
105faf58e53SGeert Uytterhoeven         for (i = 0; i < N_GPIOS; i++) {
1069ee6e8bbSpbrook             mask = 1 << i;
107b78c2b3aSPeter Maydell             if (changed & mask) {
108102d7d1fSPeter Maydell                 int level = (out & mask) != 0;
109102d7d1fSPeter Maydell                 trace_pl061_set_output(DEVICE(s)->canonical_path, i, level);
110102d7d1fSPeter Maydell                 qemu_set_irq(s->out[i], level);
1119ee6e8bbSpbrook             }
1129ee6e8bbSpbrook         }
113bfb27e60SColin Leitner     }
1149ee6e8bbSpbrook 
115bfb27e60SColin Leitner     /* Inputs */
116bfb27e60SColin Leitner     changed = (s->old_in_data ^ s->data) & ~s->dir;
117bfb27e60SColin Leitner     if (changed) {
118bfb27e60SColin Leitner         s->old_in_data = s->data;
119faf58e53SGeert Uytterhoeven         for (i = 0; i < N_GPIOS; i++) {
120bfb27e60SColin Leitner             mask = 1 << i;
121bfb27e60SColin Leitner             if (changed & mask) {
122102d7d1fSPeter Maydell                 trace_pl061_input_change(DEVICE(s)->canonical_path, i,
123102d7d1fSPeter Maydell                                          (s->data & mask) != 0);
124bfb27e60SColin Leitner 
125bfb27e60SColin Leitner                 if (!(s->isense & mask)) {
126bfb27e60SColin Leitner                     /* Edge interrupt */
127bfb27e60SColin Leitner                     if (s->ibe & mask) {
128bfb27e60SColin Leitner                         /* Any edge triggers the interrupt */
129bfb27e60SColin Leitner                         s->istate |= mask;
130bfb27e60SColin Leitner                     } else {
131bfb27e60SColin Leitner                         /* Edge is selected by IEV */
132bfb27e60SColin Leitner                         s->istate |= ~(s->data ^ s->iev) & mask;
133bfb27e60SColin Leitner                     }
134bfb27e60SColin Leitner                 }
135bfb27e60SColin Leitner             }
136bfb27e60SColin Leitner         }
137bfb27e60SColin Leitner     }
138bfb27e60SColin Leitner 
139bfb27e60SColin Leitner     /* Level interrupt */
140bfb27e60SColin Leitner     s->istate |= ~(s->data ^ s->iev) & s->isense;
141bfb27e60SColin Leitner 
142102d7d1fSPeter Maydell     trace_pl061_update_istate(DEVICE(s)->canonical_path,
143102d7d1fSPeter Maydell                               s->istate, s->im, (s->istate & s->im) != 0);
144bfb27e60SColin Leitner 
145bfb27e60SColin Leitner     qemu_set_irq(s->irq, (s->istate & s->im) != 0);
1469ee6e8bbSpbrook }
1479ee6e8bbSpbrook 
148a8170e5eSAvi Kivity static uint64_t pl061_read(void *opaque, hwaddr offset,
1493cf89f8aSAvi Kivity                            unsigned size)
1509ee6e8bbSpbrook {
151ee663e96SAndreas Färber     PL061State *s = (PL061State *)opaque;
1529ee6e8bbSpbrook 
1539ee6e8bbSpbrook     switch (offset) {
154*e24a9f6aSPeter Maydell     case 0x0 ... 0x3ff: /* Data */
155*e24a9f6aSPeter Maydell         return s->data & (offset >> 2);
1569ee6e8bbSpbrook     case 0x400: /* Direction */
1579ee6e8bbSpbrook         return s->dir;
1589ee6e8bbSpbrook     case 0x404: /* Interrupt sense */
1599ee6e8bbSpbrook         return s->isense;
1609ee6e8bbSpbrook     case 0x408: /* Interrupt both edges */
1619ee6e8bbSpbrook         return s->ibe;
162ff2712baSStefan Weil     case 0x40c: /* Interrupt event */
1639ee6e8bbSpbrook         return s->iev;
1649ee6e8bbSpbrook     case 0x410: /* Interrupt mask */
1659ee6e8bbSpbrook         return s->im;
1669ee6e8bbSpbrook     case 0x414: /* Raw interrupt status */
1679ee6e8bbSpbrook         return s->istate;
1689ee6e8bbSpbrook     case 0x418: /* Masked interrupt status */
1690b2ff2ceSVictor CLEMENT         return s->istate & s->im;
1709ee6e8bbSpbrook     case 0x420: /* Alternate function select */
1719ee6e8bbSpbrook         return s->afsel;
1729ee6e8bbSpbrook     case 0x500: /* 2mA drive */
173*e24a9f6aSPeter Maydell         if (s->id != pl061_id_luminary) {
174*e24a9f6aSPeter Maydell             goto bad_offset;
175*e24a9f6aSPeter Maydell         }
1769ee6e8bbSpbrook         return s->dr2r;
1779ee6e8bbSpbrook     case 0x504: /* 4mA drive */
178*e24a9f6aSPeter Maydell         if (s->id != pl061_id_luminary) {
179*e24a9f6aSPeter Maydell             goto bad_offset;
180*e24a9f6aSPeter Maydell         }
1819ee6e8bbSpbrook         return s->dr4r;
1829ee6e8bbSpbrook     case 0x508: /* 8mA drive */
183*e24a9f6aSPeter Maydell         if (s->id != pl061_id_luminary) {
184*e24a9f6aSPeter Maydell             goto bad_offset;
185*e24a9f6aSPeter Maydell         }
1869ee6e8bbSpbrook         return s->dr8r;
1879ee6e8bbSpbrook     case 0x50c: /* Open drain */
188*e24a9f6aSPeter Maydell         if (s->id != pl061_id_luminary) {
189*e24a9f6aSPeter Maydell             goto bad_offset;
190*e24a9f6aSPeter Maydell         }
1919ee6e8bbSpbrook         return s->odr;
1929ee6e8bbSpbrook     case 0x510: /* Pull-up */
193*e24a9f6aSPeter Maydell         if (s->id != pl061_id_luminary) {
194*e24a9f6aSPeter Maydell             goto bad_offset;
195*e24a9f6aSPeter Maydell         }
1969ee6e8bbSpbrook         return s->pur;
1979ee6e8bbSpbrook     case 0x514: /* Pull-down */
198*e24a9f6aSPeter Maydell         if (s->id != pl061_id_luminary) {
199*e24a9f6aSPeter Maydell             goto bad_offset;
200*e24a9f6aSPeter Maydell         }
2019ee6e8bbSpbrook         return s->pdr;
2029ee6e8bbSpbrook     case 0x518: /* Slew rate control */
203*e24a9f6aSPeter Maydell         if (s->id != pl061_id_luminary) {
204*e24a9f6aSPeter Maydell             goto bad_offset;
205*e24a9f6aSPeter Maydell         }
2069ee6e8bbSpbrook         return s->slr;
2079ee6e8bbSpbrook     case 0x51c: /* Digital enable */
208*e24a9f6aSPeter Maydell         if (s->id != pl061_id_luminary) {
209*e24a9f6aSPeter Maydell             goto bad_offset;
210*e24a9f6aSPeter Maydell         }
2119ee6e8bbSpbrook         return s->den;
2129ee6e8bbSpbrook     case 0x520: /* Lock */
213*e24a9f6aSPeter Maydell         if (s->id != pl061_id_luminary) {
214*e24a9f6aSPeter Maydell             goto bad_offset;
215*e24a9f6aSPeter Maydell         }
2169ee6e8bbSpbrook         return s->locked;
2179ee6e8bbSpbrook     case 0x524: /* Commit */
218*e24a9f6aSPeter Maydell         if (s->id != pl061_id_luminary) {
219*e24a9f6aSPeter Maydell             goto bad_offset;
220*e24a9f6aSPeter Maydell         }
2219ee6e8bbSpbrook         return s->cr;
222b3aaff11SPeter Maydell     case 0x528: /* Analog mode select */
223*e24a9f6aSPeter Maydell         if (s->id != pl061_id_luminary) {
224*e24a9f6aSPeter Maydell             goto bad_offset;
22509aa3bf3SWei Huang         }
226*e24a9f6aSPeter Maydell         return s->amsel;
227*e24a9f6aSPeter Maydell     case 0xfd0 ... 0xfff: /* ID registers */
228*e24a9f6aSPeter Maydell         return s->id[(offset - 0xfd0) >> 2];
229*e24a9f6aSPeter Maydell     default:
230*e24a9f6aSPeter Maydell     bad_offset:
231abff909cSPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
232abff909cSPeter Maydell                       "pl061_read: Bad offset %x\n", (int)offset);
233*e24a9f6aSPeter Maydell         break;
234*e24a9f6aSPeter Maydell     }
2359ee6e8bbSpbrook     return 0;
2369ee6e8bbSpbrook }
2379ee6e8bbSpbrook 
238a8170e5eSAvi Kivity static void pl061_write(void *opaque, hwaddr offset,
2393cf89f8aSAvi Kivity                         uint64_t value, unsigned size)
2409ee6e8bbSpbrook {
241ee663e96SAndreas Färber     PL061State *s = (PL061State *)opaque;
2429ee6e8bbSpbrook     uint8_t mask;
2439ee6e8bbSpbrook 
244*e24a9f6aSPeter Maydell     switch (offset) {
245*e24a9f6aSPeter Maydell     case 0 ... 0x3ff:
2469ee6e8bbSpbrook         mask = (offset >> 2) & s->dir;
2479ee6e8bbSpbrook         s->data = (s->data & ~mask) | (value & mask);
2489ee6e8bbSpbrook         pl061_update(s);
2499ee6e8bbSpbrook         return;
2509ee6e8bbSpbrook     case 0x400: /* Direction */
251a35faa94SPeter Maydell         s->dir = value & 0xff;
2529ee6e8bbSpbrook         break;
2539ee6e8bbSpbrook     case 0x404: /* Interrupt sense */
254a35faa94SPeter Maydell         s->isense = value & 0xff;
2559ee6e8bbSpbrook         break;
2569ee6e8bbSpbrook     case 0x408: /* Interrupt both edges */
257a35faa94SPeter Maydell         s->ibe = value & 0xff;
2589ee6e8bbSpbrook         break;
259ff2712baSStefan Weil     case 0x40c: /* Interrupt event */
260a35faa94SPeter Maydell         s->iev = value & 0xff;
2619ee6e8bbSpbrook         break;
2629ee6e8bbSpbrook     case 0x410: /* Interrupt mask */
263a35faa94SPeter Maydell         s->im = value & 0xff;
2649ee6e8bbSpbrook         break;
2659ee6e8bbSpbrook     case 0x41c: /* Interrupt clear */
2669ee6e8bbSpbrook         s->istate &= ~value;
2679ee6e8bbSpbrook         break;
2689ee6e8bbSpbrook     case 0x420: /* Alternate function select */
2699ee6e8bbSpbrook         mask = s->cr;
2709ee6e8bbSpbrook         s->afsel = (s->afsel & ~mask) | (value & mask);
2719ee6e8bbSpbrook         break;
2729ee6e8bbSpbrook     case 0x500: /* 2mA drive */
273*e24a9f6aSPeter Maydell         if (s->id != pl061_id_luminary) {
274*e24a9f6aSPeter Maydell             goto bad_offset;
275*e24a9f6aSPeter Maydell         }
276a35faa94SPeter Maydell         s->dr2r = value & 0xff;
2779ee6e8bbSpbrook         break;
2789ee6e8bbSpbrook     case 0x504: /* 4mA drive */
279*e24a9f6aSPeter Maydell         if (s->id != pl061_id_luminary) {
280*e24a9f6aSPeter Maydell             goto bad_offset;
281*e24a9f6aSPeter Maydell         }
282a35faa94SPeter Maydell         s->dr4r = value & 0xff;
2839ee6e8bbSpbrook         break;
2849ee6e8bbSpbrook     case 0x508: /* 8mA drive */
285*e24a9f6aSPeter Maydell         if (s->id != pl061_id_luminary) {
286*e24a9f6aSPeter Maydell             goto bad_offset;
287*e24a9f6aSPeter Maydell         }
288a35faa94SPeter Maydell         s->dr8r = value & 0xff;
2899ee6e8bbSpbrook         break;
2909ee6e8bbSpbrook     case 0x50c: /* Open drain */
291*e24a9f6aSPeter Maydell         if (s->id != pl061_id_luminary) {
292*e24a9f6aSPeter Maydell             goto bad_offset;
293*e24a9f6aSPeter Maydell         }
294a35faa94SPeter Maydell         s->odr = value & 0xff;
2959ee6e8bbSpbrook         break;
2969ee6e8bbSpbrook     case 0x510: /* Pull-up */
297*e24a9f6aSPeter Maydell         if (s->id != pl061_id_luminary) {
298*e24a9f6aSPeter Maydell             goto bad_offset;
299*e24a9f6aSPeter Maydell         }
300a35faa94SPeter Maydell         s->pur = value & 0xff;
3019ee6e8bbSpbrook         break;
3029ee6e8bbSpbrook     case 0x514: /* Pull-down */
303*e24a9f6aSPeter Maydell         if (s->id != pl061_id_luminary) {
304*e24a9f6aSPeter Maydell             goto bad_offset;
305*e24a9f6aSPeter Maydell         }
306a35faa94SPeter Maydell         s->pdr = value & 0xff;
3079ee6e8bbSpbrook         break;
3089ee6e8bbSpbrook     case 0x518: /* Slew rate control */
309*e24a9f6aSPeter Maydell         if (s->id != pl061_id_luminary) {
310*e24a9f6aSPeter Maydell             goto bad_offset;
311*e24a9f6aSPeter Maydell         }
312a35faa94SPeter Maydell         s->slr = value & 0xff;
3139ee6e8bbSpbrook         break;
3149ee6e8bbSpbrook     case 0x51c: /* Digital enable */
315*e24a9f6aSPeter Maydell         if (s->id != pl061_id_luminary) {
316*e24a9f6aSPeter Maydell             goto bad_offset;
317*e24a9f6aSPeter Maydell         }
318a35faa94SPeter Maydell         s->den = value & 0xff;
3199ee6e8bbSpbrook         break;
3209ee6e8bbSpbrook     case 0x520: /* Lock */
321*e24a9f6aSPeter Maydell         if (s->id != pl061_id_luminary) {
322*e24a9f6aSPeter Maydell             goto bad_offset;
323*e24a9f6aSPeter Maydell         }
3249ee6e8bbSpbrook         s->locked = (value != 0xacce551);
3259ee6e8bbSpbrook         break;
3269ee6e8bbSpbrook     case 0x524: /* Commit */
327*e24a9f6aSPeter Maydell         if (s->id != pl061_id_luminary) {
328*e24a9f6aSPeter Maydell             goto bad_offset;
329*e24a9f6aSPeter Maydell         }
3309ee6e8bbSpbrook         if (!s->locked)
331a35faa94SPeter Maydell             s->cr = value & 0xff;
3329ee6e8bbSpbrook         break;
333b3aaff11SPeter Maydell     case 0x528:
334*e24a9f6aSPeter Maydell         if (s->id != pl061_id_luminary) {
335*e24a9f6aSPeter Maydell             goto bad_offset;
336*e24a9f6aSPeter Maydell         }
337b3aaff11SPeter Maydell         s->amsel = value & 0xff;
338b3aaff11SPeter Maydell         break;
3399ee6e8bbSpbrook     default:
340*e24a9f6aSPeter Maydell     bad_offset:
341*e24a9f6aSPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
342*e24a9f6aSPeter Maydell                       "pl061_write: Bad offset %x\n", (int)offset);
343*e24a9f6aSPeter Maydell         return;
3449ee6e8bbSpbrook     }
3459ee6e8bbSpbrook     pl061_update(s);
34609aa3bf3SWei Huang     return;
3479ee6e8bbSpbrook }
3489ee6e8bbSpbrook 
349b527db44SWei Huang static void pl061_reset(DeviceState *dev)
3509ee6e8bbSpbrook {
351b527db44SWei Huang     PL061State *s = PL061(dev);
352b527db44SWei Huang 
353b527db44SWei Huang     /* reset values from PL061 TRM, Stellaris LM3S5P31 & LM3S8962 Data Sheet */
354b527db44SWei Huang     s->data = 0;
355b527db44SWei Huang     s->old_out_data = 0;
356b527db44SWei Huang     s->old_in_data = 0;
357b527db44SWei Huang     s->dir = 0;
358b527db44SWei Huang     s->isense = 0;
359b527db44SWei Huang     s->ibe = 0;
360b527db44SWei Huang     s->iev = 0;
361b527db44SWei Huang     s->im = 0;
362b527db44SWei Huang     s->istate = 0;
363b527db44SWei Huang     s->afsel = 0;
364b527db44SWei Huang     s->dr2r = 0xff;
365b527db44SWei Huang     s->dr4r = 0;
366b527db44SWei Huang     s->dr8r = 0;
367b527db44SWei Huang     s->odr = 0;
368b527db44SWei Huang     s->pur = 0;
369b527db44SWei Huang     s->pdr = 0;
370b527db44SWei Huang     s->slr = 0;
371b527db44SWei Huang     s->den = 0;
3729ee6e8bbSpbrook     s->locked = 1;
3739ee6e8bbSpbrook     s->cr = 0xff;
374b527db44SWei Huang     s->amsel = 0;
3759ee6e8bbSpbrook }
3769ee6e8bbSpbrook 
3779596ebb7Spbrook static void pl061_set_irq(void * opaque, int irq, int level)
3789ee6e8bbSpbrook {
379ee663e96SAndreas Färber     PL061State *s = (PL061State *)opaque;
3809ee6e8bbSpbrook     uint8_t mask;
3819ee6e8bbSpbrook 
3829ee6e8bbSpbrook     mask = 1 << irq;
3839ee6e8bbSpbrook     if ((s->dir & mask) == 0) {
3849ee6e8bbSpbrook         s->data &= ~mask;
3859ee6e8bbSpbrook         if (level)
3869ee6e8bbSpbrook             s->data |= mask;
3879ee6e8bbSpbrook         pl061_update(s);
3889ee6e8bbSpbrook     }
3899ee6e8bbSpbrook }
3909ee6e8bbSpbrook 
3913cf89f8aSAvi Kivity static const MemoryRegionOps pl061_ops = {
3923cf89f8aSAvi Kivity     .read = pl061_read,
3933cf89f8aSAvi Kivity     .write = pl061_write,
3943cf89f8aSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
3959ee6e8bbSpbrook };
3969ee6e8bbSpbrook 
397692a76d1SAndreas Färber static void pl061_luminary_init(Object *obj)
3987063f49fSPeter Maydell {
399692a76d1SAndreas Färber     PL061State *s = PL061(obj);
400692a76d1SAndreas Färber 
401692a76d1SAndreas Färber     s->id = pl061_id_luminary;
4027063f49fSPeter Maydell }
4037063f49fSPeter Maydell 
404692a76d1SAndreas Färber static void pl061_init(Object *obj)
4057063f49fSPeter Maydell {
406692a76d1SAndreas Färber     PL061State *s = PL061(obj);
40709e6fb3eSxiaoqiang zhao     DeviceState *dev = DEVICE(obj);
40809e6fb3eSxiaoqiang zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
409692a76d1SAndreas Färber 
410692a76d1SAndreas Färber     s->id = pl061_id;
41109e6fb3eSxiaoqiang zhao 
41209e6fb3eSxiaoqiang zhao     memory_region_init_io(&s->iomem, obj, &pl061_ops, s, "pl061", 0x1000);
41309e6fb3eSxiaoqiang zhao     sysbus_init_mmio(sbd, &s->iomem);
41409e6fb3eSxiaoqiang zhao     sysbus_init_irq(sbd, &s->irq);
415faf58e53SGeert Uytterhoeven     qdev_init_gpio_in(dev, pl061_set_irq, N_GPIOS);
416faf58e53SGeert Uytterhoeven     qdev_init_gpio_out(dev, s->out, N_GPIOS);
4177063f49fSPeter Maydell }
4187063f49fSPeter Maydell 
419999e12bbSAnthony Liguori static void pl061_class_init(ObjectClass *klass, void *data)
420999e12bbSAnthony Liguori {
42139bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
422999e12bbSAnthony Liguori 
42339bffca2SAnthony Liguori     dc->vmsd = &vmstate_pl061;
424b527db44SWei Huang     dc->reset = &pl061_reset;
425999e12bbSAnthony Liguori }
426999e12bbSAnthony Liguori 
4278c43a6f0SAndreas Färber static const TypeInfo pl061_info = {
428692a76d1SAndreas Färber     .name          = TYPE_PL061,
42939bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
430ee663e96SAndreas Färber     .instance_size = sizeof(PL061State),
431692a76d1SAndreas Färber     .instance_init = pl061_init,
432999e12bbSAnthony Liguori     .class_init    = pl061_class_init,
433a35faa94SPeter Maydell };
434a35faa94SPeter Maydell 
4358c43a6f0SAndreas Färber static const TypeInfo pl061_luminary_info = {
436999e12bbSAnthony Liguori     .name          = "pl061_luminary",
437692a76d1SAndreas Färber     .parent        = TYPE_PL061,
438692a76d1SAndreas Färber     .instance_init = pl061_luminary_init,
439a35faa94SPeter Maydell };
440a35faa94SPeter Maydell 
44183f7d43aSAndreas Färber static void pl061_register_types(void)
44240905a6aSPaul Brook {
44339bffca2SAnthony Liguori     type_register_static(&pl061_info);
44439bffca2SAnthony Liguori     type_register_static(&pl061_luminary_info);
44540905a6aSPaul Brook }
44640905a6aSPaul Brook 
44783f7d43aSAndreas Färber type_init(pl061_register_types)
448