19ee6e8bbSpbrook /* 29ee6e8bbSpbrook * Arm PrimeCell PL061 General Purpose IO with additional 39ee6e8bbSpbrook * Luminary Micro Stellaris bits. 49ee6e8bbSpbrook * 59ee6e8bbSpbrook * Copyright (c) 2007 CodeSourcery. 69ee6e8bbSpbrook * Written by Paul Brook 79ee6e8bbSpbrook * 88e31bf38SMatthew Fernandez * This code is licensed under the GPL. 99ee6e8bbSpbrook */ 109ee6e8bbSpbrook 1183c9f4caSPaolo Bonzini #include "hw/sysbus.h" 129ee6e8bbSpbrook 139ee6e8bbSpbrook //#define DEBUG_PL061 1 149ee6e8bbSpbrook 159ee6e8bbSpbrook #ifdef DEBUG_PL061 16001faf32SBlue Swirl #define DPRINTF(fmt, ...) \ 17001faf32SBlue Swirl do { printf("pl061: " fmt , ## __VA_ARGS__); } while (0) 18001faf32SBlue Swirl #define BADF(fmt, ...) \ 19001faf32SBlue Swirl do { fprintf(stderr, "pl061: error: " fmt , ## __VA_ARGS__); exit(1);} while (0) 209ee6e8bbSpbrook #else 21001faf32SBlue Swirl #define DPRINTF(fmt, ...) do {} while(0) 22001faf32SBlue Swirl #define BADF(fmt, ...) \ 23001faf32SBlue Swirl do { fprintf(stderr, "pl061: error: " fmt , ## __VA_ARGS__);} while (0) 249ee6e8bbSpbrook #endif 259ee6e8bbSpbrook 269ee6e8bbSpbrook static const uint8_t pl061_id[12] = 277063f49fSPeter Maydell { 0x00, 0x00, 0x00, 0x00, 0x61, 0x10, 0x04, 0x00, 0x0d, 0xf0, 0x05, 0xb1 }; 287063f49fSPeter Maydell static const uint8_t pl061_id_luminary[12] = 299ee6e8bbSpbrook { 0x00, 0x00, 0x00, 0x00, 0x61, 0x00, 0x18, 0x01, 0x0d, 0xf0, 0x05, 0xb1 }; 309ee6e8bbSpbrook 31692a76d1SAndreas Färber #define TYPE_PL061 "pl061" 32692a76d1SAndreas Färber #define PL061(obj) OBJECT_CHECK(PL061State, (obj), TYPE_PL061) 33692a76d1SAndreas Färber 34ee663e96SAndreas Färber typedef struct PL061State { 35692a76d1SAndreas Färber SysBusDevice parent_obj; 36692a76d1SAndreas Färber 373cf89f8aSAvi Kivity MemoryRegion iomem; 38a35faa94SPeter Maydell uint32_t locked; 39a35faa94SPeter Maydell uint32_t data; 40*bfb27e60SColin Leitner uint32_t old_out_data; 41*bfb27e60SColin Leitner uint32_t old_in_data; 42a35faa94SPeter Maydell uint32_t dir; 43a35faa94SPeter Maydell uint32_t isense; 44a35faa94SPeter Maydell uint32_t ibe; 45a35faa94SPeter Maydell uint32_t iev; 46a35faa94SPeter Maydell uint32_t im; 47a35faa94SPeter Maydell uint32_t istate; 48a35faa94SPeter Maydell uint32_t afsel; 49a35faa94SPeter Maydell uint32_t dr2r; 50a35faa94SPeter Maydell uint32_t dr4r; 51a35faa94SPeter Maydell uint32_t dr8r; 52a35faa94SPeter Maydell uint32_t odr; 53a35faa94SPeter Maydell uint32_t pur; 54a35faa94SPeter Maydell uint32_t pdr; 55a35faa94SPeter Maydell uint32_t slr; 56a35faa94SPeter Maydell uint32_t den; 57a35faa94SPeter Maydell uint32_t cr; 58a35faa94SPeter Maydell uint32_t float_high; 59b3aaff11SPeter Maydell uint32_t amsel; 609ee6e8bbSpbrook qemu_irq irq; 619ee6e8bbSpbrook qemu_irq out[8]; 627063f49fSPeter Maydell const unsigned char *id; 63ee663e96SAndreas Färber } PL061State; 649ee6e8bbSpbrook 65a35faa94SPeter Maydell static const VMStateDescription vmstate_pl061 = { 66a35faa94SPeter Maydell .name = "pl061", 67*bfb27e60SColin Leitner .version_id = 3, 68*bfb27e60SColin Leitner .minimum_version_id = 3, 69a35faa94SPeter Maydell .fields = (VMStateField[]) { 70ee663e96SAndreas Färber VMSTATE_UINT32(locked, PL061State), 71ee663e96SAndreas Färber VMSTATE_UINT32(data, PL061State), 72*bfb27e60SColin Leitner VMSTATE_UINT32(old_out_data, PL061State), 73*bfb27e60SColin Leitner VMSTATE_UINT32(old_in_data, PL061State), 74ee663e96SAndreas Färber VMSTATE_UINT32(dir, PL061State), 75ee663e96SAndreas Färber VMSTATE_UINT32(isense, PL061State), 76ee663e96SAndreas Färber VMSTATE_UINT32(ibe, PL061State), 77ee663e96SAndreas Färber VMSTATE_UINT32(iev, PL061State), 78ee663e96SAndreas Färber VMSTATE_UINT32(im, PL061State), 79ee663e96SAndreas Färber VMSTATE_UINT32(istate, PL061State), 80ee663e96SAndreas Färber VMSTATE_UINT32(afsel, PL061State), 81ee663e96SAndreas Färber VMSTATE_UINT32(dr2r, PL061State), 82ee663e96SAndreas Färber VMSTATE_UINT32(dr4r, PL061State), 83ee663e96SAndreas Färber VMSTATE_UINT32(dr8r, PL061State), 84ee663e96SAndreas Färber VMSTATE_UINT32(odr, PL061State), 85ee663e96SAndreas Färber VMSTATE_UINT32(pur, PL061State), 86ee663e96SAndreas Färber VMSTATE_UINT32(pdr, PL061State), 87ee663e96SAndreas Färber VMSTATE_UINT32(slr, PL061State), 88ee663e96SAndreas Färber VMSTATE_UINT32(den, PL061State), 89ee663e96SAndreas Färber VMSTATE_UINT32(cr, PL061State), 90ee663e96SAndreas Färber VMSTATE_UINT32(float_high, PL061State), 91ee663e96SAndreas Färber VMSTATE_UINT32_V(amsel, PL061State, 2), 92a35faa94SPeter Maydell VMSTATE_END_OF_LIST() 93a35faa94SPeter Maydell } 94a35faa94SPeter Maydell }; 95a35faa94SPeter Maydell 96ee663e96SAndreas Färber static void pl061_update(PL061State *s) 979ee6e8bbSpbrook { 989ee6e8bbSpbrook uint8_t changed; 999ee6e8bbSpbrook uint8_t mask; 100775616c3Spbrook uint8_t out; 1019ee6e8bbSpbrook int i; 1029ee6e8bbSpbrook 103*bfb27e60SColin Leitner DPRINTF("dir = %d, data = %d\n", s->dir, s->data); 104*bfb27e60SColin Leitner 105775616c3Spbrook /* Outputs float high. */ 106775616c3Spbrook /* FIXME: This is board dependent. */ 107775616c3Spbrook out = (s->data & s->dir) | ~s->dir; 108*bfb27e60SColin Leitner changed = s->old_out_data ^ out; 109*bfb27e60SColin Leitner if (changed) { 110*bfb27e60SColin Leitner s->old_out_data = out; 1119ee6e8bbSpbrook for (i = 0; i < 8; i++) { 1129ee6e8bbSpbrook mask = 1 << i; 113b78c2b3aSPeter Maydell if (changed & mask) { 114775616c3Spbrook DPRINTF("Set output %d = %d\n", i, (out & mask) != 0); 115775616c3Spbrook qemu_set_irq(s->out[i], (out & mask) != 0); 1169ee6e8bbSpbrook } 1179ee6e8bbSpbrook } 118*bfb27e60SColin Leitner } 1199ee6e8bbSpbrook 120*bfb27e60SColin Leitner /* Inputs */ 121*bfb27e60SColin Leitner changed = (s->old_in_data ^ s->data) & ~s->dir; 122*bfb27e60SColin Leitner if (changed) { 123*bfb27e60SColin Leitner s->old_in_data = s->data; 124*bfb27e60SColin Leitner for (i = 0; i < 8; i++) { 125*bfb27e60SColin Leitner mask = 1 << i; 126*bfb27e60SColin Leitner if (changed & mask) { 127*bfb27e60SColin Leitner DPRINTF("Changed input %d = %d\n", i, (s->data & mask) != 0); 128*bfb27e60SColin Leitner 129*bfb27e60SColin Leitner if (!(s->isense & mask)) { 130*bfb27e60SColin Leitner /* Edge interrupt */ 131*bfb27e60SColin Leitner if (s->ibe & mask) { 132*bfb27e60SColin Leitner /* Any edge triggers the interrupt */ 133*bfb27e60SColin Leitner s->istate |= mask; 134*bfb27e60SColin Leitner } else { 135*bfb27e60SColin Leitner /* Edge is selected by IEV */ 136*bfb27e60SColin Leitner s->istate |= ~(s->data ^ s->iev) & mask; 137*bfb27e60SColin Leitner } 138*bfb27e60SColin Leitner } 139*bfb27e60SColin Leitner } 140*bfb27e60SColin Leitner } 141*bfb27e60SColin Leitner } 142*bfb27e60SColin Leitner 143*bfb27e60SColin Leitner /* Level interrupt */ 144*bfb27e60SColin Leitner s->istate |= ~(s->data ^ s->iev) & s->isense; 145*bfb27e60SColin Leitner 146*bfb27e60SColin Leitner DPRINTF("istate = %02X\n", s->istate); 147*bfb27e60SColin Leitner 148*bfb27e60SColin Leitner qemu_set_irq(s->irq, (s->istate & s->im) != 0); 1499ee6e8bbSpbrook } 1509ee6e8bbSpbrook 151a8170e5eSAvi Kivity static uint64_t pl061_read(void *opaque, hwaddr offset, 1523cf89f8aSAvi Kivity unsigned size) 1539ee6e8bbSpbrook { 154ee663e96SAndreas Färber PL061State *s = (PL061State *)opaque; 1559ee6e8bbSpbrook 1569ee6e8bbSpbrook if (offset >= 0xfd0 && offset < 0x1000) { 1577063f49fSPeter Maydell return s->id[(offset - 0xfd0) >> 2]; 1589ee6e8bbSpbrook } 1599ee6e8bbSpbrook if (offset < 0x400) { 1609ee6e8bbSpbrook return s->data & (offset >> 2); 1619ee6e8bbSpbrook } 1629ee6e8bbSpbrook switch (offset) { 1639ee6e8bbSpbrook case 0x400: /* Direction */ 1649ee6e8bbSpbrook return s->dir; 1659ee6e8bbSpbrook case 0x404: /* Interrupt sense */ 1669ee6e8bbSpbrook return s->isense; 1679ee6e8bbSpbrook case 0x408: /* Interrupt both edges */ 1689ee6e8bbSpbrook return s->ibe; 169ff2712baSStefan Weil case 0x40c: /* Interrupt event */ 1709ee6e8bbSpbrook return s->iev; 1719ee6e8bbSpbrook case 0x410: /* Interrupt mask */ 1729ee6e8bbSpbrook return s->im; 1739ee6e8bbSpbrook case 0x414: /* Raw interrupt status */ 1749ee6e8bbSpbrook return s->istate; 1759ee6e8bbSpbrook case 0x418: /* Masked interrupt status */ 1769ee6e8bbSpbrook return s->istate | s->im; 1779ee6e8bbSpbrook case 0x420: /* Alternate function select */ 1789ee6e8bbSpbrook return s->afsel; 1799ee6e8bbSpbrook case 0x500: /* 2mA drive */ 1809ee6e8bbSpbrook return s->dr2r; 1819ee6e8bbSpbrook case 0x504: /* 4mA drive */ 1829ee6e8bbSpbrook return s->dr4r; 1839ee6e8bbSpbrook case 0x508: /* 8mA drive */ 1849ee6e8bbSpbrook return s->dr8r; 1859ee6e8bbSpbrook case 0x50c: /* Open drain */ 1869ee6e8bbSpbrook return s->odr; 1879ee6e8bbSpbrook case 0x510: /* Pull-up */ 1889ee6e8bbSpbrook return s->pur; 1899ee6e8bbSpbrook case 0x514: /* Pull-down */ 1909ee6e8bbSpbrook return s->pdr; 1919ee6e8bbSpbrook case 0x518: /* Slew rate control */ 1929ee6e8bbSpbrook return s->slr; 1939ee6e8bbSpbrook case 0x51c: /* Digital enable */ 1949ee6e8bbSpbrook return s->den; 1959ee6e8bbSpbrook case 0x520: /* Lock */ 1969ee6e8bbSpbrook return s->locked; 1979ee6e8bbSpbrook case 0x524: /* Commit */ 1989ee6e8bbSpbrook return s->cr; 199b3aaff11SPeter Maydell case 0x528: /* Analog mode select */ 200b3aaff11SPeter Maydell return s->amsel; 2019ee6e8bbSpbrook default: 202abff909cSPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 203abff909cSPeter Maydell "pl061_read: Bad offset %x\n", (int)offset); 2049ee6e8bbSpbrook return 0; 2059ee6e8bbSpbrook } 2069ee6e8bbSpbrook } 2079ee6e8bbSpbrook 208a8170e5eSAvi Kivity static void pl061_write(void *opaque, hwaddr offset, 2093cf89f8aSAvi Kivity uint64_t value, unsigned size) 2109ee6e8bbSpbrook { 211ee663e96SAndreas Färber PL061State *s = (PL061State *)opaque; 2129ee6e8bbSpbrook uint8_t mask; 2139ee6e8bbSpbrook 2149ee6e8bbSpbrook if (offset < 0x400) { 2159ee6e8bbSpbrook mask = (offset >> 2) & s->dir; 2169ee6e8bbSpbrook s->data = (s->data & ~mask) | (value & mask); 2179ee6e8bbSpbrook pl061_update(s); 2189ee6e8bbSpbrook return; 2199ee6e8bbSpbrook } 2209ee6e8bbSpbrook switch (offset) { 2219ee6e8bbSpbrook case 0x400: /* Direction */ 222a35faa94SPeter Maydell s->dir = value & 0xff; 2239ee6e8bbSpbrook break; 2249ee6e8bbSpbrook case 0x404: /* Interrupt sense */ 225a35faa94SPeter Maydell s->isense = value & 0xff; 2269ee6e8bbSpbrook break; 2279ee6e8bbSpbrook case 0x408: /* Interrupt both edges */ 228a35faa94SPeter Maydell s->ibe = value & 0xff; 2299ee6e8bbSpbrook break; 230ff2712baSStefan Weil case 0x40c: /* Interrupt event */ 231a35faa94SPeter Maydell s->iev = value & 0xff; 2329ee6e8bbSpbrook break; 2339ee6e8bbSpbrook case 0x410: /* Interrupt mask */ 234a35faa94SPeter Maydell s->im = value & 0xff; 2359ee6e8bbSpbrook break; 2369ee6e8bbSpbrook case 0x41c: /* Interrupt clear */ 2379ee6e8bbSpbrook s->istate &= ~value; 2389ee6e8bbSpbrook break; 2399ee6e8bbSpbrook case 0x420: /* Alternate function select */ 2409ee6e8bbSpbrook mask = s->cr; 2419ee6e8bbSpbrook s->afsel = (s->afsel & ~mask) | (value & mask); 2429ee6e8bbSpbrook break; 2439ee6e8bbSpbrook case 0x500: /* 2mA drive */ 244a35faa94SPeter Maydell s->dr2r = value & 0xff; 2459ee6e8bbSpbrook break; 2469ee6e8bbSpbrook case 0x504: /* 4mA drive */ 247a35faa94SPeter Maydell s->dr4r = value & 0xff; 2489ee6e8bbSpbrook break; 2499ee6e8bbSpbrook case 0x508: /* 8mA drive */ 250a35faa94SPeter Maydell s->dr8r = value & 0xff; 2519ee6e8bbSpbrook break; 2529ee6e8bbSpbrook case 0x50c: /* Open drain */ 253a35faa94SPeter Maydell s->odr = value & 0xff; 2549ee6e8bbSpbrook break; 2559ee6e8bbSpbrook case 0x510: /* Pull-up */ 256a35faa94SPeter Maydell s->pur = value & 0xff; 2579ee6e8bbSpbrook break; 2589ee6e8bbSpbrook case 0x514: /* Pull-down */ 259a35faa94SPeter Maydell s->pdr = value & 0xff; 2609ee6e8bbSpbrook break; 2619ee6e8bbSpbrook case 0x518: /* Slew rate control */ 262a35faa94SPeter Maydell s->slr = value & 0xff; 2639ee6e8bbSpbrook break; 2649ee6e8bbSpbrook case 0x51c: /* Digital enable */ 265a35faa94SPeter Maydell s->den = value & 0xff; 2669ee6e8bbSpbrook break; 2679ee6e8bbSpbrook case 0x520: /* Lock */ 2689ee6e8bbSpbrook s->locked = (value != 0xacce551); 2699ee6e8bbSpbrook break; 2709ee6e8bbSpbrook case 0x524: /* Commit */ 2719ee6e8bbSpbrook if (!s->locked) 272a35faa94SPeter Maydell s->cr = value & 0xff; 2739ee6e8bbSpbrook break; 274b3aaff11SPeter Maydell case 0x528: 275b3aaff11SPeter Maydell s->amsel = value & 0xff; 276b3aaff11SPeter Maydell break; 2779ee6e8bbSpbrook default: 278abff909cSPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 279abff909cSPeter Maydell "pl061_write: Bad offset %x\n", (int)offset); 2809ee6e8bbSpbrook } 2819ee6e8bbSpbrook pl061_update(s); 2829ee6e8bbSpbrook } 2839ee6e8bbSpbrook 284ee663e96SAndreas Färber static void pl061_reset(PL061State *s) 2859ee6e8bbSpbrook { 2869ee6e8bbSpbrook s->locked = 1; 2879ee6e8bbSpbrook s->cr = 0xff; 2889ee6e8bbSpbrook } 2899ee6e8bbSpbrook 2909596ebb7Spbrook static void pl061_set_irq(void * opaque, int irq, int level) 2919ee6e8bbSpbrook { 292ee663e96SAndreas Färber PL061State *s = (PL061State *)opaque; 2939ee6e8bbSpbrook uint8_t mask; 2949ee6e8bbSpbrook 2959ee6e8bbSpbrook mask = 1 << irq; 2969ee6e8bbSpbrook if ((s->dir & mask) == 0) { 2979ee6e8bbSpbrook s->data &= ~mask; 2989ee6e8bbSpbrook if (level) 2999ee6e8bbSpbrook s->data |= mask; 3009ee6e8bbSpbrook pl061_update(s); 3019ee6e8bbSpbrook } 3029ee6e8bbSpbrook } 3039ee6e8bbSpbrook 3043cf89f8aSAvi Kivity static const MemoryRegionOps pl061_ops = { 3053cf89f8aSAvi Kivity .read = pl061_read, 3063cf89f8aSAvi Kivity .write = pl061_write, 3073cf89f8aSAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 3089ee6e8bbSpbrook }; 3099ee6e8bbSpbrook 310692a76d1SAndreas Färber static int pl061_initfn(SysBusDevice *sbd) 3119ee6e8bbSpbrook { 312692a76d1SAndreas Färber DeviceState *dev = DEVICE(sbd); 313692a76d1SAndreas Färber PL061State *s = PL061(dev); 314692a76d1SAndreas Färber 315b7163687SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &pl061_ops, s, "pl061", 0x1000); 316692a76d1SAndreas Färber sysbus_init_mmio(sbd, &s->iomem); 317692a76d1SAndreas Färber sysbus_init_irq(sbd, &s->irq); 318692a76d1SAndreas Färber qdev_init_gpio_in(dev, pl061_set_irq, 8); 319692a76d1SAndreas Färber qdev_init_gpio_out(dev, s->out, 8); 3209ee6e8bbSpbrook pl061_reset(s); 32181a322d4SGerd Hoffmann return 0; 3229ee6e8bbSpbrook } 32340905a6aSPaul Brook 324692a76d1SAndreas Färber static void pl061_luminary_init(Object *obj) 3257063f49fSPeter Maydell { 326692a76d1SAndreas Färber PL061State *s = PL061(obj); 327692a76d1SAndreas Färber 328692a76d1SAndreas Färber s->id = pl061_id_luminary; 3297063f49fSPeter Maydell } 3307063f49fSPeter Maydell 331692a76d1SAndreas Färber static void pl061_init(Object *obj) 3327063f49fSPeter Maydell { 333692a76d1SAndreas Färber PL061State *s = PL061(obj); 334692a76d1SAndreas Färber 335692a76d1SAndreas Färber s->id = pl061_id; 3367063f49fSPeter Maydell } 3377063f49fSPeter Maydell 338999e12bbSAnthony Liguori static void pl061_class_init(ObjectClass *klass, void *data) 339999e12bbSAnthony Liguori { 34039bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 341999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 342999e12bbSAnthony Liguori 343692a76d1SAndreas Färber k->init = pl061_initfn; 34439bffca2SAnthony Liguori dc->vmsd = &vmstate_pl061; 345999e12bbSAnthony Liguori } 346999e12bbSAnthony Liguori 3478c43a6f0SAndreas Färber static const TypeInfo pl061_info = { 348692a76d1SAndreas Färber .name = TYPE_PL061, 34939bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 350ee663e96SAndreas Färber .instance_size = sizeof(PL061State), 351692a76d1SAndreas Färber .instance_init = pl061_init, 352999e12bbSAnthony Liguori .class_init = pl061_class_init, 353a35faa94SPeter Maydell }; 354a35faa94SPeter Maydell 3558c43a6f0SAndreas Färber static const TypeInfo pl061_luminary_info = { 356999e12bbSAnthony Liguori .name = "pl061_luminary", 357692a76d1SAndreas Färber .parent = TYPE_PL061, 358692a76d1SAndreas Färber .instance_init = pl061_luminary_init, 359a35faa94SPeter Maydell }; 360a35faa94SPeter Maydell 36183f7d43aSAndreas Färber static void pl061_register_types(void) 36240905a6aSPaul Brook { 36339bffca2SAnthony Liguori type_register_static(&pl061_info); 36439bffca2SAnthony Liguori type_register_static(&pl061_luminary_info); 36540905a6aSPaul Brook } 36640905a6aSPaul Brook 36783f7d43aSAndreas Färber type_init(pl061_register_types) 368