19ee6e8bbSpbrook /* 29ee6e8bbSpbrook * Arm PrimeCell PL061 General Purpose IO with additional 39ee6e8bbSpbrook * Luminary Micro Stellaris bits. 49ee6e8bbSpbrook * 59ee6e8bbSpbrook * Copyright (c) 2007 CodeSourcery. 69ee6e8bbSpbrook * Written by Paul Brook 79ee6e8bbSpbrook * 88e31bf38SMatthew Fernandez * This code is licensed under the GPL. 9455736dfSPeter Maydell * 10455736dfSPeter Maydell * QEMU interface: 11455736dfSPeter Maydell * + sysbus MMIO region 0: the device registers 12455736dfSPeter Maydell * + sysbus IRQ: the GPIOINTR interrupt line 13455736dfSPeter Maydell * + unnamed GPIO inputs 0..7: inputs to connect to the emulated GPIO lines 14455736dfSPeter Maydell * + unnamed GPIO outputs 0..7: the emulated GPIO lines, considered as 15455736dfSPeter Maydell * outputs 169ee6e8bbSpbrook */ 179ee6e8bbSpbrook 188ef94f0bSPeter Maydell #include "qemu/osdep.h" 1964552b6bSMarkus Armbruster #include "hw/irq.h" 2083c9f4caSPaolo Bonzini #include "hw/sysbus.h" 21d6454270SMarkus Armbruster #include "migration/vmstate.h" 2203dd024fSPaolo Bonzini #include "qemu/log.h" 230b8fa32fSMarkus Armbruster #include "qemu/module.h" 24db1015e9SEduardo Habkost #include "qom/object.h" 25102d7d1fSPeter Maydell #include "trace.h" 269ee6e8bbSpbrook 279ee6e8bbSpbrook static const uint8_t pl061_id[12] = 287063f49fSPeter Maydell { 0x00, 0x00, 0x00, 0x00, 0x61, 0x10, 0x04, 0x00, 0x0d, 0xf0, 0x05, 0xb1 }; 297063f49fSPeter Maydell static const uint8_t pl061_id_luminary[12] = 309ee6e8bbSpbrook { 0x00, 0x00, 0x00, 0x00, 0x61, 0x00, 0x18, 0x01, 0x0d, 0xf0, 0x05, 0xb1 }; 319ee6e8bbSpbrook 32692a76d1SAndreas Färber #define TYPE_PL061 "pl061" 338063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(PL061State, PL061) 34692a76d1SAndreas Färber 35faf58e53SGeert Uytterhoeven #define N_GPIOS 8 36faf58e53SGeert Uytterhoeven 37db1015e9SEduardo Habkost struct PL061State { 38692a76d1SAndreas Färber SysBusDevice parent_obj; 39692a76d1SAndreas Färber 403cf89f8aSAvi Kivity MemoryRegion iomem; 41a35faa94SPeter Maydell uint32_t locked; 42a35faa94SPeter Maydell uint32_t data; 43bfb27e60SColin Leitner uint32_t old_out_data; 44bfb27e60SColin Leitner uint32_t old_in_data; 45a35faa94SPeter Maydell uint32_t dir; 46a35faa94SPeter Maydell uint32_t isense; 47a35faa94SPeter Maydell uint32_t ibe; 48a35faa94SPeter Maydell uint32_t iev; 49a35faa94SPeter Maydell uint32_t im; 50a35faa94SPeter Maydell uint32_t istate; 51a35faa94SPeter Maydell uint32_t afsel; 52a35faa94SPeter Maydell uint32_t dr2r; 53a35faa94SPeter Maydell uint32_t dr4r; 54a35faa94SPeter Maydell uint32_t dr8r; 55a35faa94SPeter Maydell uint32_t odr; 56a35faa94SPeter Maydell uint32_t pur; 57a35faa94SPeter Maydell uint32_t pdr; 58a35faa94SPeter Maydell uint32_t slr; 59a35faa94SPeter Maydell uint32_t den; 60a35faa94SPeter Maydell uint32_t cr; 61b3aaff11SPeter Maydell uint32_t amsel; 629ee6e8bbSpbrook qemu_irq irq; 63faf58e53SGeert Uytterhoeven qemu_irq out[N_GPIOS]; 647063f49fSPeter Maydell const unsigned char *id; 65db1015e9SEduardo Habkost }; 669ee6e8bbSpbrook 67a35faa94SPeter Maydell static const VMStateDescription vmstate_pl061 = { 68a35faa94SPeter Maydell .name = "pl061", 69c3a86b35SWei Huang .version_id = 4, 70c3a86b35SWei Huang .minimum_version_id = 4, 71a35faa94SPeter Maydell .fields = (VMStateField[]) { 72ee663e96SAndreas Färber VMSTATE_UINT32(locked, PL061State), 73ee663e96SAndreas Färber VMSTATE_UINT32(data, PL061State), 74bfb27e60SColin Leitner VMSTATE_UINT32(old_out_data, PL061State), 75bfb27e60SColin Leitner VMSTATE_UINT32(old_in_data, PL061State), 76ee663e96SAndreas Färber VMSTATE_UINT32(dir, PL061State), 77ee663e96SAndreas Färber VMSTATE_UINT32(isense, PL061State), 78ee663e96SAndreas Färber VMSTATE_UINT32(ibe, PL061State), 79ee663e96SAndreas Färber VMSTATE_UINT32(iev, PL061State), 80ee663e96SAndreas Färber VMSTATE_UINT32(im, PL061State), 81ee663e96SAndreas Färber VMSTATE_UINT32(istate, PL061State), 82ee663e96SAndreas Färber VMSTATE_UINT32(afsel, PL061State), 83ee663e96SAndreas Färber VMSTATE_UINT32(dr2r, PL061State), 84ee663e96SAndreas Färber VMSTATE_UINT32(dr4r, PL061State), 85ee663e96SAndreas Färber VMSTATE_UINT32(dr8r, PL061State), 86ee663e96SAndreas Färber VMSTATE_UINT32(odr, PL061State), 87ee663e96SAndreas Färber VMSTATE_UINT32(pur, PL061State), 88ee663e96SAndreas Färber VMSTATE_UINT32(pdr, PL061State), 89ee663e96SAndreas Färber VMSTATE_UINT32(slr, PL061State), 90ee663e96SAndreas Färber VMSTATE_UINT32(den, PL061State), 91ee663e96SAndreas Färber VMSTATE_UINT32(cr, PL061State), 92ee663e96SAndreas Färber VMSTATE_UINT32_V(amsel, PL061State, 2), 93a35faa94SPeter Maydell VMSTATE_END_OF_LIST() 94a35faa94SPeter Maydell } 95a35faa94SPeter Maydell }; 96a35faa94SPeter Maydell 97*ad06d56fSPeter Maydell static uint8_t pl061_floating(PL061State *s) 98*ad06d56fSPeter Maydell { 99*ad06d56fSPeter Maydell /* 100*ad06d56fSPeter Maydell * Return mask of bits which correspond to pins configured as inputs 101*ad06d56fSPeter Maydell * and which are floating (neither pulled up to 1 nor down to 0). 102*ad06d56fSPeter Maydell */ 103*ad06d56fSPeter Maydell uint8_t floating; 104*ad06d56fSPeter Maydell 105*ad06d56fSPeter Maydell if (s->id == pl061_id_luminary) { 106*ad06d56fSPeter Maydell /* 107*ad06d56fSPeter Maydell * If both PUR and PDR bits are clear, there is neither a pullup 108*ad06d56fSPeter Maydell * nor a pulldown in place, and the output truly floats. 109*ad06d56fSPeter Maydell */ 110*ad06d56fSPeter Maydell floating = ~(s->pur | s->pdr); 111*ad06d56fSPeter Maydell } else { 112*ad06d56fSPeter Maydell /* Assume outputs are pulled high. FIXME: this is board dependent. */ 113*ad06d56fSPeter Maydell floating = 0; 114*ad06d56fSPeter Maydell } 115*ad06d56fSPeter Maydell return floating & ~s->dir; 116*ad06d56fSPeter Maydell } 117*ad06d56fSPeter Maydell 118*ad06d56fSPeter Maydell static uint8_t pl061_pullups(PL061State *s) 119*ad06d56fSPeter Maydell { 120*ad06d56fSPeter Maydell /* 121*ad06d56fSPeter Maydell * Return mask of bits which correspond to pins configured as inputs 122*ad06d56fSPeter Maydell * and which are pulled up to 1. 123*ad06d56fSPeter Maydell */ 124*ad06d56fSPeter Maydell uint8_t pullups; 125*ad06d56fSPeter Maydell 126*ad06d56fSPeter Maydell if (s->id == pl061_id_luminary) { 127*ad06d56fSPeter Maydell /* 128*ad06d56fSPeter Maydell * The Luminary variant of the PL061 has an extra registers which 129*ad06d56fSPeter Maydell * the guest can use to configure whether lines should be pullup 130*ad06d56fSPeter Maydell * or pulldown. 131*ad06d56fSPeter Maydell */ 132*ad06d56fSPeter Maydell pullups = s->pur; 133*ad06d56fSPeter Maydell } else { 134*ad06d56fSPeter Maydell /* Assume outputs are pulled high. FIXME: this is board dependent. */ 135*ad06d56fSPeter Maydell pullups = 0xff; 136*ad06d56fSPeter Maydell } 137*ad06d56fSPeter Maydell return pullups & ~s->dir; 138*ad06d56fSPeter Maydell } 139*ad06d56fSPeter Maydell 140ee663e96SAndreas Färber static void pl061_update(PL061State *s) 1419ee6e8bbSpbrook { 1429ee6e8bbSpbrook uint8_t changed; 1439ee6e8bbSpbrook uint8_t mask; 144775616c3Spbrook uint8_t out; 1459ee6e8bbSpbrook int i; 146*ad06d56fSPeter Maydell uint8_t pullups = pl061_pullups(s); 147*ad06d56fSPeter Maydell uint8_t floating = pl061_floating(s); 1489ee6e8bbSpbrook 149*ad06d56fSPeter Maydell trace_pl061_update(DEVICE(s)->canonical_path, s->dir, s->data, 150*ad06d56fSPeter Maydell pullups, floating); 151bfb27e60SColin Leitner 152*ad06d56fSPeter Maydell /* 153*ad06d56fSPeter Maydell * Pins configured as output are driven from the data register; 154*ad06d56fSPeter Maydell * otherwise if they're pulled up they're 1, and if they're floating 155*ad06d56fSPeter Maydell * then we give them the same value they had previously, so we don't 156*ad06d56fSPeter Maydell * report any change to the other end. 157*ad06d56fSPeter Maydell */ 158*ad06d56fSPeter Maydell out = (s->data & s->dir) | pullups | (s->old_out_data & floating); 159bfb27e60SColin Leitner changed = s->old_out_data ^ out; 160bfb27e60SColin Leitner if (changed) { 161bfb27e60SColin Leitner s->old_out_data = out; 162faf58e53SGeert Uytterhoeven for (i = 0; i < N_GPIOS; i++) { 1639ee6e8bbSpbrook mask = 1 << i; 164b78c2b3aSPeter Maydell if (changed & mask) { 165102d7d1fSPeter Maydell int level = (out & mask) != 0; 166102d7d1fSPeter Maydell trace_pl061_set_output(DEVICE(s)->canonical_path, i, level); 167102d7d1fSPeter Maydell qemu_set_irq(s->out[i], level); 1689ee6e8bbSpbrook } 1699ee6e8bbSpbrook } 170bfb27e60SColin Leitner } 1719ee6e8bbSpbrook 172bfb27e60SColin Leitner /* Inputs */ 173bfb27e60SColin Leitner changed = (s->old_in_data ^ s->data) & ~s->dir; 174bfb27e60SColin Leitner if (changed) { 175bfb27e60SColin Leitner s->old_in_data = s->data; 176faf58e53SGeert Uytterhoeven for (i = 0; i < N_GPIOS; i++) { 177bfb27e60SColin Leitner mask = 1 << i; 178bfb27e60SColin Leitner if (changed & mask) { 179102d7d1fSPeter Maydell trace_pl061_input_change(DEVICE(s)->canonical_path, i, 180102d7d1fSPeter Maydell (s->data & mask) != 0); 181bfb27e60SColin Leitner 182bfb27e60SColin Leitner if (!(s->isense & mask)) { 183bfb27e60SColin Leitner /* Edge interrupt */ 184bfb27e60SColin Leitner if (s->ibe & mask) { 185bfb27e60SColin Leitner /* Any edge triggers the interrupt */ 186bfb27e60SColin Leitner s->istate |= mask; 187bfb27e60SColin Leitner } else { 188bfb27e60SColin Leitner /* Edge is selected by IEV */ 189bfb27e60SColin Leitner s->istate |= ~(s->data ^ s->iev) & mask; 190bfb27e60SColin Leitner } 191bfb27e60SColin Leitner } 192bfb27e60SColin Leitner } 193bfb27e60SColin Leitner } 194bfb27e60SColin Leitner } 195bfb27e60SColin Leitner 196bfb27e60SColin Leitner /* Level interrupt */ 197bfb27e60SColin Leitner s->istate |= ~(s->data ^ s->iev) & s->isense; 198bfb27e60SColin Leitner 199102d7d1fSPeter Maydell trace_pl061_update_istate(DEVICE(s)->canonical_path, 200102d7d1fSPeter Maydell s->istate, s->im, (s->istate & s->im) != 0); 201bfb27e60SColin Leitner 202bfb27e60SColin Leitner qemu_set_irq(s->irq, (s->istate & s->im) != 0); 2039ee6e8bbSpbrook } 2049ee6e8bbSpbrook 205a8170e5eSAvi Kivity static uint64_t pl061_read(void *opaque, hwaddr offset, 2063cf89f8aSAvi Kivity unsigned size) 2079ee6e8bbSpbrook { 208ee663e96SAndreas Färber PL061State *s = (PL061State *)opaque; 20974d359b5SPeter Maydell uint64_t r = 0; 2109ee6e8bbSpbrook 2119ee6e8bbSpbrook switch (offset) { 212e24a9f6aSPeter Maydell case 0x0 ... 0x3ff: /* Data */ 21374d359b5SPeter Maydell r = s->data & (offset >> 2); 21474d359b5SPeter Maydell break; 2159ee6e8bbSpbrook case 0x400: /* Direction */ 21674d359b5SPeter Maydell r = s->dir; 21774d359b5SPeter Maydell break; 2189ee6e8bbSpbrook case 0x404: /* Interrupt sense */ 21974d359b5SPeter Maydell r = s->isense; 22074d359b5SPeter Maydell break; 2219ee6e8bbSpbrook case 0x408: /* Interrupt both edges */ 22274d359b5SPeter Maydell r = s->ibe; 22374d359b5SPeter Maydell break; 224ff2712baSStefan Weil case 0x40c: /* Interrupt event */ 22574d359b5SPeter Maydell r = s->iev; 22674d359b5SPeter Maydell break; 2279ee6e8bbSpbrook case 0x410: /* Interrupt mask */ 22874d359b5SPeter Maydell r = s->im; 22974d359b5SPeter Maydell break; 2309ee6e8bbSpbrook case 0x414: /* Raw interrupt status */ 23174d359b5SPeter Maydell r = s->istate; 23274d359b5SPeter Maydell break; 2339ee6e8bbSpbrook case 0x418: /* Masked interrupt status */ 23474d359b5SPeter Maydell r = s->istate & s->im; 23574d359b5SPeter Maydell break; 2369ee6e8bbSpbrook case 0x420: /* Alternate function select */ 23774d359b5SPeter Maydell r = s->afsel; 23874d359b5SPeter Maydell break; 2399ee6e8bbSpbrook case 0x500: /* 2mA drive */ 240e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 241e24a9f6aSPeter Maydell goto bad_offset; 242e24a9f6aSPeter Maydell } 24374d359b5SPeter Maydell r = s->dr2r; 24474d359b5SPeter Maydell break; 2459ee6e8bbSpbrook case 0x504: /* 4mA drive */ 246e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 247e24a9f6aSPeter Maydell goto bad_offset; 248e24a9f6aSPeter Maydell } 24974d359b5SPeter Maydell r = s->dr4r; 25074d359b5SPeter Maydell break; 2519ee6e8bbSpbrook case 0x508: /* 8mA drive */ 252e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 253e24a9f6aSPeter Maydell goto bad_offset; 254e24a9f6aSPeter Maydell } 25574d359b5SPeter Maydell r = s->dr8r; 25674d359b5SPeter Maydell break; 2579ee6e8bbSpbrook case 0x50c: /* Open drain */ 258e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 259e24a9f6aSPeter Maydell goto bad_offset; 260e24a9f6aSPeter Maydell } 26174d359b5SPeter Maydell r = s->odr; 26274d359b5SPeter Maydell break; 2639ee6e8bbSpbrook case 0x510: /* Pull-up */ 264e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 265e24a9f6aSPeter Maydell goto bad_offset; 266e24a9f6aSPeter Maydell } 26774d359b5SPeter Maydell r = s->pur; 26874d359b5SPeter Maydell break; 2699ee6e8bbSpbrook case 0x514: /* Pull-down */ 270e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 271e24a9f6aSPeter Maydell goto bad_offset; 272e24a9f6aSPeter Maydell } 27374d359b5SPeter Maydell r = s->pdr; 27474d359b5SPeter Maydell break; 2759ee6e8bbSpbrook case 0x518: /* Slew rate control */ 276e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 277e24a9f6aSPeter Maydell goto bad_offset; 278e24a9f6aSPeter Maydell } 27974d359b5SPeter Maydell r = s->slr; 28074d359b5SPeter Maydell break; 2819ee6e8bbSpbrook case 0x51c: /* Digital enable */ 282e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 283e24a9f6aSPeter Maydell goto bad_offset; 284e24a9f6aSPeter Maydell } 28574d359b5SPeter Maydell r = s->den; 28674d359b5SPeter Maydell break; 2879ee6e8bbSpbrook case 0x520: /* Lock */ 288e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 289e24a9f6aSPeter Maydell goto bad_offset; 290e24a9f6aSPeter Maydell } 29174d359b5SPeter Maydell r = s->locked; 29274d359b5SPeter Maydell break; 2939ee6e8bbSpbrook case 0x524: /* Commit */ 294e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 295e24a9f6aSPeter Maydell goto bad_offset; 296e24a9f6aSPeter Maydell } 29774d359b5SPeter Maydell r = s->cr; 29874d359b5SPeter Maydell break; 299b3aaff11SPeter Maydell case 0x528: /* Analog mode select */ 300e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 301e24a9f6aSPeter Maydell goto bad_offset; 30209aa3bf3SWei Huang } 30374d359b5SPeter Maydell r = s->amsel; 30474d359b5SPeter Maydell break; 305e24a9f6aSPeter Maydell case 0xfd0 ... 0xfff: /* ID registers */ 30674d359b5SPeter Maydell r = s->id[(offset - 0xfd0) >> 2]; 30774d359b5SPeter Maydell break; 308e24a9f6aSPeter Maydell default: 309e24a9f6aSPeter Maydell bad_offset: 310abff909cSPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 311abff909cSPeter Maydell "pl061_read: Bad offset %x\n", (int)offset); 312e24a9f6aSPeter Maydell break; 313e24a9f6aSPeter Maydell } 31474d359b5SPeter Maydell 31574d359b5SPeter Maydell trace_pl061_read(DEVICE(s)->canonical_path, offset, r); 31674d359b5SPeter Maydell return r; 3179ee6e8bbSpbrook } 3189ee6e8bbSpbrook 319a8170e5eSAvi Kivity static void pl061_write(void *opaque, hwaddr offset, 3203cf89f8aSAvi Kivity uint64_t value, unsigned size) 3219ee6e8bbSpbrook { 322ee663e96SAndreas Färber PL061State *s = (PL061State *)opaque; 3239ee6e8bbSpbrook uint8_t mask; 3249ee6e8bbSpbrook 32574d359b5SPeter Maydell trace_pl061_write(DEVICE(s)->canonical_path, offset, value); 32674d359b5SPeter Maydell 327e24a9f6aSPeter Maydell switch (offset) { 328e24a9f6aSPeter Maydell case 0 ... 0x3ff: 3299ee6e8bbSpbrook mask = (offset >> 2) & s->dir; 3309ee6e8bbSpbrook s->data = (s->data & ~mask) | (value & mask); 3319ee6e8bbSpbrook pl061_update(s); 3329ee6e8bbSpbrook return; 3339ee6e8bbSpbrook case 0x400: /* Direction */ 334a35faa94SPeter Maydell s->dir = value & 0xff; 3359ee6e8bbSpbrook break; 3369ee6e8bbSpbrook case 0x404: /* Interrupt sense */ 337a35faa94SPeter Maydell s->isense = value & 0xff; 3389ee6e8bbSpbrook break; 3399ee6e8bbSpbrook case 0x408: /* Interrupt both edges */ 340a35faa94SPeter Maydell s->ibe = value & 0xff; 3419ee6e8bbSpbrook break; 342ff2712baSStefan Weil case 0x40c: /* Interrupt event */ 343a35faa94SPeter Maydell s->iev = value & 0xff; 3449ee6e8bbSpbrook break; 3459ee6e8bbSpbrook case 0x410: /* Interrupt mask */ 346a35faa94SPeter Maydell s->im = value & 0xff; 3479ee6e8bbSpbrook break; 3489ee6e8bbSpbrook case 0x41c: /* Interrupt clear */ 3499ee6e8bbSpbrook s->istate &= ~value; 3509ee6e8bbSpbrook break; 3519ee6e8bbSpbrook case 0x420: /* Alternate function select */ 3529ee6e8bbSpbrook mask = s->cr; 3539ee6e8bbSpbrook s->afsel = (s->afsel & ~mask) | (value & mask); 3549ee6e8bbSpbrook break; 3559ee6e8bbSpbrook case 0x500: /* 2mA drive */ 356e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 357e24a9f6aSPeter Maydell goto bad_offset; 358e24a9f6aSPeter Maydell } 359a35faa94SPeter Maydell s->dr2r = value & 0xff; 3609ee6e8bbSpbrook break; 3619ee6e8bbSpbrook case 0x504: /* 4mA drive */ 362e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 363e24a9f6aSPeter Maydell goto bad_offset; 364e24a9f6aSPeter Maydell } 365a35faa94SPeter Maydell s->dr4r = value & 0xff; 3669ee6e8bbSpbrook break; 3679ee6e8bbSpbrook case 0x508: /* 8mA drive */ 368e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 369e24a9f6aSPeter Maydell goto bad_offset; 370e24a9f6aSPeter Maydell } 371a35faa94SPeter Maydell s->dr8r = value & 0xff; 3729ee6e8bbSpbrook break; 3739ee6e8bbSpbrook case 0x50c: /* Open drain */ 374e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 375e24a9f6aSPeter Maydell goto bad_offset; 376e24a9f6aSPeter Maydell } 377a35faa94SPeter Maydell s->odr = value & 0xff; 3789ee6e8bbSpbrook break; 3799ee6e8bbSpbrook case 0x510: /* Pull-up */ 380e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 381e24a9f6aSPeter Maydell goto bad_offset; 382e24a9f6aSPeter Maydell } 383a35faa94SPeter Maydell s->pur = value & 0xff; 3849ee6e8bbSpbrook break; 3859ee6e8bbSpbrook case 0x514: /* Pull-down */ 386e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 387e24a9f6aSPeter Maydell goto bad_offset; 388e24a9f6aSPeter Maydell } 389a35faa94SPeter Maydell s->pdr = value & 0xff; 3909ee6e8bbSpbrook break; 3919ee6e8bbSpbrook case 0x518: /* Slew rate control */ 392e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 393e24a9f6aSPeter Maydell goto bad_offset; 394e24a9f6aSPeter Maydell } 395a35faa94SPeter Maydell s->slr = value & 0xff; 3969ee6e8bbSpbrook break; 3979ee6e8bbSpbrook case 0x51c: /* Digital enable */ 398e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 399e24a9f6aSPeter Maydell goto bad_offset; 400e24a9f6aSPeter Maydell } 401a35faa94SPeter Maydell s->den = value & 0xff; 4029ee6e8bbSpbrook break; 4039ee6e8bbSpbrook case 0x520: /* Lock */ 404e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 405e24a9f6aSPeter Maydell goto bad_offset; 406e24a9f6aSPeter Maydell } 4079ee6e8bbSpbrook s->locked = (value != 0xacce551); 4089ee6e8bbSpbrook break; 4099ee6e8bbSpbrook case 0x524: /* Commit */ 410e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 411e24a9f6aSPeter Maydell goto bad_offset; 412e24a9f6aSPeter Maydell } 4139ee6e8bbSpbrook if (!s->locked) 414a35faa94SPeter Maydell s->cr = value & 0xff; 4159ee6e8bbSpbrook break; 416b3aaff11SPeter Maydell case 0x528: 417e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 418e24a9f6aSPeter Maydell goto bad_offset; 419e24a9f6aSPeter Maydell } 420b3aaff11SPeter Maydell s->amsel = value & 0xff; 421b3aaff11SPeter Maydell break; 4229ee6e8bbSpbrook default: 423e24a9f6aSPeter Maydell bad_offset: 424e24a9f6aSPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 425e24a9f6aSPeter Maydell "pl061_write: Bad offset %x\n", (int)offset); 426e24a9f6aSPeter Maydell return; 4279ee6e8bbSpbrook } 4289ee6e8bbSpbrook pl061_update(s); 42909aa3bf3SWei Huang return; 4309ee6e8bbSpbrook } 4319ee6e8bbSpbrook 432b527db44SWei Huang static void pl061_reset(DeviceState *dev) 4339ee6e8bbSpbrook { 434b527db44SWei Huang PL061State *s = PL061(dev); 435b527db44SWei Huang 436b527db44SWei Huang /* reset values from PL061 TRM, Stellaris LM3S5P31 & LM3S8962 Data Sheet */ 437b527db44SWei Huang s->data = 0; 438b527db44SWei Huang s->old_out_data = 0; 439b527db44SWei Huang s->old_in_data = 0; 440b527db44SWei Huang s->dir = 0; 441b527db44SWei Huang s->isense = 0; 442b527db44SWei Huang s->ibe = 0; 443b527db44SWei Huang s->iev = 0; 444b527db44SWei Huang s->im = 0; 445b527db44SWei Huang s->istate = 0; 446b527db44SWei Huang s->afsel = 0; 447b527db44SWei Huang s->dr2r = 0xff; 448b527db44SWei Huang s->dr4r = 0; 449b527db44SWei Huang s->dr8r = 0; 450b527db44SWei Huang s->odr = 0; 451b527db44SWei Huang s->pur = 0; 452b527db44SWei Huang s->pdr = 0; 453b527db44SWei Huang s->slr = 0; 454b527db44SWei Huang s->den = 0; 4559ee6e8bbSpbrook s->locked = 1; 4569ee6e8bbSpbrook s->cr = 0xff; 457b527db44SWei Huang s->amsel = 0; 4589ee6e8bbSpbrook } 4599ee6e8bbSpbrook 4609596ebb7Spbrook static void pl061_set_irq(void * opaque, int irq, int level) 4619ee6e8bbSpbrook { 462ee663e96SAndreas Färber PL061State *s = (PL061State *)opaque; 4639ee6e8bbSpbrook uint8_t mask; 4649ee6e8bbSpbrook 4659ee6e8bbSpbrook mask = 1 << irq; 4669ee6e8bbSpbrook if ((s->dir & mask) == 0) { 4679ee6e8bbSpbrook s->data &= ~mask; 4689ee6e8bbSpbrook if (level) 4699ee6e8bbSpbrook s->data |= mask; 4709ee6e8bbSpbrook pl061_update(s); 4719ee6e8bbSpbrook } 4729ee6e8bbSpbrook } 4739ee6e8bbSpbrook 4743cf89f8aSAvi Kivity static const MemoryRegionOps pl061_ops = { 4753cf89f8aSAvi Kivity .read = pl061_read, 4763cf89f8aSAvi Kivity .write = pl061_write, 4773cf89f8aSAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 4789ee6e8bbSpbrook }; 4799ee6e8bbSpbrook 480692a76d1SAndreas Färber static void pl061_luminary_init(Object *obj) 4817063f49fSPeter Maydell { 482692a76d1SAndreas Färber PL061State *s = PL061(obj); 483692a76d1SAndreas Färber 484692a76d1SAndreas Färber s->id = pl061_id_luminary; 4857063f49fSPeter Maydell } 4867063f49fSPeter Maydell 487692a76d1SAndreas Färber static void pl061_init(Object *obj) 4887063f49fSPeter Maydell { 489692a76d1SAndreas Färber PL061State *s = PL061(obj); 49009e6fb3eSxiaoqiang zhao DeviceState *dev = DEVICE(obj); 49109e6fb3eSxiaoqiang zhao SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 492692a76d1SAndreas Färber 493692a76d1SAndreas Färber s->id = pl061_id; 49409e6fb3eSxiaoqiang zhao 49509e6fb3eSxiaoqiang zhao memory_region_init_io(&s->iomem, obj, &pl061_ops, s, "pl061", 0x1000); 49609e6fb3eSxiaoqiang zhao sysbus_init_mmio(sbd, &s->iomem); 49709e6fb3eSxiaoqiang zhao sysbus_init_irq(sbd, &s->irq); 498faf58e53SGeert Uytterhoeven qdev_init_gpio_in(dev, pl061_set_irq, N_GPIOS); 499faf58e53SGeert Uytterhoeven qdev_init_gpio_out(dev, s->out, N_GPIOS); 5007063f49fSPeter Maydell } 5017063f49fSPeter Maydell 502999e12bbSAnthony Liguori static void pl061_class_init(ObjectClass *klass, void *data) 503999e12bbSAnthony Liguori { 50439bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 505999e12bbSAnthony Liguori 50639bffca2SAnthony Liguori dc->vmsd = &vmstate_pl061; 507b527db44SWei Huang dc->reset = &pl061_reset; 508999e12bbSAnthony Liguori } 509999e12bbSAnthony Liguori 5108c43a6f0SAndreas Färber static const TypeInfo pl061_info = { 511692a76d1SAndreas Färber .name = TYPE_PL061, 51239bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 513ee663e96SAndreas Färber .instance_size = sizeof(PL061State), 514692a76d1SAndreas Färber .instance_init = pl061_init, 515999e12bbSAnthony Liguori .class_init = pl061_class_init, 516a35faa94SPeter Maydell }; 517a35faa94SPeter Maydell 5188c43a6f0SAndreas Färber static const TypeInfo pl061_luminary_info = { 519999e12bbSAnthony Liguori .name = "pl061_luminary", 520692a76d1SAndreas Färber .parent = TYPE_PL061, 521692a76d1SAndreas Färber .instance_init = pl061_luminary_init, 522a35faa94SPeter Maydell }; 523a35faa94SPeter Maydell 52483f7d43aSAndreas Färber static void pl061_register_types(void) 52540905a6aSPaul Brook { 52639bffca2SAnthony Liguori type_register_static(&pl061_info); 52739bffca2SAnthony Liguori type_register_static(&pl061_luminary_info); 52840905a6aSPaul Brook } 52940905a6aSPaul Brook 53083f7d43aSAndreas Färber type_init(pl061_register_types) 531