19ee6e8bbSpbrook /* 29ee6e8bbSpbrook * Arm PrimeCell PL061 General Purpose IO with additional 39ee6e8bbSpbrook * Luminary Micro Stellaris bits. 49ee6e8bbSpbrook * 59ee6e8bbSpbrook * Copyright (c) 2007 CodeSourcery. 69ee6e8bbSpbrook * Written by Paul Brook 79ee6e8bbSpbrook * 88e31bf38SMatthew Fernandez * This code is licensed under the GPL. 9455736dfSPeter Maydell * 10455736dfSPeter Maydell * QEMU interface: 11455736dfSPeter Maydell * + sysbus MMIO region 0: the device registers 12455736dfSPeter Maydell * + sysbus IRQ: the GPIOINTR interrupt line 13455736dfSPeter Maydell * + unnamed GPIO inputs 0..7: inputs to connect to the emulated GPIO lines 14455736dfSPeter Maydell * + unnamed GPIO outputs 0..7: the emulated GPIO lines, considered as 15455736dfSPeter Maydell * outputs 16c1e69e92SPeter Maydell * + QOM property "pullups": an integer defining whether non-floating lines 17c1e69e92SPeter Maydell * configured as inputs should be pulled up to logical 1 (ie whether in 18c1e69e92SPeter Maydell * real hardware they have a pullup resistor on the line out of the PL061). 19c1e69e92SPeter Maydell * This should be an 8-bit value, where bit 0 is 1 if GPIO line 0 should 20c1e69e92SPeter Maydell * be pulled high, bit 1 configures line 1, and so on. The default is 0xff, 21c1e69e92SPeter Maydell * indicating that all GPIO lines are pulled up to logical 1. 22c1e69e92SPeter Maydell * + QOM property "pulldowns": an integer defining whether non-floating lines 23c1e69e92SPeter Maydell * configured as inputs should be pulled down to logical 0 (ie whether in 24c1e69e92SPeter Maydell * real hardware they have a pulldown resistor on the line out of the PL061). 25c1e69e92SPeter Maydell * This should be an 8-bit value, where bit 0 is 1 if GPIO line 0 should 26c1e69e92SPeter Maydell * be pulled low, bit 1 configures line 1, and so on. The default is 0x0. 27c1e69e92SPeter Maydell * It is an error to set a bit in both "pullups" and "pulldowns". If a bit 28c1e69e92SPeter Maydell * is 0 in both, then the line is considered to be floating, and it will 29c1e69e92SPeter Maydell * not have qemu_set_irq() called on it when it is configured as an input. 309ee6e8bbSpbrook */ 319ee6e8bbSpbrook 328ef94f0bSPeter Maydell #include "qemu/osdep.h" 3364552b6bSMarkus Armbruster #include "hw/irq.h" 3483c9f4caSPaolo Bonzini #include "hw/sysbus.h" 35c1e69e92SPeter Maydell #include "hw/qdev-properties.h" 36d6454270SMarkus Armbruster #include "migration/vmstate.h" 37c1e69e92SPeter Maydell #include "qapi/error.h" 3803dd024fSPaolo Bonzini #include "qemu/log.h" 390b8fa32fSMarkus Armbruster #include "qemu/module.h" 40db1015e9SEduardo Habkost #include "qom/object.h" 41102d7d1fSPeter Maydell #include "trace.h" 429ee6e8bbSpbrook 439ee6e8bbSpbrook static const uint8_t pl061_id[12] = 447063f49fSPeter Maydell { 0x00, 0x00, 0x00, 0x00, 0x61, 0x10, 0x04, 0x00, 0x0d, 0xf0, 0x05, 0xb1 }; 457063f49fSPeter Maydell static const uint8_t pl061_id_luminary[12] = 469ee6e8bbSpbrook { 0x00, 0x00, 0x00, 0x00, 0x61, 0x00, 0x18, 0x01, 0x0d, 0xf0, 0x05, 0xb1 }; 479ee6e8bbSpbrook 48692a76d1SAndreas Färber #define TYPE_PL061 "pl061" 498063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(PL061State, PL061) 50692a76d1SAndreas Färber 51faf58e53SGeert Uytterhoeven #define N_GPIOS 8 52faf58e53SGeert Uytterhoeven 53db1015e9SEduardo Habkost struct PL061State { 54692a76d1SAndreas Färber SysBusDevice parent_obj; 55692a76d1SAndreas Färber 563cf89f8aSAvi Kivity MemoryRegion iomem; 57a35faa94SPeter Maydell uint32_t locked; 58a35faa94SPeter Maydell uint32_t data; 59bfb27e60SColin Leitner uint32_t old_out_data; 60bfb27e60SColin Leitner uint32_t old_in_data; 61a35faa94SPeter Maydell uint32_t dir; 62a35faa94SPeter Maydell uint32_t isense; 63a35faa94SPeter Maydell uint32_t ibe; 64a35faa94SPeter Maydell uint32_t iev; 65a35faa94SPeter Maydell uint32_t im; 66a35faa94SPeter Maydell uint32_t istate; 67a35faa94SPeter Maydell uint32_t afsel; 68a35faa94SPeter Maydell uint32_t dr2r; 69a35faa94SPeter Maydell uint32_t dr4r; 70a35faa94SPeter Maydell uint32_t dr8r; 71a35faa94SPeter Maydell uint32_t odr; 72a35faa94SPeter Maydell uint32_t pur; 73a35faa94SPeter Maydell uint32_t pdr; 74a35faa94SPeter Maydell uint32_t slr; 75a35faa94SPeter Maydell uint32_t den; 76a35faa94SPeter Maydell uint32_t cr; 77b3aaff11SPeter Maydell uint32_t amsel; 789ee6e8bbSpbrook qemu_irq irq; 79faf58e53SGeert Uytterhoeven qemu_irq out[N_GPIOS]; 807063f49fSPeter Maydell const unsigned char *id; 81c1e69e92SPeter Maydell /* Properties, for non-Luminary PL061 */ 82c1e69e92SPeter Maydell uint32_t pullups; 83c1e69e92SPeter Maydell uint32_t pulldowns; 84db1015e9SEduardo Habkost }; 859ee6e8bbSpbrook 86a35faa94SPeter Maydell static const VMStateDescription vmstate_pl061 = { 87a35faa94SPeter Maydell .name = "pl061", 88c3a86b35SWei Huang .version_id = 4, 89c3a86b35SWei Huang .minimum_version_id = 4, 90*3b9e779bSRichard Henderson .fields = (const VMStateField[]) { 91ee663e96SAndreas Färber VMSTATE_UINT32(locked, PL061State), 92ee663e96SAndreas Färber VMSTATE_UINT32(data, PL061State), 93bfb27e60SColin Leitner VMSTATE_UINT32(old_out_data, PL061State), 94bfb27e60SColin Leitner VMSTATE_UINT32(old_in_data, PL061State), 95ee663e96SAndreas Färber VMSTATE_UINT32(dir, PL061State), 96ee663e96SAndreas Färber VMSTATE_UINT32(isense, PL061State), 97ee663e96SAndreas Färber VMSTATE_UINT32(ibe, PL061State), 98ee663e96SAndreas Färber VMSTATE_UINT32(iev, PL061State), 99ee663e96SAndreas Färber VMSTATE_UINT32(im, PL061State), 100ee663e96SAndreas Färber VMSTATE_UINT32(istate, PL061State), 101ee663e96SAndreas Färber VMSTATE_UINT32(afsel, PL061State), 102ee663e96SAndreas Färber VMSTATE_UINT32(dr2r, PL061State), 103ee663e96SAndreas Färber VMSTATE_UINT32(dr4r, PL061State), 104ee663e96SAndreas Färber VMSTATE_UINT32(dr8r, PL061State), 105ee663e96SAndreas Färber VMSTATE_UINT32(odr, PL061State), 106ee663e96SAndreas Färber VMSTATE_UINT32(pur, PL061State), 107ee663e96SAndreas Färber VMSTATE_UINT32(pdr, PL061State), 108ee663e96SAndreas Färber VMSTATE_UINT32(slr, PL061State), 109ee663e96SAndreas Färber VMSTATE_UINT32(den, PL061State), 110ee663e96SAndreas Färber VMSTATE_UINT32(cr, PL061State), 111ee663e96SAndreas Färber VMSTATE_UINT32_V(amsel, PL061State, 2), 112a35faa94SPeter Maydell VMSTATE_END_OF_LIST() 113a35faa94SPeter Maydell } 114a35faa94SPeter Maydell }; 115a35faa94SPeter Maydell 116ad06d56fSPeter Maydell static uint8_t pl061_floating(PL061State *s) 117ad06d56fSPeter Maydell { 118ad06d56fSPeter Maydell /* 119ad06d56fSPeter Maydell * Return mask of bits which correspond to pins configured as inputs 120ad06d56fSPeter Maydell * and which are floating (neither pulled up to 1 nor down to 0). 121ad06d56fSPeter Maydell */ 122ad06d56fSPeter Maydell uint8_t floating; 123ad06d56fSPeter Maydell 124ad06d56fSPeter Maydell if (s->id == pl061_id_luminary) { 125ad06d56fSPeter Maydell /* 126ad06d56fSPeter Maydell * If both PUR and PDR bits are clear, there is neither a pullup 127ad06d56fSPeter Maydell * nor a pulldown in place, and the output truly floats. 128ad06d56fSPeter Maydell */ 129ad06d56fSPeter Maydell floating = ~(s->pur | s->pdr); 130ad06d56fSPeter Maydell } else { 131c1e69e92SPeter Maydell floating = ~(s->pullups | s->pulldowns); 132ad06d56fSPeter Maydell } 133ad06d56fSPeter Maydell return floating & ~s->dir; 134ad06d56fSPeter Maydell } 135ad06d56fSPeter Maydell 136ad06d56fSPeter Maydell static uint8_t pl061_pullups(PL061State *s) 137ad06d56fSPeter Maydell { 138ad06d56fSPeter Maydell /* 139ad06d56fSPeter Maydell * Return mask of bits which correspond to pins configured as inputs 140ad06d56fSPeter Maydell * and which are pulled up to 1. 141ad06d56fSPeter Maydell */ 142ad06d56fSPeter Maydell uint8_t pullups; 143ad06d56fSPeter Maydell 144ad06d56fSPeter Maydell if (s->id == pl061_id_luminary) { 145ad06d56fSPeter Maydell /* 146ad06d56fSPeter Maydell * The Luminary variant of the PL061 has an extra registers which 147ad06d56fSPeter Maydell * the guest can use to configure whether lines should be pullup 148ad06d56fSPeter Maydell * or pulldown. 149ad06d56fSPeter Maydell */ 150ad06d56fSPeter Maydell pullups = s->pur; 151ad06d56fSPeter Maydell } else { 152c1e69e92SPeter Maydell pullups = s->pullups; 153ad06d56fSPeter Maydell } 154ad06d56fSPeter Maydell return pullups & ~s->dir; 155ad06d56fSPeter Maydell } 156ad06d56fSPeter Maydell 157ee663e96SAndreas Färber static void pl061_update(PL061State *s) 1589ee6e8bbSpbrook { 1599ee6e8bbSpbrook uint8_t changed; 1609ee6e8bbSpbrook uint8_t mask; 161775616c3Spbrook uint8_t out; 1629ee6e8bbSpbrook int i; 163ad06d56fSPeter Maydell uint8_t pullups = pl061_pullups(s); 164ad06d56fSPeter Maydell uint8_t floating = pl061_floating(s); 1659ee6e8bbSpbrook 166ad06d56fSPeter Maydell trace_pl061_update(DEVICE(s)->canonical_path, s->dir, s->data, 167ad06d56fSPeter Maydell pullups, floating); 168bfb27e60SColin Leitner 169ad06d56fSPeter Maydell /* 170ad06d56fSPeter Maydell * Pins configured as output are driven from the data register; 171ad06d56fSPeter Maydell * otherwise if they're pulled up they're 1, and if they're floating 172ad06d56fSPeter Maydell * then we give them the same value they had previously, so we don't 173ad06d56fSPeter Maydell * report any change to the other end. 174ad06d56fSPeter Maydell */ 175ad06d56fSPeter Maydell out = (s->data & s->dir) | pullups | (s->old_out_data & floating); 176bfb27e60SColin Leitner changed = s->old_out_data ^ out; 177bfb27e60SColin Leitner if (changed) { 178bfb27e60SColin Leitner s->old_out_data = out; 179faf58e53SGeert Uytterhoeven for (i = 0; i < N_GPIOS; i++) { 1809ee6e8bbSpbrook mask = 1 << i; 181b78c2b3aSPeter Maydell if (changed & mask) { 182102d7d1fSPeter Maydell int level = (out & mask) != 0; 183102d7d1fSPeter Maydell trace_pl061_set_output(DEVICE(s)->canonical_path, i, level); 184102d7d1fSPeter Maydell qemu_set_irq(s->out[i], level); 1859ee6e8bbSpbrook } 1869ee6e8bbSpbrook } 187bfb27e60SColin Leitner } 1889ee6e8bbSpbrook 189bfb27e60SColin Leitner /* Inputs */ 190bfb27e60SColin Leitner changed = (s->old_in_data ^ s->data) & ~s->dir; 191bfb27e60SColin Leitner if (changed) { 192bfb27e60SColin Leitner s->old_in_data = s->data; 193faf58e53SGeert Uytterhoeven for (i = 0; i < N_GPIOS; i++) { 194bfb27e60SColin Leitner mask = 1 << i; 195bfb27e60SColin Leitner if (changed & mask) { 196102d7d1fSPeter Maydell trace_pl061_input_change(DEVICE(s)->canonical_path, i, 197102d7d1fSPeter Maydell (s->data & mask) != 0); 198bfb27e60SColin Leitner 199bfb27e60SColin Leitner if (!(s->isense & mask)) { 200bfb27e60SColin Leitner /* Edge interrupt */ 201bfb27e60SColin Leitner if (s->ibe & mask) { 202bfb27e60SColin Leitner /* Any edge triggers the interrupt */ 203bfb27e60SColin Leitner s->istate |= mask; 204bfb27e60SColin Leitner } else { 205bfb27e60SColin Leitner /* Edge is selected by IEV */ 206bfb27e60SColin Leitner s->istate |= ~(s->data ^ s->iev) & mask; 207bfb27e60SColin Leitner } 208bfb27e60SColin Leitner } 209bfb27e60SColin Leitner } 210bfb27e60SColin Leitner } 211bfb27e60SColin Leitner } 212bfb27e60SColin Leitner 213bfb27e60SColin Leitner /* Level interrupt */ 214bfb27e60SColin Leitner s->istate |= ~(s->data ^ s->iev) & s->isense; 215bfb27e60SColin Leitner 216102d7d1fSPeter Maydell trace_pl061_update_istate(DEVICE(s)->canonical_path, 217102d7d1fSPeter Maydell s->istate, s->im, (s->istate & s->im) != 0); 218bfb27e60SColin Leitner 219bfb27e60SColin Leitner qemu_set_irq(s->irq, (s->istate & s->im) != 0); 2209ee6e8bbSpbrook } 2219ee6e8bbSpbrook 222a8170e5eSAvi Kivity static uint64_t pl061_read(void *opaque, hwaddr offset, 2233cf89f8aSAvi Kivity unsigned size) 2249ee6e8bbSpbrook { 225ee663e96SAndreas Färber PL061State *s = (PL061State *)opaque; 22674d359b5SPeter Maydell uint64_t r = 0; 2279ee6e8bbSpbrook 2289ee6e8bbSpbrook switch (offset) { 229e24a9f6aSPeter Maydell case 0x0 ... 0x3ff: /* Data */ 23074d359b5SPeter Maydell r = s->data & (offset >> 2); 23174d359b5SPeter Maydell break; 2329ee6e8bbSpbrook case 0x400: /* Direction */ 23374d359b5SPeter Maydell r = s->dir; 23474d359b5SPeter Maydell break; 2359ee6e8bbSpbrook case 0x404: /* Interrupt sense */ 23674d359b5SPeter Maydell r = s->isense; 23774d359b5SPeter Maydell break; 2389ee6e8bbSpbrook case 0x408: /* Interrupt both edges */ 23974d359b5SPeter Maydell r = s->ibe; 24074d359b5SPeter Maydell break; 241ff2712baSStefan Weil case 0x40c: /* Interrupt event */ 24274d359b5SPeter Maydell r = s->iev; 24374d359b5SPeter Maydell break; 2449ee6e8bbSpbrook case 0x410: /* Interrupt mask */ 24574d359b5SPeter Maydell r = s->im; 24674d359b5SPeter Maydell break; 2479ee6e8bbSpbrook case 0x414: /* Raw interrupt status */ 24874d359b5SPeter Maydell r = s->istate; 24974d359b5SPeter Maydell break; 2509ee6e8bbSpbrook case 0x418: /* Masked interrupt status */ 25174d359b5SPeter Maydell r = s->istate & s->im; 25274d359b5SPeter Maydell break; 2539ee6e8bbSpbrook case 0x420: /* Alternate function select */ 25474d359b5SPeter Maydell r = s->afsel; 25574d359b5SPeter Maydell break; 2569ee6e8bbSpbrook case 0x500: /* 2mA drive */ 257e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 258e24a9f6aSPeter Maydell goto bad_offset; 259e24a9f6aSPeter Maydell } 26074d359b5SPeter Maydell r = s->dr2r; 26174d359b5SPeter Maydell break; 2629ee6e8bbSpbrook case 0x504: /* 4mA drive */ 263e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 264e24a9f6aSPeter Maydell goto bad_offset; 265e24a9f6aSPeter Maydell } 26674d359b5SPeter Maydell r = s->dr4r; 26774d359b5SPeter Maydell break; 2689ee6e8bbSpbrook case 0x508: /* 8mA drive */ 269e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 270e24a9f6aSPeter Maydell goto bad_offset; 271e24a9f6aSPeter Maydell } 27274d359b5SPeter Maydell r = s->dr8r; 27374d359b5SPeter Maydell break; 2749ee6e8bbSpbrook case 0x50c: /* Open drain */ 275e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 276e24a9f6aSPeter Maydell goto bad_offset; 277e24a9f6aSPeter Maydell } 27874d359b5SPeter Maydell r = s->odr; 27974d359b5SPeter Maydell break; 2809ee6e8bbSpbrook case 0x510: /* Pull-up */ 281e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 282e24a9f6aSPeter Maydell goto bad_offset; 283e24a9f6aSPeter Maydell } 28474d359b5SPeter Maydell r = s->pur; 28574d359b5SPeter Maydell break; 2869ee6e8bbSpbrook case 0x514: /* Pull-down */ 287e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 288e24a9f6aSPeter Maydell goto bad_offset; 289e24a9f6aSPeter Maydell } 29074d359b5SPeter Maydell r = s->pdr; 29174d359b5SPeter Maydell break; 2929ee6e8bbSpbrook case 0x518: /* Slew rate control */ 293e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 294e24a9f6aSPeter Maydell goto bad_offset; 295e24a9f6aSPeter Maydell } 29674d359b5SPeter Maydell r = s->slr; 29774d359b5SPeter Maydell break; 2989ee6e8bbSpbrook case 0x51c: /* Digital enable */ 299e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 300e24a9f6aSPeter Maydell goto bad_offset; 301e24a9f6aSPeter Maydell } 30274d359b5SPeter Maydell r = s->den; 30374d359b5SPeter Maydell break; 3049ee6e8bbSpbrook case 0x520: /* Lock */ 305e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 306e24a9f6aSPeter Maydell goto bad_offset; 307e24a9f6aSPeter Maydell } 30874d359b5SPeter Maydell r = s->locked; 30974d359b5SPeter Maydell break; 3109ee6e8bbSpbrook case 0x524: /* Commit */ 311e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 312e24a9f6aSPeter Maydell goto bad_offset; 313e24a9f6aSPeter Maydell } 31474d359b5SPeter Maydell r = s->cr; 31574d359b5SPeter Maydell break; 316b3aaff11SPeter Maydell case 0x528: /* Analog mode select */ 317e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 318e24a9f6aSPeter Maydell goto bad_offset; 31909aa3bf3SWei Huang } 32074d359b5SPeter Maydell r = s->amsel; 32174d359b5SPeter Maydell break; 322e24a9f6aSPeter Maydell case 0xfd0 ... 0xfff: /* ID registers */ 32374d359b5SPeter Maydell r = s->id[(offset - 0xfd0) >> 2]; 32474d359b5SPeter Maydell break; 325e24a9f6aSPeter Maydell default: 326e24a9f6aSPeter Maydell bad_offset: 327abff909cSPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 328abff909cSPeter Maydell "pl061_read: Bad offset %x\n", (int)offset); 329e24a9f6aSPeter Maydell break; 330e24a9f6aSPeter Maydell } 33174d359b5SPeter Maydell 33274d359b5SPeter Maydell trace_pl061_read(DEVICE(s)->canonical_path, offset, r); 33374d359b5SPeter Maydell return r; 3349ee6e8bbSpbrook } 3359ee6e8bbSpbrook 336a8170e5eSAvi Kivity static void pl061_write(void *opaque, hwaddr offset, 3373cf89f8aSAvi Kivity uint64_t value, unsigned size) 3389ee6e8bbSpbrook { 339ee663e96SAndreas Färber PL061State *s = (PL061State *)opaque; 3409ee6e8bbSpbrook uint8_t mask; 3419ee6e8bbSpbrook 34274d359b5SPeter Maydell trace_pl061_write(DEVICE(s)->canonical_path, offset, value); 34374d359b5SPeter Maydell 344e24a9f6aSPeter Maydell switch (offset) { 345e24a9f6aSPeter Maydell case 0 ... 0x3ff: 3469ee6e8bbSpbrook mask = (offset >> 2) & s->dir; 3479ee6e8bbSpbrook s->data = (s->data & ~mask) | (value & mask); 3489ee6e8bbSpbrook pl061_update(s); 3499ee6e8bbSpbrook return; 3509ee6e8bbSpbrook case 0x400: /* Direction */ 351a35faa94SPeter Maydell s->dir = value & 0xff; 3529ee6e8bbSpbrook break; 3539ee6e8bbSpbrook case 0x404: /* Interrupt sense */ 354a35faa94SPeter Maydell s->isense = value & 0xff; 3559ee6e8bbSpbrook break; 3569ee6e8bbSpbrook case 0x408: /* Interrupt both edges */ 357a35faa94SPeter Maydell s->ibe = value & 0xff; 3589ee6e8bbSpbrook break; 359ff2712baSStefan Weil case 0x40c: /* Interrupt event */ 360a35faa94SPeter Maydell s->iev = value & 0xff; 3619ee6e8bbSpbrook break; 3629ee6e8bbSpbrook case 0x410: /* Interrupt mask */ 363a35faa94SPeter Maydell s->im = value & 0xff; 3649ee6e8bbSpbrook break; 3659ee6e8bbSpbrook case 0x41c: /* Interrupt clear */ 3669ee6e8bbSpbrook s->istate &= ~value; 3679ee6e8bbSpbrook break; 3689ee6e8bbSpbrook case 0x420: /* Alternate function select */ 3699ee6e8bbSpbrook mask = s->cr; 3709ee6e8bbSpbrook s->afsel = (s->afsel & ~mask) | (value & mask); 3719ee6e8bbSpbrook break; 3729ee6e8bbSpbrook case 0x500: /* 2mA drive */ 373e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 374e24a9f6aSPeter Maydell goto bad_offset; 375e24a9f6aSPeter Maydell } 376a35faa94SPeter Maydell s->dr2r = value & 0xff; 3779ee6e8bbSpbrook break; 3789ee6e8bbSpbrook case 0x504: /* 4mA drive */ 379e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 380e24a9f6aSPeter Maydell goto bad_offset; 381e24a9f6aSPeter Maydell } 382a35faa94SPeter Maydell s->dr4r = value & 0xff; 3839ee6e8bbSpbrook break; 3849ee6e8bbSpbrook case 0x508: /* 8mA drive */ 385e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 386e24a9f6aSPeter Maydell goto bad_offset; 387e24a9f6aSPeter Maydell } 388a35faa94SPeter Maydell s->dr8r = value & 0xff; 3899ee6e8bbSpbrook break; 3909ee6e8bbSpbrook case 0x50c: /* Open drain */ 391e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 392e24a9f6aSPeter Maydell goto bad_offset; 393e24a9f6aSPeter Maydell } 394a35faa94SPeter Maydell s->odr = value & 0xff; 3959ee6e8bbSpbrook break; 3969ee6e8bbSpbrook case 0x510: /* Pull-up */ 397e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 398e24a9f6aSPeter Maydell goto bad_offset; 399e24a9f6aSPeter Maydell } 400a35faa94SPeter Maydell s->pur = value & 0xff; 4019ee6e8bbSpbrook break; 4029ee6e8bbSpbrook case 0x514: /* Pull-down */ 403e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 404e24a9f6aSPeter Maydell goto bad_offset; 405e24a9f6aSPeter Maydell } 406a35faa94SPeter Maydell s->pdr = value & 0xff; 4079ee6e8bbSpbrook break; 4089ee6e8bbSpbrook case 0x518: /* Slew rate control */ 409e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 410e24a9f6aSPeter Maydell goto bad_offset; 411e24a9f6aSPeter Maydell } 412a35faa94SPeter Maydell s->slr = value & 0xff; 4139ee6e8bbSpbrook break; 4149ee6e8bbSpbrook case 0x51c: /* Digital enable */ 415e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 416e24a9f6aSPeter Maydell goto bad_offset; 417e24a9f6aSPeter Maydell } 418a35faa94SPeter Maydell s->den = value & 0xff; 4199ee6e8bbSpbrook break; 4209ee6e8bbSpbrook case 0x520: /* Lock */ 421e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 422e24a9f6aSPeter Maydell goto bad_offset; 423e24a9f6aSPeter Maydell } 4249ee6e8bbSpbrook s->locked = (value != 0xacce551); 4259ee6e8bbSpbrook break; 4269ee6e8bbSpbrook case 0x524: /* Commit */ 427e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 428e24a9f6aSPeter Maydell goto bad_offset; 429e24a9f6aSPeter Maydell } 4309ee6e8bbSpbrook if (!s->locked) 431a35faa94SPeter Maydell s->cr = value & 0xff; 4329ee6e8bbSpbrook break; 433b3aaff11SPeter Maydell case 0x528: 434e24a9f6aSPeter Maydell if (s->id != pl061_id_luminary) { 435e24a9f6aSPeter Maydell goto bad_offset; 436e24a9f6aSPeter Maydell } 437b3aaff11SPeter Maydell s->amsel = value & 0xff; 438b3aaff11SPeter Maydell break; 4399ee6e8bbSpbrook default: 440e24a9f6aSPeter Maydell bad_offset: 441e24a9f6aSPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 442e24a9f6aSPeter Maydell "pl061_write: Bad offset %x\n", (int)offset); 443e24a9f6aSPeter Maydell return; 4449ee6e8bbSpbrook } 4459ee6e8bbSpbrook pl061_update(s); 44609aa3bf3SWei Huang return; 4479ee6e8bbSpbrook } 4489ee6e8bbSpbrook 449ef4989b0SPeter Maydell static void pl061_enter_reset(Object *obj, ResetType type) 4509ee6e8bbSpbrook { 451ef4989b0SPeter Maydell PL061State *s = PL061(obj); 452ef4989b0SPeter Maydell 453ef4989b0SPeter Maydell trace_pl061_reset(DEVICE(s)->canonical_path); 454b527db44SWei Huang 455b527db44SWei Huang /* reset values from PL061 TRM, Stellaris LM3S5P31 & LM3S8962 Data Sheet */ 4560642e159SPeter Maydell 4570642e159SPeter Maydell /* 4580642e159SPeter Maydell * FIXME: For the LM3S6965, not all of the PL061 instances have the 4590642e159SPeter Maydell * same reset values for GPIOPUR, GPIOAFSEL and GPIODEN, so in theory 4600642e159SPeter Maydell * we should allow the board to configure these via properties. 4610642e159SPeter Maydell * In practice, we don't wire anything up to the affected GPIO lines 4620642e159SPeter Maydell * (PB7, PC0, PC1, PC2, PC3 -- they're used for JTAG), so we can 4630642e159SPeter Maydell * get away with this inaccuracy. 4640642e159SPeter Maydell */ 465b527db44SWei Huang s->data = 0; 466b527db44SWei Huang s->old_in_data = 0; 467b527db44SWei Huang s->dir = 0; 468b527db44SWei Huang s->isense = 0; 469b527db44SWei Huang s->ibe = 0; 470b527db44SWei Huang s->iev = 0; 471b527db44SWei Huang s->im = 0; 472b527db44SWei Huang s->istate = 0; 473b527db44SWei Huang s->afsel = 0; 474b527db44SWei Huang s->dr2r = 0xff; 475b527db44SWei Huang s->dr4r = 0; 476b527db44SWei Huang s->dr8r = 0; 477b527db44SWei Huang s->odr = 0; 478b527db44SWei Huang s->pur = 0; 479b527db44SWei Huang s->pdr = 0; 480b527db44SWei Huang s->slr = 0; 481b527db44SWei Huang s->den = 0; 4829ee6e8bbSpbrook s->locked = 1; 4839ee6e8bbSpbrook s->cr = 0xff; 484b527db44SWei Huang s->amsel = 0; 4859ee6e8bbSpbrook } 4869ee6e8bbSpbrook 487ef4989b0SPeter Maydell static void pl061_hold_reset(Object *obj) 488ef4989b0SPeter Maydell { 489ef4989b0SPeter Maydell PL061State *s = PL061(obj); 490ef4989b0SPeter Maydell int i, level; 491ef4989b0SPeter Maydell uint8_t floating = pl061_floating(s); 492ef4989b0SPeter Maydell uint8_t pullups = pl061_pullups(s); 493ef4989b0SPeter Maydell 494ef4989b0SPeter Maydell for (i = 0; i < N_GPIOS; i++) { 495ef4989b0SPeter Maydell if (extract32(floating, i, 1)) { 496ef4989b0SPeter Maydell continue; 497ef4989b0SPeter Maydell } 498ef4989b0SPeter Maydell level = extract32(pullups, i, 1); 499ef4989b0SPeter Maydell trace_pl061_set_output(DEVICE(s)->canonical_path, i, level); 500ef4989b0SPeter Maydell qemu_set_irq(s->out[i], level); 501ef4989b0SPeter Maydell } 502ef4989b0SPeter Maydell s->old_out_data = pullups; 503ef4989b0SPeter Maydell } 504ef4989b0SPeter Maydell 5059596ebb7Spbrook static void pl061_set_irq(void * opaque, int irq, int level) 5069ee6e8bbSpbrook { 507ee663e96SAndreas Färber PL061State *s = (PL061State *)opaque; 5089ee6e8bbSpbrook uint8_t mask; 5099ee6e8bbSpbrook 5109ee6e8bbSpbrook mask = 1 << irq; 5119ee6e8bbSpbrook if ((s->dir & mask) == 0) { 5129ee6e8bbSpbrook s->data &= ~mask; 5139ee6e8bbSpbrook if (level) 5149ee6e8bbSpbrook s->data |= mask; 5159ee6e8bbSpbrook pl061_update(s); 5169ee6e8bbSpbrook } 5179ee6e8bbSpbrook } 5189ee6e8bbSpbrook 5193cf89f8aSAvi Kivity static const MemoryRegionOps pl061_ops = { 5203cf89f8aSAvi Kivity .read = pl061_read, 5213cf89f8aSAvi Kivity .write = pl061_write, 5223cf89f8aSAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 5239ee6e8bbSpbrook }; 5249ee6e8bbSpbrook 525692a76d1SAndreas Färber static void pl061_luminary_init(Object *obj) 5267063f49fSPeter Maydell { 527692a76d1SAndreas Färber PL061State *s = PL061(obj); 528692a76d1SAndreas Färber 529692a76d1SAndreas Färber s->id = pl061_id_luminary; 5307063f49fSPeter Maydell } 5317063f49fSPeter Maydell 532692a76d1SAndreas Färber static void pl061_init(Object *obj) 5337063f49fSPeter Maydell { 534692a76d1SAndreas Färber PL061State *s = PL061(obj); 53509e6fb3eSxiaoqiang zhao DeviceState *dev = DEVICE(obj); 53609e6fb3eSxiaoqiang zhao SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 537692a76d1SAndreas Färber 538692a76d1SAndreas Färber s->id = pl061_id; 53909e6fb3eSxiaoqiang zhao 54009e6fb3eSxiaoqiang zhao memory_region_init_io(&s->iomem, obj, &pl061_ops, s, "pl061", 0x1000); 54109e6fb3eSxiaoqiang zhao sysbus_init_mmio(sbd, &s->iomem); 54209e6fb3eSxiaoqiang zhao sysbus_init_irq(sbd, &s->irq); 543faf58e53SGeert Uytterhoeven qdev_init_gpio_in(dev, pl061_set_irq, N_GPIOS); 544faf58e53SGeert Uytterhoeven qdev_init_gpio_out(dev, s->out, N_GPIOS); 5457063f49fSPeter Maydell } 5467063f49fSPeter Maydell 547c1e69e92SPeter Maydell static void pl061_realize(DeviceState *dev, Error **errp) 548c1e69e92SPeter Maydell { 549c1e69e92SPeter Maydell PL061State *s = PL061(dev); 550c1e69e92SPeter Maydell 551c1e69e92SPeter Maydell if (s->pullups > 0xff) { 552c1e69e92SPeter Maydell error_setg(errp, "pullups property must be between 0 and 0xff"); 553c1e69e92SPeter Maydell return; 554c1e69e92SPeter Maydell } 555c1e69e92SPeter Maydell if (s->pulldowns > 0xff) { 556c1e69e92SPeter Maydell error_setg(errp, "pulldowns property must be between 0 and 0xff"); 557c1e69e92SPeter Maydell return; 558c1e69e92SPeter Maydell } 559c1e69e92SPeter Maydell if (s->pullups & s->pulldowns) { 560c1e69e92SPeter Maydell error_setg(errp, "no bit may be set both in pullups and pulldowns"); 561c1e69e92SPeter Maydell return; 562c1e69e92SPeter Maydell } 563c1e69e92SPeter Maydell } 564c1e69e92SPeter Maydell 565c1e69e92SPeter Maydell static Property pl061_props[] = { 566c1e69e92SPeter Maydell DEFINE_PROP_UINT32("pullups", PL061State, pullups, 0xff), 567c1e69e92SPeter Maydell DEFINE_PROP_UINT32("pulldowns", PL061State, pulldowns, 0x0), 568c1e69e92SPeter Maydell DEFINE_PROP_END_OF_LIST() 569c1e69e92SPeter Maydell }; 570c1e69e92SPeter Maydell 571999e12bbSAnthony Liguori static void pl061_class_init(ObjectClass *klass, void *data) 572999e12bbSAnthony Liguori { 57339bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 574ef4989b0SPeter Maydell ResettableClass *rc = RESETTABLE_CLASS(klass); 575999e12bbSAnthony Liguori 57639bffca2SAnthony Liguori dc->vmsd = &vmstate_pl061; 577c1e69e92SPeter Maydell dc->realize = pl061_realize; 578c1e69e92SPeter Maydell device_class_set_props(dc, pl061_props); 579ef4989b0SPeter Maydell rc->phases.enter = pl061_enter_reset; 580ef4989b0SPeter Maydell rc->phases.hold = pl061_hold_reset; 581999e12bbSAnthony Liguori } 582999e12bbSAnthony Liguori 5838c43a6f0SAndreas Färber static const TypeInfo pl061_info = { 584692a76d1SAndreas Färber .name = TYPE_PL061, 58539bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 586ee663e96SAndreas Färber .instance_size = sizeof(PL061State), 587692a76d1SAndreas Färber .instance_init = pl061_init, 588999e12bbSAnthony Liguori .class_init = pl061_class_init, 589a35faa94SPeter Maydell }; 590a35faa94SPeter Maydell 5918c43a6f0SAndreas Färber static const TypeInfo pl061_luminary_info = { 592999e12bbSAnthony Liguori .name = "pl061_luminary", 593692a76d1SAndreas Färber .parent = TYPE_PL061, 594692a76d1SAndreas Färber .instance_init = pl061_luminary_init, 595a35faa94SPeter Maydell }; 596a35faa94SPeter Maydell 59783f7d43aSAndreas Färber static void pl061_register_types(void) 59840905a6aSPaul Brook { 59939bffca2SAnthony Liguori type_register_static(&pl061_info); 60039bffca2SAnthony Liguori type_register_static(&pl061_luminary_info); 60140905a6aSPaul Brook } 60240905a6aSPaul Brook 60383f7d43aSAndreas Färber type_init(pl061_register_types) 604