xref: /qemu/hw/gpio/pl061.c (revision 03dd024ff57733a55cd2e455f361d053c81b1b29)
19ee6e8bbSpbrook /*
29ee6e8bbSpbrook  * Arm PrimeCell PL061 General Purpose IO with additional
39ee6e8bbSpbrook  * Luminary Micro Stellaris bits.
49ee6e8bbSpbrook  *
59ee6e8bbSpbrook  * Copyright (c) 2007 CodeSourcery.
69ee6e8bbSpbrook  * Written by Paul Brook
79ee6e8bbSpbrook  *
88e31bf38SMatthew Fernandez  * This code is licensed under the GPL.
99ee6e8bbSpbrook  */
109ee6e8bbSpbrook 
118ef94f0bSPeter Maydell #include "qemu/osdep.h"
1283c9f4caSPaolo Bonzini #include "hw/sysbus.h"
13*03dd024fSPaolo Bonzini #include "qemu/log.h"
149ee6e8bbSpbrook 
159ee6e8bbSpbrook //#define DEBUG_PL061 1
169ee6e8bbSpbrook 
179ee6e8bbSpbrook #ifdef DEBUG_PL061
18001faf32SBlue Swirl #define DPRINTF(fmt, ...) \
19001faf32SBlue Swirl do { printf("pl061: " fmt , ## __VA_ARGS__); } while (0)
20001faf32SBlue Swirl #define BADF(fmt, ...) \
21001faf32SBlue Swirl do { fprintf(stderr, "pl061: error: " fmt , ## __VA_ARGS__); exit(1);} while (0)
229ee6e8bbSpbrook #else
23001faf32SBlue Swirl #define DPRINTF(fmt, ...) do {} while(0)
24001faf32SBlue Swirl #define BADF(fmt, ...) \
25001faf32SBlue Swirl do { fprintf(stderr, "pl061: error: " fmt , ## __VA_ARGS__);} while (0)
269ee6e8bbSpbrook #endif
279ee6e8bbSpbrook 
289ee6e8bbSpbrook static const uint8_t pl061_id[12] =
297063f49fSPeter Maydell   { 0x00, 0x00, 0x00, 0x00, 0x61, 0x10, 0x04, 0x00, 0x0d, 0xf0, 0x05, 0xb1 };
307063f49fSPeter Maydell static const uint8_t pl061_id_luminary[12] =
319ee6e8bbSpbrook   { 0x00, 0x00, 0x00, 0x00, 0x61, 0x00, 0x18, 0x01, 0x0d, 0xf0, 0x05, 0xb1 };
329ee6e8bbSpbrook 
33692a76d1SAndreas Färber #define TYPE_PL061 "pl061"
34692a76d1SAndreas Färber #define PL061(obj) OBJECT_CHECK(PL061State, (obj), TYPE_PL061)
35692a76d1SAndreas Färber 
36ee663e96SAndreas Färber typedef struct PL061State {
37692a76d1SAndreas Färber     SysBusDevice parent_obj;
38692a76d1SAndreas Färber 
393cf89f8aSAvi Kivity     MemoryRegion iomem;
40a35faa94SPeter Maydell     uint32_t locked;
41a35faa94SPeter Maydell     uint32_t data;
42bfb27e60SColin Leitner     uint32_t old_out_data;
43bfb27e60SColin Leitner     uint32_t old_in_data;
44a35faa94SPeter Maydell     uint32_t dir;
45a35faa94SPeter Maydell     uint32_t isense;
46a35faa94SPeter Maydell     uint32_t ibe;
47a35faa94SPeter Maydell     uint32_t iev;
48a35faa94SPeter Maydell     uint32_t im;
49a35faa94SPeter Maydell     uint32_t istate;
50a35faa94SPeter Maydell     uint32_t afsel;
51a35faa94SPeter Maydell     uint32_t dr2r;
52a35faa94SPeter Maydell     uint32_t dr4r;
53a35faa94SPeter Maydell     uint32_t dr8r;
54a35faa94SPeter Maydell     uint32_t odr;
55a35faa94SPeter Maydell     uint32_t pur;
56a35faa94SPeter Maydell     uint32_t pdr;
57a35faa94SPeter Maydell     uint32_t slr;
58a35faa94SPeter Maydell     uint32_t den;
59a35faa94SPeter Maydell     uint32_t cr;
60b3aaff11SPeter Maydell     uint32_t amsel;
619ee6e8bbSpbrook     qemu_irq irq;
629ee6e8bbSpbrook     qemu_irq out[8];
637063f49fSPeter Maydell     const unsigned char *id;
6409aa3bf3SWei Huang     uint32_t rsvd_start; /* reserved area: [rsvd_start, 0xfcc] */
65ee663e96SAndreas Färber } PL061State;
669ee6e8bbSpbrook 
67a35faa94SPeter Maydell static const VMStateDescription vmstate_pl061 = {
68a35faa94SPeter Maydell     .name = "pl061",
69c3a86b35SWei Huang     .version_id = 4,
70c3a86b35SWei Huang     .minimum_version_id = 4,
71a35faa94SPeter Maydell     .fields = (VMStateField[]) {
72ee663e96SAndreas Färber         VMSTATE_UINT32(locked, PL061State),
73ee663e96SAndreas Färber         VMSTATE_UINT32(data, PL061State),
74bfb27e60SColin Leitner         VMSTATE_UINT32(old_out_data, PL061State),
75bfb27e60SColin Leitner         VMSTATE_UINT32(old_in_data, PL061State),
76ee663e96SAndreas Färber         VMSTATE_UINT32(dir, PL061State),
77ee663e96SAndreas Färber         VMSTATE_UINT32(isense, PL061State),
78ee663e96SAndreas Färber         VMSTATE_UINT32(ibe, PL061State),
79ee663e96SAndreas Färber         VMSTATE_UINT32(iev, PL061State),
80ee663e96SAndreas Färber         VMSTATE_UINT32(im, PL061State),
81ee663e96SAndreas Färber         VMSTATE_UINT32(istate, PL061State),
82ee663e96SAndreas Färber         VMSTATE_UINT32(afsel, PL061State),
83ee663e96SAndreas Färber         VMSTATE_UINT32(dr2r, PL061State),
84ee663e96SAndreas Färber         VMSTATE_UINT32(dr4r, PL061State),
85ee663e96SAndreas Färber         VMSTATE_UINT32(dr8r, PL061State),
86ee663e96SAndreas Färber         VMSTATE_UINT32(odr, PL061State),
87ee663e96SAndreas Färber         VMSTATE_UINT32(pur, PL061State),
88ee663e96SAndreas Färber         VMSTATE_UINT32(pdr, PL061State),
89ee663e96SAndreas Färber         VMSTATE_UINT32(slr, PL061State),
90ee663e96SAndreas Färber         VMSTATE_UINT32(den, PL061State),
91ee663e96SAndreas Färber         VMSTATE_UINT32(cr, PL061State),
92ee663e96SAndreas Färber         VMSTATE_UINT32_V(amsel, PL061State, 2),
93a35faa94SPeter Maydell         VMSTATE_END_OF_LIST()
94a35faa94SPeter Maydell     }
95a35faa94SPeter Maydell };
96a35faa94SPeter Maydell 
97ee663e96SAndreas Färber static void pl061_update(PL061State *s)
989ee6e8bbSpbrook {
999ee6e8bbSpbrook     uint8_t changed;
1009ee6e8bbSpbrook     uint8_t mask;
101775616c3Spbrook     uint8_t out;
1029ee6e8bbSpbrook     int i;
1039ee6e8bbSpbrook 
104bfb27e60SColin Leitner     DPRINTF("dir = %d, data = %d\n", s->dir, s->data);
105bfb27e60SColin Leitner 
106775616c3Spbrook     /* Outputs float high.  */
107775616c3Spbrook     /* FIXME: This is board dependent.  */
108775616c3Spbrook     out = (s->data & s->dir) | ~s->dir;
109bfb27e60SColin Leitner     changed = s->old_out_data ^ out;
110bfb27e60SColin Leitner     if (changed) {
111bfb27e60SColin Leitner         s->old_out_data = out;
1129ee6e8bbSpbrook         for (i = 0; i < 8; i++) {
1139ee6e8bbSpbrook             mask = 1 << i;
114b78c2b3aSPeter Maydell             if (changed & mask) {
115775616c3Spbrook                 DPRINTF("Set output %d = %d\n", i, (out & mask) != 0);
116775616c3Spbrook                 qemu_set_irq(s->out[i], (out & mask) != 0);
1179ee6e8bbSpbrook             }
1189ee6e8bbSpbrook         }
119bfb27e60SColin Leitner     }
1209ee6e8bbSpbrook 
121bfb27e60SColin Leitner     /* Inputs */
122bfb27e60SColin Leitner     changed = (s->old_in_data ^ s->data) & ~s->dir;
123bfb27e60SColin Leitner     if (changed) {
124bfb27e60SColin Leitner         s->old_in_data = s->data;
125bfb27e60SColin Leitner         for (i = 0; i < 8; i++) {
126bfb27e60SColin Leitner             mask = 1 << i;
127bfb27e60SColin Leitner             if (changed & mask) {
128bfb27e60SColin Leitner                 DPRINTF("Changed input %d = %d\n", i, (s->data & mask) != 0);
129bfb27e60SColin Leitner 
130bfb27e60SColin Leitner                 if (!(s->isense & mask)) {
131bfb27e60SColin Leitner                     /* Edge interrupt */
132bfb27e60SColin Leitner                     if (s->ibe & mask) {
133bfb27e60SColin Leitner                         /* Any edge triggers the interrupt */
134bfb27e60SColin Leitner                         s->istate |= mask;
135bfb27e60SColin Leitner                     } else {
136bfb27e60SColin Leitner                         /* Edge is selected by IEV */
137bfb27e60SColin Leitner                         s->istate |= ~(s->data ^ s->iev) & mask;
138bfb27e60SColin Leitner                     }
139bfb27e60SColin Leitner                 }
140bfb27e60SColin Leitner             }
141bfb27e60SColin Leitner         }
142bfb27e60SColin Leitner     }
143bfb27e60SColin Leitner 
144bfb27e60SColin Leitner     /* Level interrupt */
145bfb27e60SColin Leitner     s->istate |= ~(s->data ^ s->iev) & s->isense;
146bfb27e60SColin Leitner 
147bfb27e60SColin Leitner     DPRINTF("istate = %02X\n", s->istate);
148bfb27e60SColin Leitner 
149bfb27e60SColin Leitner     qemu_set_irq(s->irq, (s->istate & s->im) != 0);
1509ee6e8bbSpbrook }
1519ee6e8bbSpbrook 
152a8170e5eSAvi Kivity static uint64_t pl061_read(void *opaque, hwaddr offset,
1533cf89f8aSAvi Kivity                            unsigned size)
1549ee6e8bbSpbrook {
155ee663e96SAndreas Färber     PL061State *s = (PL061State *)opaque;
1569ee6e8bbSpbrook 
1579ee6e8bbSpbrook     if (offset < 0x400) {
1589ee6e8bbSpbrook         return s->data & (offset >> 2);
1599ee6e8bbSpbrook     }
16009aa3bf3SWei Huang     if (offset >= s->rsvd_start && offset <= 0xfcc) {
16109aa3bf3SWei Huang         goto err_out;
16209aa3bf3SWei Huang     }
16309aa3bf3SWei Huang     if (offset >= 0xfd0 && offset < 0x1000) {
16409aa3bf3SWei Huang         return s->id[(offset - 0xfd0) >> 2];
16509aa3bf3SWei Huang     }
1669ee6e8bbSpbrook     switch (offset) {
1679ee6e8bbSpbrook     case 0x400: /* Direction */
1689ee6e8bbSpbrook         return s->dir;
1699ee6e8bbSpbrook     case 0x404: /* Interrupt sense */
1709ee6e8bbSpbrook         return s->isense;
1719ee6e8bbSpbrook     case 0x408: /* Interrupt both edges */
1729ee6e8bbSpbrook         return s->ibe;
173ff2712baSStefan Weil     case 0x40c: /* Interrupt event */
1749ee6e8bbSpbrook         return s->iev;
1759ee6e8bbSpbrook     case 0x410: /* Interrupt mask */
1769ee6e8bbSpbrook         return s->im;
1779ee6e8bbSpbrook     case 0x414: /* Raw interrupt status */
1789ee6e8bbSpbrook         return s->istate;
1799ee6e8bbSpbrook     case 0x418: /* Masked interrupt status */
1800b2ff2ceSVictor CLEMENT         return s->istate & s->im;
1819ee6e8bbSpbrook     case 0x420: /* Alternate function select */
1829ee6e8bbSpbrook         return s->afsel;
1839ee6e8bbSpbrook     case 0x500: /* 2mA drive */
1849ee6e8bbSpbrook         return s->dr2r;
1859ee6e8bbSpbrook     case 0x504: /* 4mA drive */
1869ee6e8bbSpbrook         return s->dr4r;
1879ee6e8bbSpbrook     case 0x508: /* 8mA drive */
1889ee6e8bbSpbrook         return s->dr8r;
1899ee6e8bbSpbrook     case 0x50c: /* Open drain */
1909ee6e8bbSpbrook         return s->odr;
1919ee6e8bbSpbrook     case 0x510: /* Pull-up */
1929ee6e8bbSpbrook         return s->pur;
1939ee6e8bbSpbrook     case 0x514: /* Pull-down */
1949ee6e8bbSpbrook         return s->pdr;
1959ee6e8bbSpbrook     case 0x518: /* Slew rate control */
1969ee6e8bbSpbrook         return s->slr;
1979ee6e8bbSpbrook     case 0x51c: /* Digital enable */
1989ee6e8bbSpbrook         return s->den;
1999ee6e8bbSpbrook     case 0x520: /* Lock */
2009ee6e8bbSpbrook         return s->locked;
2019ee6e8bbSpbrook     case 0x524: /* Commit */
2029ee6e8bbSpbrook         return s->cr;
203b3aaff11SPeter Maydell     case 0x528: /* Analog mode select */
204b3aaff11SPeter Maydell         return s->amsel;
2059ee6e8bbSpbrook     default:
20609aa3bf3SWei Huang         break;
20709aa3bf3SWei Huang     }
20809aa3bf3SWei Huang err_out:
209abff909cSPeter Maydell     qemu_log_mask(LOG_GUEST_ERROR,
210abff909cSPeter Maydell                   "pl061_read: Bad offset %x\n", (int)offset);
2119ee6e8bbSpbrook     return 0;
2129ee6e8bbSpbrook }
2139ee6e8bbSpbrook 
214a8170e5eSAvi Kivity static void pl061_write(void *opaque, hwaddr offset,
2153cf89f8aSAvi Kivity                         uint64_t value, unsigned size)
2169ee6e8bbSpbrook {
217ee663e96SAndreas Färber     PL061State *s = (PL061State *)opaque;
2189ee6e8bbSpbrook     uint8_t mask;
2199ee6e8bbSpbrook 
2209ee6e8bbSpbrook     if (offset < 0x400) {
2219ee6e8bbSpbrook         mask = (offset >> 2) & s->dir;
2229ee6e8bbSpbrook         s->data = (s->data & ~mask) | (value & mask);
2239ee6e8bbSpbrook         pl061_update(s);
2249ee6e8bbSpbrook         return;
2259ee6e8bbSpbrook     }
22609aa3bf3SWei Huang     if (offset >= s->rsvd_start) {
22709aa3bf3SWei Huang         goto err_out;
22809aa3bf3SWei Huang     }
2299ee6e8bbSpbrook     switch (offset) {
2309ee6e8bbSpbrook     case 0x400: /* Direction */
231a35faa94SPeter Maydell         s->dir = value & 0xff;
2329ee6e8bbSpbrook         break;
2339ee6e8bbSpbrook     case 0x404: /* Interrupt sense */
234a35faa94SPeter Maydell         s->isense = value & 0xff;
2359ee6e8bbSpbrook         break;
2369ee6e8bbSpbrook     case 0x408: /* Interrupt both edges */
237a35faa94SPeter Maydell         s->ibe = value & 0xff;
2389ee6e8bbSpbrook         break;
239ff2712baSStefan Weil     case 0x40c: /* Interrupt event */
240a35faa94SPeter Maydell         s->iev = value & 0xff;
2419ee6e8bbSpbrook         break;
2429ee6e8bbSpbrook     case 0x410: /* Interrupt mask */
243a35faa94SPeter Maydell         s->im = value & 0xff;
2449ee6e8bbSpbrook         break;
2459ee6e8bbSpbrook     case 0x41c: /* Interrupt clear */
2469ee6e8bbSpbrook         s->istate &= ~value;
2479ee6e8bbSpbrook         break;
2489ee6e8bbSpbrook     case 0x420: /* Alternate function select */
2499ee6e8bbSpbrook         mask = s->cr;
2509ee6e8bbSpbrook         s->afsel = (s->afsel & ~mask) | (value & mask);
2519ee6e8bbSpbrook         break;
2529ee6e8bbSpbrook     case 0x500: /* 2mA drive */
253a35faa94SPeter Maydell         s->dr2r = value & 0xff;
2549ee6e8bbSpbrook         break;
2559ee6e8bbSpbrook     case 0x504: /* 4mA drive */
256a35faa94SPeter Maydell         s->dr4r = value & 0xff;
2579ee6e8bbSpbrook         break;
2589ee6e8bbSpbrook     case 0x508: /* 8mA drive */
259a35faa94SPeter Maydell         s->dr8r = value & 0xff;
2609ee6e8bbSpbrook         break;
2619ee6e8bbSpbrook     case 0x50c: /* Open drain */
262a35faa94SPeter Maydell         s->odr = value & 0xff;
2639ee6e8bbSpbrook         break;
2649ee6e8bbSpbrook     case 0x510: /* Pull-up */
265a35faa94SPeter Maydell         s->pur = value & 0xff;
2669ee6e8bbSpbrook         break;
2679ee6e8bbSpbrook     case 0x514: /* Pull-down */
268a35faa94SPeter Maydell         s->pdr = value & 0xff;
2699ee6e8bbSpbrook         break;
2709ee6e8bbSpbrook     case 0x518: /* Slew rate control */
271a35faa94SPeter Maydell         s->slr = value & 0xff;
2729ee6e8bbSpbrook         break;
2739ee6e8bbSpbrook     case 0x51c: /* Digital enable */
274a35faa94SPeter Maydell         s->den = value & 0xff;
2759ee6e8bbSpbrook         break;
2769ee6e8bbSpbrook     case 0x520: /* Lock */
2779ee6e8bbSpbrook         s->locked = (value != 0xacce551);
2789ee6e8bbSpbrook         break;
2799ee6e8bbSpbrook     case 0x524: /* Commit */
2809ee6e8bbSpbrook         if (!s->locked)
281a35faa94SPeter Maydell             s->cr = value & 0xff;
2829ee6e8bbSpbrook         break;
283b3aaff11SPeter Maydell     case 0x528:
284b3aaff11SPeter Maydell         s->amsel = value & 0xff;
285b3aaff11SPeter Maydell         break;
2869ee6e8bbSpbrook     default:
28709aa3bf3SWei Huang         goto err_out;
2889ee6e8bbSpbrook     }
2899ee6e8bbSpbrook     pl061_update(s);
29009aa3bf3SWei Huang     return;
29109aa3bf3SWei Huang err_out:
29209aa3bf3SWei Huang     qemu_log_mask(LOG_GUEST_ERROR,
29309aa3bf3SWei Huang                   "pl061_write: Bad offset %x\n", (int)offset);
2949ee6e8bbSpbrook }
2959ee6e8bbSpbrook 
296b527db44SWei Huang static void pl061_reset(DeviceState *dev)
2979ee6e8bbSpbrook {
298b527db44SWei Huang     PL061State *s = PL061(dev);
299b527db44SWei Huang 
300b527db44SWei Huang     /* reset values from PL061 TRM, Stellaris LM3S5P31 & LM3S8962 Data Sheet */
301b527db44SWei Huang     s->data = 0;
302b527db44SWei Huang     s->old_out_data = 0;
303b527db44SWei Huang     s->old_in_data = 0;
304b527db44SWei Huang     s->dir = 0;
305b527db44SWei Huang     s->isense = 0;
306b527db44SWei Huang     s->ibe = 0;
307b527db44SWei Huang     s->iev = 0;
308b527db44SWei Huang     s->im = 0;
309b527db44SWei Huang     s->istate = 0;
310b527db44SWei Huang     s->afsel = 0;
311b527db44SWei Huang     s->dr2r = 0xff;
312b527db44SWei Huang     s->dr4r = 0;
313b527db44SWei Huang     s->dr8r = 0;
314b527db44SWei Huang     s->odr = 0;
315b527db44SWei Huang     s->pur = 0;
316b527db44SWei Huang     s->pdr = 0;
317b527db44SWei Huang     s->slr = 0;
318b527db44SWei Huang     s->den = 0;
3199ee6e8bbSpbrook     s->locked = 1;
3209ee6e8bbSpbrook     s->cr = 0xff;
321b527db44SWei Huang     s->amsel = 0;
3229ee6e8bbSpbrook }
3239ee6e8bbSpbrook 
3249596ebb7Spbrook static void pl061_set_irq(void * opaque, int irq, int level)
3259ee6e8bbSpbrook {
326ee663e96SAndreas Färber     PL061State *s = (PL061State *)opaque;
3279ee6e8bbSpbrook     uint8_t mask;
3289ee6e8bbSpbrook 
3299ee6e8bbSpbrook     mask = 1 << irq;
3309ee6e8bbSpbrook     if ((s->dir & mask) == 0) {
3319ee6e8bbSpbrook         s->data &= ~mask;
3329ee6e8bbSpbrook         if (level)
3339ee6e8bbSpbrook             s->data |= mask;
3349ee6e8bbSpbrook         pl061_update(s);
3359ee6e8bbSpbrook     }
3369ee6e8bbSpbrook }
3379ee6e8bbSpbrook 
3383cf89f8aSAvi Kivity static const MemoryRegionOps pl061_ops = {
3393cf89f8aSAvi Kivity     .read = pl061_read,
3403cf89f8aSAvi Kivity     .write = pl061_write,
3413cf89f8aSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
3429ee6e8bbSpbrook };
3439ee6e8bbSpbrook 
344692a76d1SAndreas Färber static int pl061_initfn(SysBusDevice *sbd)
3459ee6e8bbSpbrook {
346692a76d1SAndreas Färber     DeviceState *dev = DEVICE(sbd);
347692a76d1SAndreas Färber     PL061State *s = PL061(dev);
348692a76d1SAndreas Färber 
349b7163687SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &pl061_ops, s, "pl061", 0x1000);
350692a76d1SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
351692a76d1SAndreas Färber     sysbus_init_irq(sbd, &s->irq);
352692a76d1SAndreas Färber     qdev_init_gpio_in(dev, pl061_set_irq, 8);
353692a76d1SAndreas Färber     qdev_init_gpio_out(dev, s->out, 8);
354b527db44SWei Huang 
35581a322d4SGerd Hoffmann     return 0;
3569ee6e8bbSpbrook }
35740905a6aSPaul Brook 
358692a76d1SAndreas Färber static void pl061_luminary_init(Object *obj)
3597063f49fSPeter Maydell {
360692a76d1SAndreas Färber     PL061State *s = PL061(obj);
361692a76d1SAndreas Färber 
362692a76d1SAndreas Färber     s->id = pl061_id_luminary;
36309aa3bf3SWei Huang     s->rsvd_start = 0x52c;
3647063f49fSPeter Maydell }
3657063f49fSPeter Maydell 
366692a76d1SAndreas Färber static void pl061_init(Object *obj)
3677063f49fSPeter Maydell {
368692a76d1SAndreas Färber     PL061State *s = PL061(obj);
369692a76d1SAndreas Färber 
370692a76d1SAndreas Färber     s->id = pl061_id;
37109aa3bf3SWei Huang     s->rsvd_start = 0x424;
3727063f49fSPeter Maydell }
3737063f49fSPeter Maydell 
374999e12bbSAnthony Liguori static void pl061_class_init(ObjectClass *klass, void *data)
375999e12bbSAnthony Liguori {
37639bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
377999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
378999e12bbSAnthony Liguori 
379692a76d1SAndreas Färber     k->init = pl061_initfn;
38039bffca2SAnthony Liguori     dc->vmsd = &vmstate_pl061;
381b527db44SWei Huang     dc->reset = &pl061_reset;
382999e12bbSAnthony Liguori }
383999e12bbSAnthony Liguori 
3848c43a6f0SAndreas Färber static const TypeInfo pl061_info = {
385692a76d1SAndreas Färber     .name          = TYPE_PL061,
38639bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
387ee663e96SAndreas Färber     .instance_size = sizeof(PL061State),
388692a76d1SAndreas Färber     .instance_init = pl061_init,
389999e12bbSAnthony Liguori     .class_init    = pl061_class_init,
390a35faa94SPeter Maydell };
391a35faa94SPeter Maydell 
3928c43a6f0SAndreas Färber static const TypeInfo pl061_luminary_info = {
393999e12bbSAnthony Liguori     .name          = "pl061_luminary",
394692a76d1SAndreas Färber     .parent        = TYPE_PL061,
395692a76d1SAndreas Färber     .instance_init = pl061_luminary_init,
396a35faa94SPeter Maydell };
397a35faa94SPeter Maydell 
39883f7d43aSAndreas Färber static void pl061_register_types(void)
39940905a6aSPaul Brook {
40039bffca2SAnthony Liguori     type_register_static(&pl061_info);
40139bffca2SAnthony Liguori     type_register_static(&pl061_luminary_info);
40240905a6aSPaul Brook }
40340905a6aSPaul Brook 
40483f7d43aSAndreas Färber type_init(pl061_register_types)
405