158ac482aSKONRAD Frederic /* 27bbdf0f8SPhilippe Mathieu-Daudé * Xilinx Display Port 358ac482aSKONRAD Frederic * 458ac482aSKONRAD Frederic * Copyright (C) 2015 : GreenSocs Ltd 558ac482aSKONRAD Frederic * http://www.greensocs.com/ , email: info@greensocs.com 658ac482aSKONRAD Frederic * 758ac482aSKONRAD Frederic * Developed by : 858ac482aSKONRAD Frederic * Frederic Konrad <fred.konrad@greensocs.com> 958ac482aSKONRAD Frederic * 1058ac482aSKONRAD Frederic * This program is free software; you can redistribute it and/or modify 1158ac482aSKONRAD Frederic * it under the terms of the GNU General Public License as published by 1258ac482aSKONRAD Frederic * the Free Software Foundation, either version 2 of the License, or 1358ac482aSKONRAD Frederic * (at your option)any later version. 1458ac482aSKONRAD Frederic * 1558ac482aSKONRAD Frederic * This program is distributed in the hope that it will be useful, 1658ac482aSKONRAD Frederic * but WITHOUT ANY WARRANTY; without even the implied warranty of 1758ac482aSKONRAD Frederic * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1858ac482aSKONRAD Frederic * GNU General Public License for more details. 1958ac482aSKONRAD Frederic * 2058ac482aSKONRAD Frederic * You should have received a copy of the GNU General Public License along 2158ac482aSKONRAD Frederic * with this program; if not, see <http://www.gnu.org/licenses/>. 2258ac482aSKONRAD Frederic * 2358ac482aSKONRAD Frederic */ 2458ac482aSKONRAD Frederic 2558ac482aSKONRAD Frederic #include "qemu/osdep.h" 26e688df6bSMarkus Armbruster #include "qapi/error.h" 277bbdf0f8SPhilippe Mathieu-Daudé #include "qemu/error-report.h" 2858ac482aSKONRAD Frederic #include "qemu/log.h" 290b8fa32fSMarkus Armbruster #include "qemu/module.h" 3058ac482aSKONRAD Frederic #include "hw/display/xlnx_dp.h" 3164552b6bSMarkus Armbruster #include "hw/irq.h" 32d6454270SMarkus Armbruster #include "migration/vmstate.h" 3358ac482aSKONRAD Frederic 3458ac482aSKONRAD Frederic #ifndef DEBUG_DP 3558ac482aSKONRAD Frederic #define DEBUG_DP 0 3658ac482aSKONRAD Frederic #endif 3758ac482aSKONRAD Frederic 3858ac482aSKONRAD Frederic #define DPRINTF(fmt, ...) do { \ 3958ac482aSKONRAD Frederic if (DEBUG_DP) { \ 4058ac482aSKONRAD Frederic qemu_log("xlnx_dp: " fmt , ## __VA_ARGS__); \ 4158ac482aSKONRAD Frederic } \ 422562755eSEric Blake } while (0) 4358ac482aSKONRAD Frederic 4458ac482aSKONRAD Frederic /* 4558ac482aSKONRAD Frederic * Register offset for DP. 4658ac482aSKONRAD Frederic */ 4758ac482aSKONRAD Frederic #define DP_LINK_BW_SET (0x0000 >> 2) 4858ac482aSKONRAD Frederic #define DP_LANE_COUNT_SET (0x0004 >> 2) 4958ac482aSKONRAD Frederic #define DP_ENHANCED_FRAME_EN (0x0008 >> 2) 5058ac482aSKONRAD Frederic #define DP_TRAINING_PATTERN_SET (0x000C >> 2) 5158ac482aSKONRAD Frederic #define DP_LINK_QUAL_PATTERN_SET (0x0010 >> 2) 5258ac482aSKONRAD Frederic #define DP_SCRAMBLING_DISABLE (0x0014 >> 2) 5358ac482aSKONRAD Frederic #define DP_DOWNSPREAD_CTRL (0x0018 >> 2) 5458ac482aSKONRAD Frederic #define DP_SOFTWARE_RESET (0x001C >> 2) 5558ac482aSKONRAD Frederic #define DP_TRANSMITTER_ENABLE (0x0080 >> 2) 5658ac482aSKONRAD Frederic #define DP_MAIN_STREAM_ENABLE (0x0084 >> 2) 5758ac482aSKONRAD Frederic #define DP_FORCE_SCRAMBLER_RESET (0x00C0 >> 2) 5858ac482aSKONRAD Frederic #define DP_VERSION_REGISTER (0x00F8 >> 2) 5958ac482aSKONRAD Frederic #define DP_CORE_ID (0x00FC >> 2) 6058ac482aSKONRAD Frederic 6158ac482aSKONRAD Frederic #define DP_AUX_COMMAND_REGISTER (0x0100 >> 2) 6258ac482aSKONRAD Frederic #define AUX_ADDR_ONLY_MASK (0x1000) 6358ac482aSKONRAD Frederic #define AUX_COMMAND_MASK (0x0F00) 6458ac482aSKONRAD Frederic #define AUX_COMMAND_SHIFT (8) 6558ac482aSKONRAD Frederic #define AUX_COMMAND_NBYTES (0x000F) 6658ac482aSKONRAD Frederic 6758ac482aSKONRAD Frederic #define DP_AUX_WRITE_FIFO (0x0104 >> 2) 6858ac482aSKONRAD Frederic #define DP_AUX_ADDRESS (0x0108 >> 2) 6958ac482aSKONRAD Frederic #define DP_AUX_CLOCK_DIVIDER (0x010C >> 2) 7058ac482aSKONRAD Frederic #define DP_TX_USER_FIFO_OVERFLOW (0x0110 >> 2) 7158ac482aSKONRAD Frederic #define DP_INTERRUPT_SIGNAL_STATE (0x0130 >> 2) 7258ac482aSKONRAD Frederic #define DP_AUX_REPLY_DATA (0x0134 >> 2) 7358ac482aSKONRAD Frederic #define DP_AUX_REPLY_CODE (0x0138 >> 2) 7458ac482aSKONRAD Frederic #define DP_AUX_REPLY_COUNT (0x013C >> 2) 7558ac482aSKONRAD Frederic #define DP_REPLY_DATA_COUNT (0x0148 >> 2) 7658ac482aSKONRAD Frederic #define DP_REPLY_STATUS (0x014C >> 2) 7758ac482aSKONRAD Frederic #define DP_HPD_DURATION (0x0150 >> 2) 7858ac482aSKONRAD Frederic #define DP_MAIN_STREAM_HTOTAL (0x0180 >> 2) 7958ac482aSKONRAD Frederic #define DP_MAIN_STREAM_VTOTAL (0x0184 >> 2) 8058ac482aSKONRAD Frederic #define DP_MAIN_STREAM_POLARITY (0x0188 >> 2) 8158ac482aSKONRAD Frederic #define DP_MAIN_STREAM_HSWIDTH (0x018C >> 2) 8258ac482aSKONRAD Frederic #define DP_MAIN_STREAM_VSWIDTH (0x0190 >> 2) 8358ac482aSKONRAD Frederic #define DP_MAIN_STREAM_HRES (0x0194 >> 2) 8458ac482aSKONRAD Frederic #define DP_MAIN_STREAM_VRES (0x0198 >> 2) 8558ac482aSKONRAD Frederic #define DP_MAIN_STREAM_HSTART (0x019C >> 2) 8658ac482aSKONRAD Frederic #define DP_MAIN_STREAM_VSTART (0x01A0 >> 2) 8758ac482aSKONRAD Frederic #define DP_MAIN_STREAM_MISC0 (0x01A4 >> 2) 8858ac482aSKONRAD Frederic #define DP_MAIN_STREAM_MISC1 (0x01A8 >> 2) 8958ac482aSKONRAD Frederic #define DP_MAIN_STREAM_M_VID (0x01AC >> 2) 9058ac482aSKONRAD Frederic #define DP_MSA_TRANSFER_UNIT_SIZE (0x01B0 >> 2) 9158ac482aSKONRAD Frederic #define DP_MAIN_STREAM_N_VID (0x01B4 >> 2) 9258ac482aSKONRAD Frederic #define DP_USER_DATA_COUNT_PER_LANE (0x01BC >> 2) 9358ac482aSKONRAD Frederic #define DP_MIN_BYTES_PER_TU (0x01C4 >> 2) 9458ac482aSKONRAD Frederic #define DP_FRAC_BYTES_PER_TU (0x01C8 >> 2) 9558ac482aSKONRAD Frederic #define DP_INIT_WAIT (0x01CC >> 2) 9658ac482aSKONRAD Frederic #define DP_PHY_RESET (0x0200 >> 2) 9758ac482aSKONRAD Frederic #define DP_PHY_VOLTAGE_DIFF_LANE_0 (0x0220 >> 2) 9858ac482aSKONRAD Frederic #define DP_PHY_VOLTAGE_DIFF_LANE_1 (0x0224 >> 2) 9958ac482aSKONRAD Frederic #define DP_TRANSMIT_PRBS7 (0x0230 >> 2) 10058ac482aSKONRAD Frederic #define DP_PHY_CLOCK_SELECT (0x0234 >> 2) 10158ac482aSKONRAD Frederic #define DP_TX_PHY_POWER_DOWN (0x0238 >> 2) 10258ac482aSKONRAD Frederic #define DP_PHY_PRECURSOR_LANE_0 (0x023C >> 2) 10358ac482aSKONRAD Frederic #define DP_PHY_PRECURSOR_LANE_1 (0x0240 >> 2) 10458ac482aSKONRAD Frederic #define DP_PHY_POSTCURSOR_LANE_0 (0x024C >> 2) 10558ac482aSKONRAD Frederic #define DP_PHY_POSTCURSOR_LANE_1 (0x0250 >> 2) 10658ac482aSKONRAD Frederic #define DP_PHY_STATUS (0x0280 >> 2) 10758ac482aSKONRAD Frederic 10858ac482aSKONRAD Frederic #define DP_TX_AUDIO_CONTROL (0x0300 >> 2) 10958ac482aSKONRAD Frederic #define DP_TX_AUD_CTRL (1) 11058ac482aSKONRAD Frederic 11158ac482aSKONRAD Frederic #define DP_TX_AUDIO_CHANNELS (0x0304 >> 2) 11258ac482aSKONRAD Frederic #define DP_TX_AUDIO_INFO_DATA(n) ((0x0308 + 4 * n) >> 2) 11358ac482aSKONRAD Frederic #define DP_TX_M_AUD (0x0328 >> 2) 11458ac482aSKONRAD Frederic #define DP_TX_N_AUD (0x032C >> 2) 11558ac482aSKONRAD Frederic #define DP_TX_AUDIO_EXT_DATA(n) ((0x0330 + 4 * n) >> 2) 11658ac482aSKONRAD Frederic #define DP_INT_STATUS (0x03A0 >> 2) 117759ae1b4SSai Pavan Boddu #define DP_INT_VBLNK_START (1 << 13) 11858ac482aSKONRAD Frederic #define DP_INT_MASK (0x03A4 >> 2) 11958ac482aSKONRAD Frederic #define DP_INT_EN (0x03A8 >> 2) 12058ac482aSKONRAD Frederic #define DP_INT_DS (0x03AC >> 2) 12158ac482aSKONRAD Frederic 12258ac482aSKONRAD Frederic /* 12358ac482aSKONRAD Frederic * Registers offset for Audio Video Buffer configuration. 12458ac482aSKONRAD Frederic */ 12558ac482aSKONRAD Frederic #define V_BLEND_OFFSET (0xA000) 12658ac482aSKONRAD Frederic #define V_BLEND_BG_CLR_0 (0x0000 >> 2) 12758ac482aSKONRAD Frederic #define V_BLEND_BG_CLR_1 (0x0004 >> 2) 12858ac482aSKONRAD Frederic #define V_BLEND_BG_CLR_2 (0x0008 >> 2) 12958ac482aSKONRAD Frederic #define V_BLEND_SET_GLOBAL_ALPHA_REG (0x000C >> 2) 13058ac482aSKONRAD Frederic #define V_BLEND_OUTPUT_VID_FORMAT (0x0014 >> 2) 13158ac482aSKONRAD Frederic #define V_BLEND_LAYER0_CONTROL (0x0018 >> 2) 13258ac482aSKONRAD Frederic #define V_BLEND_LAYER1_CONTROL (0x001C >> 2) 13358ac482aSKONRAD Frederic 13458ac482aSKONRAD Frederic #define V_BLEND_RGB2YCBCR_COEFF(n) ((0x0020 + 4 * n) >> 2) 13558ac482aSKONRAD Frederic #define V_BLEND_IN1CSC_COEFF(n) ((0x0044 + 4 * n) >> 2) 13658ac482aSKONRAD Frederic 13758ac482aSKONRAD Frederic #define V_BLEND_LUMA_IN1CSC_OFFSET (0x0068 >> 2) 13858ac482aSKONRAD Frederic #define V_BLEND_CR_IN1CSC_OFFSET (0x006C >> 2) 13958ac482aSKONRAD Frederic #define V_BLEND_CB_IN1CSC_OFFSET (0x0070 >> 2) 14058ac482aSKONRAD Frederic #define V_BLEND_LUMA_OUTCSC_OFFSET (0x0074 >> 2) 14158ac482aSKONRAD Frederic #define V_BLEND_CR_OUTCSC_OFFSET (0x0078 >> 2) 14258ac482aSKONRAD Frederic #define V_BLEND_CB_OUTCSC_OFFSET (0x007C >> 2) 14358ac482aSKONRAD Frederic 14458ac482aSKONRAD Frederic #define V_BLEND_IN2CSC_COEFF(n) ((0x0080 + 4 * n) >> 2) 14558ac482aSKONRAD Frederic 14658ac482aSKONRAD Frederic #define V_BLEND_LUMA_IN2CSC_OFFSET (0x00A4 >> 2) 14758ac482aSKONRAD Frederic #define V_BLEND_CR_IN2CSC_OFFSET (0x00A8 >> 2) 14858ac482aSKONRAD Frederic #define V_BLEND_CB_IN2CSC_OFFSET (0x00AC >> 2) 14958ac482aSKONRAD Frederic #define V_BLEND_CHROMA_KEY_ENABLE (0x01D0 >> 2) 15058ac482aSKONRAD Frederic #define V_BLEND_CHROMA_KEY_COMP1 (0x01D4 >> 2) 15158ac482aSKONRAD Frederic #define V_BLEND_CHROMA_KEY_COMP2 (0x01D8 >> 2) 15258ac482aSKONRAD Frederic #define V_BLEND_CHROMA_KEY_COMP3 (0x01DC >> 2) 15358ac482aSKONRAD Frederic 15458ac482aSKONRAD Frederic /* 15558ac482aSKONRAD Frederic * Registers offset for Audio Video Buffer configuration. 15658ac482aSKONRAD Frederic */ 15758ac482aSKONRAD Frederic #define AV_BUF_MANAGER_OFFSET (0xB000) 15858ac482aSKONRAD Frederic #define AV_BUF_FORMAT (0x0000 >> 2) 15958ac482aSKONRAD Frederic #define AV_BUF_NON_LIVE_LATENCY (0x0008 >> 2) 16058ac482aSKONRAD Frederic #define AV_CHBUF0 (0x0010 >> 2) 16158ac482aSKONRAD Frederic #define AV_CHBUF1 (0x0014 >> 2) 16258ac482aSKONRAD Frederic #define AV_CHBUF2 (0x0018 >> 2) 16358ac482aSKONRAD Frederic #define AV_CHBUF3 (0x001C >> 2) 16458ac482aSKONRAD Frederic #define AV_CHBUF4 (0x0020 >> 2) 16558ac482aSKONRAD Frederic #define AV_CHBUF5 (0x0024 >> 2) 16658ac482aSKONRAD Frederic #define AV_BUF_STC_CONTROL (0x002C >> 2) 16758ac482aSKONRAD Frederic #define AV_BUF_STC_INIT_VALUE0 (0x0030 >> 2) 16858ac482aSKONRAD Frederic #define AV_BUF_STC_INIT_VALUE1 (0x0034 >> 2) 16958ac482aSKONRAD Frederic #define AV_BUF_STC_ADJ (0x0038 >> 2) 17058ac482aSKONRAD Frederic #define AV_BUF_STC_VIDEO_VSYNC_TS_REG0 (0x003C >> 2) 17158ac482aSKONRAD Frederic #define AV_BUF_STC_VIDEO_VSYNC_TS_REG1 (0x0040 >> 2) 17258ac482aSKONRAD Frederic #define AV_BUF_STC_EXT_VSYNC_TS_REG0 (0x0044 >> 2) 17358ac482aSKONRAD Frederic #define AV_BUF_STC_EXT_VSYNC_TS_REG1 (0x0048 >> 2) 17458ac482aSKONRAD Frederic #define AV_BUF_STC_CUSTOM_EVENT_TS_REG0 (0x004C >> 2) 17558ac482aSKONRAD Frederic #define AV_BUF_STC_CUSTOM_EVENT_TS_REG1 (0x0050 >> 2) 17658ac482aSKONRAD Frederic #define AV_BUF_STC_CUSTOM_EVENT2_TS_REG0 (0x0054 >> 2) 17758ac482aSKONRAD Frederic #define AV_BUF_STC_CUSTOM_EVENT2_TS_REG1 (0x0058 >> 2) 17858ac482aSKONRAD Frederic #define AV_BUF_STC_SNAPSHOT0 (0x0060 >> 2) 17958ac482aSKONRAD Frederic #define AV_BUF_STC_SNAPSHOT1 (0x0064 >> 2) 18058ac482aSKONRAD Frederic #define AV_BUF_OUTPUT_AUDIO_VIDEO_SELECT (0x0070 >> 2) 18158ac482aSKONRAD Frederic #define AV_BUF_HCOUNT_VCOUNT_INT0 (0x0074 >> 2) 18258ac482aSKONRAD Frederic #define AV_BUF_HCOUNT_VCOUNT_INT1 (0x0078 >> 2) 18358ac482aSKONRAD Frederic #define AV_BUF_DITHER_CONFIG (0x007C >> 2) 18458ac482aSKONRAD Frederic #define AV_BUF_DITHER_CONFIG_MAX (0x008C >> 2) 18558ac482aSKONRAD Frederic #define AV_BUF_DITHER_CONFIG_MIN (0x0090 >> 2) 18658ac482aSKONRAD Frederic #define AV_BUF_PATTERN_GEN_SELECT (0x0100 >> 2) 18758ac482aSKONRAD Frederic #define AV_BUF_AUD_VID_CLK_SOURCE (0x0120 >> 2) 18858ac482aSKONRAD Frederic #define AV_BUF_SRST_REG (0x0124 >> 2) 18958ac482aSKONRAD Frederic #define AV_BUF_AUDIO_RDY_INTERVAL (0x0128 >> 2) 19058ac482aSKONRAD Frederic #define AV_BUF_AUDIO_CH_CONFIG (0x012C >> 2) 19158ac482aSKONRAD Frederic 19258ac482aSKONRAD Frederic #define AV_BUF_GRAPHICS_COMP_SCALE_FACTOR(n)((0x0200 + 4 * n) >> 2) 19358ac482aSKONRAD Frederic 19458ac482aSKONRAD Frederic #define AV_BUF_VIDEO_COMP_SCALE_FACTOR(n) ((0x020C + 4 * n) >> 2) 19558ac482aSKONRAD Frederic 19658ac482aSKONRAD Frederic #define AV_BUF_LIVE_VIDEO_COMP_SF(n) ((0x0218 + 4 * n) >> 2) 19758ac482aSKONRAD Frederic 19858ac482aSKONRAD Frederic #define AV_BUF_LIVE_VID_CONFIG (0x0224 >> 2) 19958ac482aSKONRAD Frederic 20058ac482aSKONRAD Frederic #define AV_BUF_LIVE_GFX_COMP_SF(n) ((0x0228 + 4 * n) >> 2) 20158ac482aSKONRAD Frederic 20258ac482aSKONRAD Frederic #define AV_BUF_LIVE_GFX_CONFIG (0x0234 >> 2) 20358ac482aSKONRAD Frederic 20458ac482aSKONRAD Frederic #define AUDIO_MIXER_REGISTER_OFFSET (0xC000) 20558ac482aSKONRAD Frederic #define AUDIO_MIXER_VOLUME_CONTROL (0x0000 >> 2) 20658ac482aSKONRAD Frederic #define AUDIO_MIXER_META_DATA (0x0004 >> 2) 20758ac482aSKONRAD Frederic #define AUD_CH_STATUS_REG(n) ((0x0008 + 4 * n) >> 2) 20858ac482aSKONRAD Frederic #define AUD_CH_A_DATA_REG(n) ((0x0020 + 4 * n) >> 2) 20958ac482aSKONRAD Frederic #define AUD_CH_B_DATA_REG(n) ((0x0038 + 4 * n) >> 2) 21058ac482aSKONRAD Frederic 21158ac482aSKONRAD Frederic #define DP_AUDIO_DMA_CHANNEL(n) (4 + n) 21258ac482aSKONRAD Frederic #define DP_GRAPHIC_DMA_CHANNEL (3) 21358ac482aSKONRAD Frederic #define DP_VIDEO_DMA_CHANNEL (0) 21458ac482aSKONRAD Frederic 21558ac482aSKONRAD Frederic enum DPGraphicFmt { 21658ac482aSKONRAD Frederic DP_GRAPHIC_RGBA8888 = 0 << 8, 21758ac482aSKONRAD Frederic DP_GRAPHIC_ABGR8888 = 1 << 8, 21858ac482aSKONRAD Frederic DP_GRAPHIC_RGB888 = 2 << 8, 21958ac482aSKONRAD Frederic DP_GRAPHIC_BGR888 = 3 << 8, 22058ac482aSKONRAD Frederic DP_GRAPHIC_RGBA5551 = 4 << 8, 22158ac482aSKONRAD Frederic DP_GRAPHIC_RGBA4444 = 5 << 8, 22258ac482aSKONRAD Frederic DP_GRAPHIC_RGB565 = 6 << 8, 22358ac482aSKONRAD Frederic DP_GRAPHIC_8BPP = 7 << 8, 22458ac482aSKONRAD Frederic DP_GRAPHIC_4BPP = 8 << 8, 22558ac482aSKONRAD Frederic DP_GRAPHIC_2BPP = 9 << 8, 22658ac482aSKONRAD Frederic DP_GRAPHIC_1BPP = 10 << 8, 22758ac482aSKONRAD Frederic DP_GRAPHIC_MASK = 0xF << 8 22858ac482aSKONRAD Frederic }; 22958ac482aSKONRAD Frederic 23058ac482aSKONRAD Frederic enum DPVideoFmt { 23158ac482aSKONRAD Frederic DP_NL_VID_CB_Y0_CR_Y1 = 0, 23258ac482aSKONRAD Frederic DP_NL_VID_CR_Y0_CB_Y1 = 1, 23358ac482aSKONRAD Frederic DP_NL_VID_Y0_CR_Y1_CB = 2, 23458ac482aSKONRAD Frederic DP_NL_VID_Y0_CB_Y1_CR = 3, 23558ac482aSKONRAD Frederic DP_NL_VID_YV16 = 4, 23658ac482aSKONRAD Frederic DP_NL_VID_YV24 = 5, 23758ac482aSKONRAD Frederic DP_NL_VID_YV16CL = 6, 23858ac482aSKONRAD Frederic DP_NL_VID_MONO = 7, 23958ac482aSKONRAD Frederic DP_NL_VID_YV16CL2 = 8, 24058ac482aSKONRAD Frederic DP_NL_VID_YUV444 = 9, 24158ac482aSKONRAD Frederic DP_NL_VID_RGB888 = 10, 24258ac482aSKONRAD Frederic DP_NL_VID_RGBA8880 = 11, 24358ac482aSKONRAD Frederic DP_NL_VID_RGB888_10BPC = 12, 24458ac482aSKONRAD Frederic DP_NL_VID_YUV444_10BPC = 13, 24558ac482aSKONRAD Frederic DP_NL_VID_YV16CL2_10BPC = 14, 24658ac482aSKONRAD Frederic DP_NL_VID_YV16CL_10BPC = 15, 24758ac482aSKONRAD Frederic DP_NL_VID_YV16_10BPC = 16, 24858ac482aSKONRAD Frederic DP_NL_VID_YV24_10BPC = 17, 24958ac482aSKONRAD Frederic DP_NL_VID_Y_ONLY_10BPC = 18, 25058ac482aSKONRAD Frederic DP_NL_VID_YV16_420 = 19, 25158ac482aSKONRAD Frederic DP_NL_VID_YV16CL_420 = 20, 25258ac482aSKONRAD Frederic DP_NL_VID_YV16CL2_420 = 21, 25358ac482aSKONRAD Frederic DP_NL_VID_YV16_420_10BPC = 22, 25458ac482aSKONRAD Frederic DP_NL_VID_YV16CL_420_10BPC = 23, 25558ac482aSKONRAD Frederic DP_NL_VID_YV16CL2_420_10BPC = 24, 25658ac482aSKONRAD Frederic DP_NL_VID_FMT_MASK = 0x1F 25758ac482aSKONRAD Frederic }; 25858ac482aSKONRAD Frederic 25958ac482aSKONRAD Frederic typedef enum DPGraphicFmt DPGraphicFmt; 26058ac482aSKONRAD Frederic typedef enum DPVideoFmt DPVideoFmt; 26158ac482aSKONRAD Frederic 26258ac482aSKONRAD Frederic static const VMStateDescription vmstate_dp = { 26358ac482aSKONRAD Frederic .name = TYPE_XLNX_DP, 264759ae1b4SSai Pavan Boddu .version_id = 2, 265f0613160SRichard Henderson .fields = (const VMStateField[]){ 26658ac482aSKONRAD Frederic VMSTATE_UINT32_ARRAY(core_registers, XlnxDPState, 26758ac482aSKONRAD Frederic DP_CORE_REG_ARRAY_SIZE), 26858ac482aSKONRAD Frederic VMSTATE_UINT32_ARRAY(avbufm_registers, XlnxDPState, 26958ac482aSKONRAD Frederic DP_AVBUF_REG_ARRAY_SIZE), 27058ac482aSKONRAD Frederic VMSTATE_UINT32_ARRAY(vblend_registers, XlnxDPState, 27158ac482aSKONRAD Frederic DP_VBLEND_REG_ARRAY_SIZE), 27258ac482aSKONRAD Frederic VMSTATE_UINT32_ARRAY(audio_registers, XlnxDPState, 27358ac482aSKONRAD Frederic DP_AUDIO_REG_ARRAY_SIZE), 274759ae1b4SSai Pavan Boddu VMSTATE_PTIMER(vblank, XlnxDPState), 27558ac482aSKONRAD Frederic VMSTATE_END_OF_LIST() 27658ac482aSKONRAD Frederic } 27758ac482aSKONRAD Frederic }; 27858ac482aSKONRAD Frederic 279759ae1b4SSai Pavan Boddu #define DP_VBLANK_PTIMER_POLICY (PTIMER_POLICY_WRAP_AFTER_ONE_PERIOD | \ 280759ae1b4SSai Pavan Boddu PTIMER_POLICY_CONTINUOUS_TRIGGER | \ 281759ae1b4SSai Pavan Boddu PTIMER_POLICY_NO_IMMEDIATE_TRIGGER) 282759ae1b4SSai Pavan Boddu 28358ac482aSKONRAD Frederic static void xlnx_dp_update_irq(XlnxDPState *s); 28458ac482aSKONRAD Frederic 28558ac482aSKONRAD Frederic static uint64_t xlnx_dp_audio_read(void *opaque, hwaddr offset, unsigned size) 28658ac482aSKONRAD Frederic { 28758ac482aSKONRAD Frederic XlnxDPState *s = XLNX_DP(opaque); 28858ac482aSKONRAD Frederic 28958ac482aSKONRAD Frederic offset = offset >> 2; 29058ac482aSKONRAD Frederic return s->audio_registers[offset]; 29158ac482aSKONRAD Frederic } 29258ac482aSKONRAD Frederic 29358ac482aSKONRAD Frederic static void xlnx_dp_audio_write(void *opaque, hwaddr offset, uint64_t value, 29458ac482aSKONRAD Frederic unsigned size) 29558ac482aSKONRAD Frederic { 29658ac482aSKONRAD Frederic XlnxDPState *s = XLNX_DP(opaque); 29758ac482aSKONRAD Frederic 29858ac482aSKONRAD Frederic offset = offset >> 2; 29958ac482aSKONRAD Frederic 30058ac482aSKONRAD Frederic switch (offset) { 30158ac482aSKONRAD Frederic case AUDIO_MIXER_META_DATA: 30258ac482aSKONRAD Frederic s->audio_registers[offset] = value & 0x00000001; 30358ac482aSKONRAD Frederic break; 30458ac482aSKONRAD Frederic default: 30558ac482aSKONRAD Frederic s->audio_registers[offset] = value; 30658ac482aSKONRAD Frederic break; 30758ac482aSKONRAD Frederic } 30858ac482aSKONRAD Frederic } 30958ac482aSKONRAD Frederic 31058ac482aSKONRAD Frederic static const MemoryRegionOps audio_ops = { 31158ac482aSKONRAD Frederic .read = xlnx_dp_audio_read, 31258ac482aSKONRAD Frederic .write = xlnx_dp_audio_write, 31358ac482aSKONRAD Frederic .endianness = DEVICE_NATIVE_ENDIAN, 31458ac482aSKONRAD Frederic }; 31558ac482aSKONRAD Frederic 31658ac482aSKONRAD Frederic static inline uint32_t xlnx_dp_audio_get_volume(XlnxDPState *s, 31758ac482aSKONRAD Frederic uint8_t channel) 31858ac482aSKONRAD Frederic { 31958ac482aSKONRAD Frederic switch (channel) { 32058ac482aSKONRAD Frederic case 0: 32158ac482aSKONRAD Frederic return extract32(s->audio_registers[AUDIO_MIXER_VOLUME_CONTROL], 0, 16); 32258ac482aSKONRAD Frederic case 1: 32358ac482aSKONRAD Frederic return extract32(s->audio_registers[AUDIO_MIXER_VOLUME_CONTROL], 16, 32458ac482aSKONRAD Frederic 16); 32558ac482aSKONRAD Frederic default: 32658ac482aSKONRAD Frederic return 0; 32758ac482aSKONRAD Frederic } 32858ac482aSKONRAD Frederic } 32958ac482aSKONRAD Frederic 33058ac482aSKONRAD Frederic static inline void xlnx_dp_audio_activate(XlnxDPState *s) 33158ac482aSKONRAD Frederic { 33258ac482aSKONRAD Frederic bool activated = ((s->core_registers[DP_TX_AUDIO_CONTROL] 33358ac482aSKONRAD Frederic & DP_TX_AUD_CTRL) != 0); 33458ac482aSKONRAD Frederic AUD_set_active_out(s->amixer_output_stream, activated); 33558ac482aSKONRAD Frederic xlnx_dpdma_set_host_data_location(s->dpdma, DP_AUDIO_DMA_CHANNEL(0), 33658ac482aSKONRAD Frederic &s->audio_buffer_0); 33758ac482aSKONRAD Frederic xlnx_dpdma_set_host_data_location(s->dpdma, DP_AUDIO_DMA_CHANNEL(1), 33858ac482aSKONRAD Frederic &s->audio_buffer_1); 33958ac482aSKONRAD Frederic } 34058ac482aSKONRAD Frederic 34158ac482aSKONRAD Frederic static inline void xlnx_dp_audio_mix_buffer(XlnxDPState *s) 34258ac482aSKONRAD Frederic { 34358ac482aSKONRAD Frederic /* 34458ac482aSKONRAD Frederic * Audio packets are signed and have this shape: 34558ac482aSKONRAD Frederic * | 16 | 16 | 16 | 16 | 16 | 16 | 16 | 16 | 34658ac482aSKONRAD Frederic * | R3 | L3 | R2 | L2 | R1 | L1 | R0 | L0 | 34758ac482aSKONRAD Frederic * 34858ac482aSKONRAD Frederic * Output audio is 16bits saturated. 34958ac482aSKONRAD Frederic */ 35058ac482aSKONRAD Frederic int i; 35158ac482aSKONRAD Frederic 35258ac482aSKONRAD Frederic if ((s->audio_data_available[0]) && (xlnx_dp_audio_get_volume(s, 0))) { 35358ac482aSKONRAD Frederic for (i = 0; i < s->audio_data_available[0] / 2; i++) { 35458ac482aSKONRAD Frederic s->temp_buffer[i] = (int64_t)(s->audio_buffer_0[i]) 35558ac482aSKONRAD Frederic * xlnx_dp_audio_get_volume(s, 0) / 8192; 35658ac482aSKONRAD Frederic } 35758ac482aSKONRAD Frederic s->byte_left = s->audio_data_available[0]; 35858ac482aSKONRAD Frederic } else { 35958ac482aSKONRAD Frederic memset(s->temp_buffer, 0, s->audio_data_available[1] / 2); 36058ac482aSKONRAD Frederic } 36158ac482aSKONRAD Frederic 36258ac482aSKONRAD Frederic if ((s->audio_data_available[1]) && (xlnx_dp_audio_get_volume(s, 1))) { 36358ac482aSKONRAD Frederic if ((s->audio_data_available[0] == 0) 36458ac482aSKONRAD Frederic || (s->audio_data_available[1] == s->audio_data_available[0])) { 36558ac482aSKONRAD Frederic for (i = 0; i < s->audio_data_available[1] / 2; i++) { 36658ac482aSKONRAD Frederic s->temp_buffer[i] += (int64_t)(s->audio_buffer_1[i]) 36758ac482aSKONRAD Frederic * xlnx_dp_audio_get_volume(s, 1) / 8192; 36858ac482aSKONRAD Frederic } 36958ac482aSKONRAD Frederic s->byte_left = s->audio_data_available[1]; 37058ac482aSKONRAD Frederic } 37158ac482aSKONRAD Frederic } 37258ac482aSKONRAD Frederic 37358ac482aSKONRAD Frederic for (i = 0; i < s->byte_left / 2; i++) { 37458ac482aSKONRAD Frederic s->out_buffer[i] = MAX(-32767, MIN(s->temp_buffer[i], 32767)); 37558ac482aSKONRAD Frederic } 37658ac482aSKONRAD Frederic 37758ac482aSKONRAD Frederic s->data_ptr = 0; 37858ac482aSKONRAD Frederic } 37958ac482aSKONRAD Frederic 38058ac482aSKONRAD Frederic static void xlnx_dp_audio_callback(void *opaque, int avail) 38158ac482aSKONRAD Frederic { 38258ac482aSKONRAD Frederic /* 383d864cf25SPeter Maydell * Get the individual left and right audio streams from the DPDMA, 384d864cf25SPeter Maydell * and fill the output buffer with the combined stereo audio data 385d864cf25SPeter Maydell * adjusted by the volume controls. 386d864cf25SPeter Maydell * QEMU's audio subsystem will call this callback repeatedly; 387d864cf25SPeter Maydell * we return the data from the output buffer until it is emptied, 388d864cf25SPeter Maydell * and then we will read data from the DPDMA again. 38958ac482aSKONRAD Frederic */ 39058ac482aSKONRAD Frederic XlnxDPState *s = XLNX_DP(opaque); 39158ac482aSKONRAD Frederic size_t written = 0; 39258ac482aSKONRAD Frederic 39358ac482aSKONRAD Frederic if (s->byte_left == 0) { 39458ac482aSKONRAD Frederic s->audio_data_available[0] = xlnx_dpdma_start_operation(s->dpdma, 4, 39558ac482aSKONRAD Frederic true); 39658ac482aSKONRAD Frederic s->audio_data_available[1] = xlnx_dpdma_start_operation(s->dpdma, 5, 39758ac482aSKONRAD Frederic true); 39858ac482aSKONRAD Frederic xlnx_dp_audio_mix_buffer(s); 39958ac482aSKONRAD Frederic } 40058ac482aSKONRAD Frederic 40158ac482aSKONRAD Frederic /* Send the buffer through the audio. */ 40258ac482aSKONRAD Frederic if (s->byte_left <= MAX_QEMU_BUFFER_SIZE) { 40358ac482aSKONRAD Frederic if (s->byte_left != 0) { 40458ac482aSKONRAD Frederic written = AUD_write(s->amixer_output_stream, 40558ac482aSKONRAD Frederic &s->out_buffer[s->data_ptr], s->byte_left); 40658ac482aSKONRAD Frederic } else { 4070f6ed883SSai Pavan Boddu int len_to_copy; 40858ac482aSKONRAD Frederic /* 40958ac482aSKONRAD Frederic * There is nothing to play.. We don't have any data! Fill the 41058ac482aSKONRAD Frederic * buffer with zero's and send it. 41158ac482aSKONRAD Frederic */ 41258ac482aSKONRAD Frederic written = 0; 4130f6ed883SSai Pavan Boddu while (avail) { 4140f6ed883SSai Pavan Boddu len_to_copy = MIN(AUD_CHBUF_MAX_DEPTH, avail); 4150f6ed883SSai Pavan Boddu memset(s->out_buffer, 0, len_to_copy); 4160f6ed883SSai Pavan Boddu avail -= AUD_write(s->amixer_output_stream, s->out_buffer, 4170f6ed883SSai Pavan Boddu len_to_copy); 4180f6ed883SSai Pavan Boddu } 41958ac482aSKONRAD Frederic } 42058ac482aSKONRAD Frederic } else { 42158ac482aSKONRAD Frederic written = AUD_write(s->amixer_output_stream, 42258ac482aSKONRAD Frederic &s->out_buffer[s->data_ptr], MAX_QEMU_BUFFER_SIZE); 42358ac482aSKONRAD Frederic } 42458ac482aSKONRAD Frederic s->byte_left -= written; 42558ac482aSKONRAD Frederic s->data_ptr += written; 42658ac482aSKONRAD Frederic } 42758ac482aSKONRAD Frederic 42858ac482aSKONRAD Frederic /* 42958ac482aSKONRAD Frederic * AUX channel related function. 43058ac482aSKONRAD Frederic */ 43158ac482aSKONRAD Frederic static void xlnx_dp_aux_clear_rx_fifo(XlnxDPState *s) 43258ac482aSKONRAD Frederic { 43358ac482aSKONRAD Frederic fifo8_reset(&s->rx_fifo); 43458ac482aSKONRAD Frederic } 43558ac482aSKONRAD Frederic 43658ac482aSKONRAD Frederic static void xlnx_dp_aux_push_rx_fifo(XlnxDPState *s, uint8_t *buf, size_t len) 43758ac482aSKONRAD Frederic { 43858ac482aSKONRAD Frederic DPRINTF("Push %u data in rx_fifo\n", (unsigned)len); 43958ac482aSKONRAD Frederic fifo8_push_all(&s->rx_fifo, buf, len); 44058ac482aSKONRAD Frederic } 44158ac482aSKONRAD Frederic 44258ac482aSKONRAD Frederic static uint8_t xlnx_dp_aux_pop_rx_fifo(XlnxDPState *s) 44358ac482aSKONRAD Frederic { 44458ac482aSKONRAD Frederic uint8_t ret; 44558ac482aSKONRAD Frederic 44658ac482aSKONRAD Frederic if (fifo8_is_empty(&s->rx_fifo)) { 447a09ef504SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, 448a09ef504SPhilippe Mathieu-Daudé "%s: Reading empty RX_FIFO\n", 449a09ef504SPhilippe Mathieu-Daudé __func__); 450a09ef504SPhilippe Mathieu-Daudé /* 451a09ef504SPhilippe Mathieu-Daudé * The datasheet is not clear about the reset value, it seems 452a09ef504SPhilippe Mathieu-Daudé * to be unspecified. We choose to return '0'. 453a09ef504SPhilippe Mathieu-Daudé */ 454a09ef504SPhilippe Mathieu-Daudé ret = 0; 455a09ef504SPhilippe Mathieu-Daudé } else { 45658ac482aSKONRAD Frederic ret = fifo8_pop(&s->rx_fifo); 45758ac482aSKONRAD Frederic DPRINTF("pop 0x%" PRIX8 " from rx_fifo.\n", ret); 458a09ef504SPhilippe Mathieu-Daudé } 45958ac482aSKONRAD Frederic return ret; 46058ac482aSKONRAD Frederic } 46158ac482aSKONRAD Frederic 46258ac482aSKONRAD Frederic static void xlnx_dp_aux_clear_tx_fifo(XlnxDPState *s) 46358ac482aSKONRAD Frederic { 46458ac482aSKONRAD Frederic fifo8_reset(&s->tx_fifo); 46558ac482aSKONRAD Frederic } 46658ac482aSKONRAD Frederic 467bb14a1edSPaolo Bonzini static void xlnx_dp_aux_push_tx_fifo(XlnxDPState *s, uint8_t *buf, size_t len) 46858ac482aSKONRAD Frederic { 46958ac482aSKONRAD Frederic DPRINTF("Push %u data in tx_fifo\n", (unsigned)len); 470bb14a1edSPaolo Bonzini fifo8_push_all(&s->tx_fifo, buf, len); 47158ac482aSKONRAD Frederic } 47258ac482aSKONRAD Frederic 47358ac482aSKONRAD Frederic static uint8_t xlnx_dp_aux_pop_tx_fifo(XlnxDPState *s) 47458ac482aSKONRAD Frederic { 47558ac482aSKONRAD Frederic uint8_t ret; 47658ac482aSKONRAD Frederic 47758ac482aSKONRAD Frederic if (fifo8_is_empty(&s->tx_fifo)) { 4787bbdf0f8SPhilippe Mathieu-Daudé error_report("%s: TX_FIFO underflow", __func__); 47958ac482aSKONRAD Frederic abort(); 48058ac482aSKONRAD Frederic } 48158ac482aSKONRAD Frederic ret = fifo8_pop(&s->tx_fifo); 48258ac482aSKONRAD Frederic DPRINTF("pop 0x%2.2X from tx_fifo.\n", ret); 48358ac482aSKONRAD Frederic return ret; 48458ac482aSKONRAD Frederic } 48558ac482aSKONRAD Frederic 48658ac482aSKONRAD Frederic static uint32_t xlnx_dp_aux_get_address(XlnxDPState *s) 48758ac482aSKONRAD Frederic { 48858ac482aSKONRAD Frederic return s->core_registers[DP_AUX_ADDRESS]; 48958ac482aSKONRAD Frederic } 49058ac482aSKONRAD Frederic 49158ac482aSKONRAD Frederic /* 49258ac482aSKONRAD Frederic * Get command from the register. 49358ac482aSKONRAD Frederic */ 49458ac482aSKONRAD Frederic static void xlnx_dp_aux_set_command(XlnxDPState *s, uint32_t value) 49558ac482aSKONRAD Frederic { 49658ac482aSKONRAD Frederic bool address_only = (value & AUX_ADDR_ONLY_MASK) != 0; 49758ac482aSKONRAD Frederic AUXCommand cmd = (value & AUX_COMMAND_MASK) >> AUX_COMMAND_SHIFT; 49858ac482aSKONRAD Frederic uint8_t nbytes = (value & AUX_COMMAND_NBYTES) + 1; 49958ac482aSKONRAD Frederic uint8_t buf[16]; 50058ac482aSKONRAD Frederic int i; 50158ac482aSKONRAD Frederic 50258ac482aSKONRAD Frederic /* 50358ac482aSKONRAD Frederic * When an address_only command is executed nothing happen to the fifo, so 50458ac482aSKONRAD Frederic * just make nbytes = 0. 50558ac482aSKONRAD Frederic */ 50658ac482aSKONRAD Frederic if (address_only) { 50758ac482aSKONRAD Frederic nbytes = 0; 50858ac482aSKONRAD Frederic } 50958ac482aSKONRAD Frederic 51058ac482aSKONRAD Frederic switch (cmd) { 51158ac482aSKONRAD Frederic case READ_AUX: 51258ac482aSKONRAD Frederic case READ_I2C: 51358ac482aSKONRAD Frederic case READ_I2C_MOT: 51458ac482aSKONRAD Frederic s->core_registers[DP_AUX_REPLY_CODE] = aux_request(s->aux_bus, cmd, 51558ac482aSKONRAD Frederic xlnx_dp_aux_get_address(s), 51658ac482aSKONRAD Frederic nbytes, buf); 51758ac482aSKONRAD Frederic s->core_registers[DP_REPLY_DATA_COUNT] = nbytes; 51858ac482aSKONRAD Frederic 51958ac482aSKONRAD Frederic if (s->core_registers[DP_AUX_REPLY_CODE] == AUX_I2C_ACK) { 52058ac482aSKONRAD Frederic xlnx_dp_aux_push_rx_fifo(s, buf, nbytes); 52158ac482aSKONRAD Frederic } 52258ac482aSKONRAD Frederic break; 52358ac482aSKONRAD Frederic case WRITE_AUX: 52458ac482aSKONRAD Frederic case WRITE_I2C: 52558ac482aSKONRAD Frederic case WRITE_I2C_MOT: 52658ac482aSKONRAD Frederic for (i = 0; i < nbytes; i++) { 52758ac482aSKONRAD Frederic buf[i] = xlnx_dp_aux_pop_tx_fifo(s); 52858ac482aSKONRAD Frederic } 52958ac482aSKONRAD Frederic s->core_registers[DP_AUX_REPLY_CODE] = aux_request(s->aux_bus, cmd, 53058ac482aSKONRAD Frederic xlnx_dp_aux_get_address(s), 53158ac482aSKONRAD Frederic nbytes, buf); 53258ac482aSKONRAD Frederic xlnx_dp_aux_clear_tx_fifo(s); 53358ac482aSKONRAD Frederic break; 53458ac482aSKONRAD Frederic case WRITE_I2C_STATUS: 53558ac482aSKONRAD Frederic qemu_log_mask(LOG_UNIMP, "xlnx_dp: Write i2c status not implemented\n"); 53658ac482aSKONRAD Frederic break; 53758ac482aSKONRAD Frederic default: 5389390da5eSQiang Liu qemu_log_mask(LOG_GUEST_ERROR, "%s: invalid command: %u", __func__, cmd); 5399390da5eSQiang Liu return; 54058ac482aSKONRAD Frederic } 54158ac482aSKONRAD Frederic 54258ac482aSKONRAD Frederic s->core_registers[DP_INTERRUPT_SIGNAL_STATE] |= 0x04; 54358ac482aSKONRAD Frederic } 54458ac482aSKONRAD Frederic 5458f5d58efSIgor Mammedov static void xlnx_dp_set_dpdma(const Object *obj, const char *name, Object *val, 54658ac482aSKONRAD Frederic Error **errp) 54758ac482aSKONRAD Frederic { 54858ac482aSKONRAD Frederic XlnxDPState *s = XLNX_DP(obj); 54958ac482aSKONRAD Frederic if (s->console) { 55058ac482aSKONRAD Frederic DisplaySurface *surface = qemu_console_surface(s->console); 55158ac482aSKONRAD Frederic XlnxDPDMAState *dma = XLNX_DPDMA(val); 55258ac482aSKONRAD Frederic xlnx_dpdma_set_host_data_location(dma, DP_GRAPHIC_DMA_CHANNEL, 55358ac482aSKONRAD Frederic surface_data(surface)); 55458ac482aSKONRAD Frederic } 55558ac482aSKONRAD Frederic } 55658ac482aSKONRAD Frederic 55758ac482aSKONRAD Frederic static inline uint8_t xlnx_dp_global_alpha_value(XlnxDPState *s) 55858ac482aSKONRAD Frederic { 55958ac482aSKONRAD Frederic return (s->vblend_registers[V_BLEND_SET_GLOBAL_ALPHA_REG] & 0x1FE) >> 1; 56058ac482aSKONRAD Frederic } 56158ac482aSKONRAD Frederic 56258ac482aSKONRAD Frederic static inline bool xlnx_dp_global_alpha_enabled(XlnxDPState *s) 56358ac482aSKONRAD Frederic { 56458ac482aSKONRAD Frederic /* 56558ac482aSKONRAD Frederic * If the alpha is totally opaque (255) we consider the alpha is disabled to 56658ac482aSKONRAD Frederic * reduce CPU consumption. 56758ac482aSKONRAD Frederic */ 56858ac482aSKONRAD Frederic return ((xlnx_dp_global_alpha_value(s) != 0xFF) && 56958ac482aSKONRAD Frederic ((s->vblend_registers[V_BLEND_SET_GLOBAL_ALPHA_REG] & 0x01) != 0)); 57058ac482aSKONRAD Frederic } 57158ac482aSKONRAD Frederic 57258ac482aSKONRAD Frederic static void xlnx_dp_recreate_surface(XlnxDPState *s) 57358ac482aSKONRAD Frederic { 57458ac482aSKONRAD Frederic /* 57558ac482aSKONRAD Frederic * Two possibilities, if blending is enabled the console displays 57658ac482aSKONRAD Frederic * bout_plane, if not g_plane is displayed. 57758ac482aSKONRAD Frederic */ 57858ac482aSKONRAD Frederic uint16_t width = s->core_registers[DP_MAIN_STREAM_HRES]; 57958ac482aSKONRAD Frederic uint16_t height = s->core_registers[DP_MAIN_STREAM_VRES]; 58058ac482aSKONRAD Frederic DisplaySurface *current_console_surface = qemu_console_surface(s->console); 58158ac482aSKONRAD Frederic 58258ac482aSKONRAD Frederic if ((width != 0) && (height != 0)) { 58358ac482aSKONRAD Frederic /* 58458ac482aSKONRAD Frederic * As dpy_gfx_replace_surface calls qemu_free_displaysurface on the 585b12227afSStefan Weil * surface we need to be careful and don't free the surface associated 58658ac482aSKONRAD Frederic * to the console or double free will happen. 58758ac482aSKONRAD Frederic */ 58858ac482aSKONRAD Frederic if (s->bout_plane.surface != current_console_surface) { 58958ac482aSKONRAD Frederic qemu_free_displaysurface(s->bout_plane.surface); 59058ac482aSKONRAD Frederic } 59158ac482aSKONRAD Frederic if (s->v_plane.surface != current_console_surface) { 59258ac482aSKONRAD Frederic qemu_free_displaysurface(s->v_plane.surface); 59358ac482aSKONRAD Frederic } 59458ac482aSKONRAD Frederic if (s->g_plane.surface != current_console_surface) { 59558ac482aSKONRAD Frederic qemu_free_displaysurface(s->g_plane.surface); 59658ac482aSKONRAD Frederic } 59758ac482aSKONRAD Frederic 59858ac482aSKONRAD Frederic s->g_plane.surface 59958ac482aSKONRAD Frederic = qemu_create_displaysurface_from(width, height, 60058ac482aSKONRAD Frederic s->g_plane.format, 0, NULL); 60158ac482aSKONRAD Frederic s->v_plane.surface 60258ac482aSKONRAD Frederic = qemu_create_displaysurface_from(width, height, 60358ac482aSKONRAD Frederic s->v_plane.format, 0, NULL); 60458ac482aSKONRAD Frederic if (xlnx_dp_global_alpha_enabled(s)) { 60558ac482aSKONRAD Frederic s->bout_plane.surface = 60658ac482aSKONRAD Frederic qemu_create_displaysurface_from(width, 60758ac482aSKONRAD Frederic height, 60858ac482aSKONRAD Frederic s->g_plane.format, 60958ac482aSKONRAD Frederic 0, NULL); 61058ac482aSKONRAD Frederic dpy_gfx_replace_surface(s->console, s->bout_plane.surface); 61158ac482aSKONRAD Frederic } else { 61258ac482aSKONRAD Frederic s->bout_plane.surface = NULL; 61358ac482aSKONRAD Frederic dpy_gfx_replace_surface(s->console, s->g_plane.surface); 61458ac482aSKONRAD Frederic } 61558ac482aSKONRAD Frederic 61658ac482aSKONRAD Frederic xlnx_dpdma_set_host_data_location(s->dpdma, DP_GRAPHIC_DMA_CHANNEL, 61758ac482aSKONRAD Frederic surface_data(s->g_plane.surface)); 61858ac482aSKONRAD Frederic xlnx_dpdma_set_host_data_location(s->dpdma, DP_VIDEO_DMA_CHANNEL, 61958ac482aSKONRAD Frederic surface_data(s->v_plane.surface)); 62058ac482aSKONRAD Frederic } 62158ac482aSKONRAD Frederic } 62258ac482aSKONRAD Frederic 62358ac482aSKONRAD Frederic /* 62458ac482aSKONRAD Frederic * Change the graphic format of the surface. 62558ac482aSKONRAD Frederic */ 62658ac482aSKONRAD Frederic static void xlnx_dp_change_graphic_fmt(XlnxDPState *s) 62758ac482aSKONRAD Frederic { 62858ac482aSKONRAD Frederic switch (s->avbufm_registers[AV_BUF_FORMAT] & DP_GRAPHIC_MASK) { 62958ac482aSKONRAD Frederic case DP_GRAPHIC_RGBA8888: 63058ac482aSKONRAD Frederic s->g_plane.format = PIXMAN_r8g8b8a8; 63158ac482aSKONRAD Frederic break; 63258ac482aSKONRAD Frederic case DP_GRAPHIC_ABGR8888: 63358ac482aSKONRAD Frederic s->g_plane.format = PIXMAN_a8b8g8r8; 63458ac482aSKONRAD Frederic break; 63558ac482aSKONRAD Frederic case DP_GRAPHIC_RGB565: 63658ac482aSKONRAD Frederic s->g_plane.format = PIXMAN_r5g6b5; 63758ac482aSKONRAD Frederic break; 63858ac482aSKONRAD Frederic case DP_GRAPHIC_RGB888: 63958ac482aSKONRAD Frederic s->g_plane.format = PIXMAN_r8g8b8; 64058ac482aSKONRAD Frederic break; 64158ac482aSKONRAD Frederic case DP_GRAPHIC_BGR888: 64258ac482aSKONRAD Frederic s->g_plane.format = PIXMAN_b8g8r8; 64358ac482aSKONRAD Frederic break; 64458ac482aSKONRAD Frederic default: 6457bbdf0f8SPhilippe Mathieu-Daudé error_report("%s: unsupported graphic format %u", __func__, 64658ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_FORMAT] & DP_GRAPHIC_MASK); 64758ac482aSKONRAD Frederic abort(); 64858ac482aSKONRAD Frederic } 64958ac482aSKONRAD Frederic 65058ac482aSKONRAD Frederic switch (s->avbufm_registers[AV_BUF_FORMAT] & DP_NL_VID_FMT_MASK) { 65158ac482aSKONRAD Frederic case 0: 65258ac482aSKONRAD Frederic s->v_plane.format = PIXMAN_x8b8g8r8; 65358ac482aSKONRAD Frederic break; 65431cf950eSEdgar E. Iglesias case DP_NL_VID_Y0_CB_Y1_CR: 65531cf950eSEdgar E. Iglesias s->v_plane.format = PIXMAN_yuy2; 65631cf950eSEdgar E. Iglesias break; 65758ac482aSKONRAD Frederic case DP_NL_VID_RGBA8880: 65858ac482aSKONRAD Frederic s->v_plane.format = PIXMAN_x8b8g8r8; 65958ac482aSKONRAD Frederic break; 66058ac482aSKONRAD Frederic default: 6617bbdf0f8SPhilippe Mathieu-Daudé error_report("%s: unsupported video format %u", __func__, 66258ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_FORMAT] & DP_NL_VID_FMT_MASK); 66358ac482aSKONRAD Frederic abort(); 66458ac482aSKONRAD Frederic } 66558ac482aSKONRAD Frederic 66658ac482aSKONRAD Frederic xlnx_dp_recreate_surface(s); 66758ac482aSKONRAD Frederic } 66858ac482aSKONRAD Frederic 66958ac482aSKONRAD Frederic static void xlnx_dp_update_irq(XlnxDPState *s) 67058ac482aSKONRAD Frederic { 67158ac482aSKONRAD Frederic uint32_t flags; 67258ac482aSKONRAD Frederic 67358ac482aSKONRAD Frederic flags = s->core_registers[DP_INT_STATUS] & ~s->core_registers[DP_INT_MASK]; 67458ac482aSKONRAD Frederic DPRINTF("update IRQ value = %" PRIx32 "\n", flags); 67558ac482aSKONRAD Frederic qemu_set_irq(s->irq, flags != 0); 67658ac482aSKONRAD Frederic } 67758ac482aSKONRAD Frederic 67858ac482aSKONRAD Frederic static uint64_t xlnx_dp_read(void *opaque, hwaddr offset, unsigned size) 67958ac482aSKONRAD Frederic { 68058ac482aSKONRAD Frederic XlnxDPState *s = XLNX_DP(opaque); 68158ac482aSKONRAD Frederic uint64_t ret = 0; 68258ac482aSKONRAD Frederic 68358ac482aSKONRAD Frederic offset = offset >> 2; 68458ac482aSKONRAD Frederic 68558ac482aSKONRAD Frederic switch (offset) { 68658ac482aSKONRAD Frederic case DP_TX_USER_FIFO_OVERFLOW: 68758ac482aSKONRAD Frederic /* This register is cleared after a read */ 68858ac482aSKONRAD Frederic ret = s->core_registers[DP_TX_USER_FIFO_OVERFLOW]; 68958ac482aSKONRAD Frederic s->core_registers[DP_TX_USER_FIFO_OVERFLOW] = 0; 69058ac482aSKONRAD Frederic break; 69158ac482aSKONRAD Frederic case DP_AUX_REPLY_DATA: 69258ac482aSKONRAD Frederic ret = xlnx_dp_aux_pop_rx_fifo(s); 69358ac482aSKONRAD Frederic break; 69458ac482aSKONRAD Frederic case DP_INTERRUPT_SIGNAL_STATE: 69558ac482aSKONRAD Frederic /* 69658ac482aSKONRAD Frederic * XXX: Not sure it is the right thing to do actually. 69758ac482aSKONRAD Frederic * The register is not written by the device driver so it's stuck 69858ac482aSKONRAD Frederic * to 0x04. 69958ac482aSKONRAD Frederic */ 70058ac482aSKONRAD Frederic ret = s->core_registers[DP_INTERRUPT_SIGNAL_STATE]; 70158ac482aSKONRAD Frederic s->core_registers[DP_INTERRUPT_SIGNAL_STATE] &= ~0x04; 70258ac482aSKONRAD Frederic break; 70358ac482aSKONRAD Frederic case DP_AUX_WRITE_FIFO: 70458ac482aSKONRAD Frederic case DP_TX_AUDIO_INFO_DATA(0): 70558ac482aSKONRAD Frederic case DP_TX_AUDIO_INFO_DATA(1): 70658ac482aSKONRAD Frederic case DP_TX_AUDIO_INFO_DATA(2): 70758ac482aSKONRAD Frederic case DP_TX_AUDIO_INFO_DATA(3): 70858ac482aSKONRAD Frederic case DP_TX_AUDIO_INFO_DATA(4): 70958ac482aSKONRAD Frederic case DP_TX_AUDIO_INFO_DATA(5): 71058ac482aSKONRAD Frederic case DP_TX_AUDIO_INFO_DATA(6): 71158ac482aSKONRAD Frederic case DP_TX_AUDIO_INFO_DATA(7): 71258ac482aSKONRAD Frederic case DP_TX_AUDIO_EXT_DATA(0): 71358ac482aSKONRAD Frederic case DP_TX_AUDIO_EXT_DATA(1): 71458ac482aSKONRAD Frederic case DP_TX_AUDIO_EXT_DATA(2): 71558ac482aSKONRAD Frederic case DP_TX_AUDIO_EXT_DATA(3): 71658ac482aSKONRAD Frederic case DP_TX_AUDIO_EXT_DATA(4): 71758ac482aSKONRAD Frederic case DP_TX_AUDIO_EXT_DATA(5): 71858ac482aSKONRAD Frederic case DP_TX_AUDIO_EXT_DATA(6): 71958ac482aSKONRAD Frederic case DP_TX_AUDIO_EXT_DATA(7): 72058ac482aSKONRAD Frederic case DP_TX_AUDIO_EXT_DATA(8): 72158ac482aSKONRAD Frederic /* write only registers */ 72258ac482aSKONRAD Frederic ret = 0; 72358ac482aSKONRAD Frederic break; 72458ac482aSKONRAD Frederic default: 72558ac482aSKONRAD Frederic assert(offset <= (0x3AC >> 2)); 7262b3a9825SQiang Liu if (offset == (0x3A8 >> 2) || offset == (0x3AC >> 2)) { 7272b3a9825SQiang Liu ret = s->core_registers[DP_INT_MASK]; 7282b3a9825SQiang Liu } else { 72958ac482aSKONRAD Frederic ret = s->core_registers[offset]; 7302b3a9825SQiang Liu } 73158ac482aSKONRAD Frederic break; 73258ac482aSKONRAD Frederic } 73358ac482aSKONRAD Frederic 73458ac482aSKONRAD Frederic DPRINTF("core read @%" PRIx64 " = 0x%8.8" PRIX64 "\n", offset << 2, ret); 73558ac482aSKONRAD Frederic return ret; 73658ac482aSKONRAD Frederic } 73758ac482aSKONRAD Frederic 73858ac482aSKONRAD Frederic static void xlnx_dp_write(void *opaque, hwaddr offset, uint64_t value, 73958ac482aSKONRAD Frederic unsigned size) 74058ac482aSKONRAD Frederic { 74158ac482aSKONRAD Frederic XlnxDPState *s = XLNX_DP(opaque); 74258ac482aSKONRAD Frederic 74358ac482aSKONRAD Frederic DPRINTF("core write @%" PRIx64 " = 0x%8.8" PRIX64 "\n", offset, value); 74458ac482aSKONRAD Frederic 74558ac482aSKONRAD Frederic offset = offset >> 2; 74658ac482aSKONRAD Frederic 74758ac482aSKONRAD Frederic switch (offset) { 74858ac482aSKONRAD Frederic /* 74958ac482aSKONRAD Frederic * Only special write case are handled. 75058ac482aSKONRAD Frederic */ 75158ac482aSKONRAD Frederic case DP_LINK_BW_SET: 75258ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x000000FF; 75358ac482aSKONRAD Frederic break; 75458ac482aSKONRAD Frederic case DP_LANE_COUNT_SET: 75558ac482aSKONRAD Frederic case DP_MAIN_STREAM_MISC0: 75658ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x0000000F; 75758ac482aSKONRAD Frederic break; 75858ac482aSKONRAD Frederic case DP_TRAINING_PATTERN_SET: 75958ac482aSKONRAD Frederic case DP_LINK_QUAL_PATTERN_SET: 76058ac482aSKONRAD Frederic case DP_MAIN_STREAM_POLARITY: 76158ac482aSKONRAD Frederic case DP_PHY_VOLTAGE_DIFF_LANE_0: 76258ac482aSKONRAD Frederic case DP_PHY_VOLTAGE_DIFF_LANE_1: 76358ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x00000003; 76458ac482aSKONRAD Frederic break; 76558ac482aSKONRAD Frederic case DP_ENHANCED_FRAME_EN: 76658ac482aSKONRAD Frederic case DP_SCRAMBLING_DISABLE: 76758ac482aSKONRAD Frederic case DP_DOWNSPREAD_CTRL: 76858ac482aSKONRAD Frederic case DP_MAIN_STREAM_ENABLE: 76958ac482aSKONRAD Frederic case DP_TRANSMIT_PRBS7: 77058ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x00000001; 77158ac482aSKONRAD Frederic break; 77258ac482aSKONRAD Frederic case DP_PHY_CLOCK_SELECT: 77358ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x00000007; 77458ac482aSKONRAD Frederic break; 77558ac482aSKONRAD Frederic case DP_SOFTWARE_RESET: 77658ac482aSKONRAD Frederic /* 77758ac482aSKONRAD Frederic * No need to update this bit as it's read '0'. 77858ac482aSKONRAD Frederic */ 77958ac482aSKONRAD Frederic /* 78058ac482aSKONRAD Frederic * TODO: reset IP. 78158ac482aSKONRAD Frederic */ 78258ac482aSKONRAD Frederic break; 78358ac482aSKONRAD Frederic case DP_TRANSMITTER_ENABLE: 78458ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x01; 785759ae1b4SSai Pavan Boddu ptimer_transaction_begin(s->vblank); 786759ae1b4SSai Pavan Boddu if (value & 0x1) { 787759ae1b4SSai Pavan Boddu ptimer_run(s->vblank, 0); 788759ae1b4SSai Pavan Boddu } else { 789759ae1b4SSai Pavan Boddu ptimer_stop(s->vblank); 790759ae1b4SSai Pavan Boddu } 791759ae1b4SSai Pavan Boddu ptimer_transaction_commit(s->vblank); 79258ac482aSKONRAD Frederic break; 79358ac482aSKONRAD Frederic case DP_FORCE_SCRAMBLER_RESET: 79458ac482aSKONRAD Frederic /* 79558ac482aSKONRAD Frederic * No need to update this bit as it's read '0'. 79658ac482aSKONRAD Frederic */ 79758ac482aSKONRAD Frederic /* 79858ac482aSKONRAD Frederic * TODO: force a scrambler reset?? 79958ac482aSKONRAD Frederic */ 80058ac482aSKONRAD Frederic break; 80158ac482aSKONRAD Frederic case DP_AUX_COMMAND_REGISTER: 80258ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x00001F0F; 80358ac482aSKONRAD Frederic xlnx_dp_aux_set_command(s, s->core_registers[offset]); 80458ac482aSKONRAD Frederic break; 80558ac482aSKONRAD Frederic case DP_MAIN_STREAM_HTOTAL: 80658ac482aSKONRAD Frederic case DP_MAIN_STREAM_VTOTAL: 80758ac482aSKONRAD Frederic case DP_MAIN_STREAM_HSTART: 80858ac482aSKONRAD Frederic case DP_MAIN_STREAM_VSTART: 80958ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x0000FFFF; 81058ac482aSKONRAD Frederic break; 81158ac482aSKONRAD Frederic case DP_MAIN_STREAM_HRES: 81258ac482aSKONRAD Frederic case DP_MAIN_STREAM_VRES: 81358ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x0000FFFF; 81458ac482aSKONRAD Frederic xlnx_dp_recreate_surface(s); 81558ac482aSKONRAD Frederic break; 81658ac482aSKONRAD Frederic case DP_MAIN_STREAM_HSWIDTH: 81758ac482aSKONRAD Frederic case DP_MAIN_STREAM_VSWIDTH: 81858ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x00007FFF; 81958ac482aSKONRAD Frederic break; 82058ac482aSKONRAD Frederic case DP_MAIN_STREAM_MISC1: 82158ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x00000086; 82258ac482aSKONRAD Frederic break; 82358ac482aSKONRAD Frederic case DP_MAIN_STREAM_M_VID: 82458ac482aSKONRAD Frederic case DP_MAIN_STREAM_N_VID: 82558ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x00FFFFFF; 82658ac482aSKONRAD Frederic break; 82758ac482aSKONRAD Frederic case DP_MSA_TRANSFER_UNIT_SIZE: 82858ac482aSKONRAD Frederic case DP_MIN_BYTES_PER_TU: 82958ac482aSKONRAD Frederic case DP_INIT_WAIT: 83058ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x00000007; 83158ac482aSKONRAD Frederic break; 83258ac482aSKONRAD Frederic case DP_USER_DATA_COUNT_PER_LANE: 83358ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x0003FFFF; 83458ac482aSKONRAD Frederic break; 83558ac482aSKONRAD Frederic case DP_FRAC_BYTES_PER_TU: 83658ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x000003FF; 83758ac482aSKONRAD Frederic break; 83858ac482aSKONRAD Frederic case DP_PHY_RESET: 83958ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x00010003; 84058ac482aSKONRAD Frederic /* 84158ac482aSKONRAD Frederic * TODO: Reset something? 84258ac482aSKONRAD Frederic */ 84358ac482aSKONRAD Frederic break; 84458ac482aSKONRAD Frederic case DP_TX_PHY_POWER_DOWN: 84558ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x0000000F; 84658ac482aSKONRAD Frederic /* 84758ac482aSKONRAD Frederic * TODO: Power down things? 84858ac482aSKONRAD Frederic */ 84958ac482aSKONRAD Frederic break; 850bb14a1edSPaolo Bonzini case DP_AUX_WRITE_FIFO: { 851bb14a1edSPaolo Bonzini uint8_t c = value; 852bb14a1edSPaolo Bonzini xlnx_dp_aux_push_tx_fifo(s, &c, 1); 85358ac482aSKONRAD Frederic break; 854bb14a1edSPaolo Bonzini } 85558ac482aSKONRAD Frederic case DP_AUX_CLOCK_DIVIDER: 85658ac482aSKONRAD Frederic break; 85758ac482aSKONRAD Frederic case DP_AUX_REPLY_COUNT: 85858ac482aSKONRAD Frederic /* 85958ac482aSKONRAD Frederic * Writing to this register clear the counter. 86058ac482aSKONRAD Frederic */ 86158ac482aSKONRAD Frederic s->core_registers[offset] = 0x00000000; 86258ac482aSKONRAD Frederic break; 86358ac482aSKONRAD Frederic case DP_AUX_ADDRESS: 86458ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x000FFFFF; 86558ac482aSKONRAD Frederic break; 86658ac482aSKONRAD Frederic case DP_VERSION_REGISTER: 86758ac482aSKONRAD Frederic case DP_CORE_ID: 86858ac482aSKONRAD Frederic case DP_TX_USER_FIFO_OVERFLOW: 86958ac482aSKONRAD Frederic case DP_AUX_REPLY_DATA: 87058ac482aSKONRAD Frederic case DP_AUX_REPLY_CODE: 87158ac482aSKONRAD Frederic case DP_REPLY_DATA_COUNT: 87258ac482aSKONRAD Frederic case DP_REPLY_STATUS: 87358ac482aSKONRAD Frederic case DP_HPD_DURATION: 87458ac482aSKONRAD Frederic /* 87558ac482aSKONRAD Frederic * Write to read only location.. 87658ac482aSKONRAD Frederic */ 87758ac482aSKONRAD Frederic break; 87858ac482aSKONRAD Frederic case DP_TX_AUDIO_CONTROL: 87958ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x00000001; 88058ac482aSKONRAD Frederic xlnx_dp_audio_activate(s); 88158ac482aSKONRAD Frederic break; 88258ac482aSKONRAD Frederic case DP_TX_AUDIO_CHANNELS: 88358ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x00000007; 88458ac482aSKONRAD Frederic xlnx_dp_audio_activate(s); 88558ac482aSKONRAD Frederic break; 88658ac482aSKONRAD Frederic case DP_INT_STATUS: 88758ac482aSKONRAD Frederic s->core_registers[DP_INT_STATUS] &= ~value; 88858ac482aSKONRAD Frederic xlnx_dp_update_irq(s); 88958ac482aSKONRAD Frederic break; 89058ac482aSKONRAD Frederic case DP_INT_EN: 89158ac482aSKONRAD Frederic s->core_registers[DP_INT_MASK] &= ~value; 89258ac482aSKONRAD Frederic xlnx_dp_update_irq(s); 89358ac482aSKONRAD Frederic break; 89458ac482aSKONRAD Frederic case DP_INT_DS: 89539f40d02SSai Pavan Boddu s->core_registers[DP_INT_MASK] |= value; 89658ac482aSKONRAD Frederic xlnx_dp_update_irq(s); 89758ac482aSKONRAD Frederic break; 89858ac482aSKONRAD Frederic default: 89958ac482aSKONRAD Frederic assert(offset <= (0x504C >> 2)); 90058ac482aSKONRAD Frederic s->core_registers[offset] = value; 90158ac482aSKONRAD Frederic break; 90258ac482aSKONRAD Frederic } 90358ac482aSKONRAD Frederic } 90458ac482aSKONRAD Frederic 90558ac482aSKONRAD Frederic static const MemoryRegionOps dp_ops = { 90658ac482aSKONRAD Frederic .read = xlnx_dp_read, 90758ac482aSKONRAD Frederic .write = xlnx_dp_write, 90858ac482aSKONRAD Frederic .endianness = DEVICE_NATIVE_ENDIAN, 90958ac482aSKONRAD Frederic .valid = { 91058ac482aSKONRAD Frederic .min_access_size = 4, 91158ac482aSKONRAD Frederic .max_access_size = 4, 91258ac482aSKONRAD Frederic }, 91358ac482aSKONRAD Frederic .impl = { 91458ac482aSKONRAD Frederic .min_access_size = 4, 91558ac482aSKONRAD Frederic .max_access_size = 4, 91658ac482aSKONRAD Frederic }, 91758ac482aSKONRAD Frederic }; 91858ac482aSKONRAD Frederic 91958ac482aSKONRAD Frederic /* 92058ac482aSKONRAD Frederic * This is to handle Read/Write to the Video Blender. 92158ac482aSKONRAD Frederic */ 92258ac482aSKONRAD Frederic static void xlnx_dp_vblend_write(void *opaque, hwaddr offset, 92358ac482aSKONRAD Frederic uint64_t value, unsigned size) 92458ac482aSKONRAD Frederic { 92558ac482aSKONRAD Frederic XlnxDPState *s = XLNX_DP(opaque); 92658ac482aSKONRAD Frederic bool alpha_was_enabled; 92758ac482aSKONRAD Frederic 92858ac482aSKONRAD Frederic DPRINTF("vblend: write @0x%" HWADDR_PRIX " = 0x%" PRIX32 "\n", offset, 92958ac482aSKONRAD Frederic (uint32_t)value); 93058ac482aSKONRAD Frederic offset = offset >> 2; 93158ac482aSKONRAD Frederic 93258ac482aSKONRAD Frederic switch (offset) { 93358ac482aSKONRAD Frederic case V_BLEND_BG_CLR_0: 93458ac482aSKONRAD Frederic case V_BLEND_BG_CLR_1: 93558ac482aSKONRAD Frederic case V_BLEND_BG_CLR_2: 93658ac482aSKONRAD Frederic s->vblend_registers[offset] = value & 0x00000FFF; 93758ac482aSKONRAD Frederic break; 93858ac482aSKONRAD Frederic case V_BLEND_SET_GLOBAL_ALPHA_REG: 93958ac482aSKONRAD Frederic /* 94058ac482aSKONRAD Frederic * A write to this register can enable or disable blending. Thus we need 94158ac482aSKONRAD Frederic * to recreate the surfaces. 94258ac482aSKONRAD Frederic */ 94358ac482aSKONRAD Frederic alpha_was_enabled = xlnx_dp_global_alpha_enabled(s); 94458ac482aSKONRAD Frederic s->vblend_registers[offset] = value & 0x000001FF; 94558ac482aSKONRAD Frederic if (xlnx_dp_global_alpha_enabled(s) != alpha_was_enabled) { 94658ac482aSKONRAD Frederic xlnx_dp_recreate_surface(s); 94758ac482aSKONRAD Frederic } 94858ac482aSKONRAD Frederic break; 94958ac482aSKONRAD Frederic case V_BLEND_OUTPUT_VID_FORMAT: 95058ac482aSKONRAD Frederic s->vblend_registers[offset] = value & 0x00000017; 95158ac482aSKONRAD Frederic break; 95258ac482aSKONRAD Frederic case V_BLEND_LAYER0_CONTROL: 95358ac482aSKONRAD Frederic case V_BLEND_LAYER1_CONTROL: 95458ac482aSKONRAD Frederic s->vblend_registers[offset] = value & 0x00000103; 95558ac482aSKONRAD Frederic break; 95658ac482aSKONRAD Frederic case V_BLEND_RGB2YCBCR_COEFF(0): 95758ac482aSKONRAD Frederic case V_BLEND_RGB2YCBCR_COEFF(1): 95858ac482aSKONRAD Frederic case V_BLEND_RGB2YCBCR_COEFF(2): 95958ac482aSKONRAD Frederic case V_BLEND_RGB2YCBCR_COEFF(3): 96058ac482aSKONRAD Frederic case V_BLEND_RGB2YCBCR_COEFF(4): 96158ac482aSKONRAD Frederic case V_BLEND_RGB2YCBCR_COEFF(5): 96258ac482aSKONRAD Frederic case V_BLEND_RGB2YCBCR_COEFF(6): 96358ac482aSKONRAD Frederic case V_BLEND_RGB2YCBCR_COEFF(7): 96458ac482aSKONRAD Frederic case V_BLEND_RGB2YCBCR_COEFF(8): 96558ac482aSKONRAD Frederic case V_BLEND_IN1CSC_COEFF(0): 96658ac482aSKONRAD Frederic case V_BLEND_IN1CSC_COEFF(1): 96758ac482aSKONRAD Frederic case V_BLEND_IN1CSC_COEFF(2): 96858ac482aSKONRAD Frederic case V_BLEND_IN1CSC_COEFF(3): 96958ac482aSKONRAD Frederic case V_BLEND_IN1CSC_COEFF(4): 97058ac482aSKONRAD Frederic case V_BLEND_IN1CSC_COEFF(5): 97158ac482aSKONRAD Frederic case V_BLEND_IN1CSC_COEFF(6): 97258ac482aSKONRAD Frederic case V_BLEND_IN1CSC_COEFF(7): 97358ac482aSKONRAD Frederic case V_BLEND_IN1CSC_COEFF(8): 97458ac482aSKONRAD Frederic case V_BLEND_IN2CSC_COEFF(0): 97558ac482aSKONRAD Frederic case V_BLEND_IN2CSC_COEFF(1): 97658ac482aSKONRAD Frederic case V_BLEND_IN2CSC_COEFF(2): 97758ac482aSKONRAD Frederic case V_BLEND_IN2CSC_COEFF(3): 97858ac482aSKONRAD Frederic case V_BLEND_IN2CSC_COEFF(4): 97958ac482aSKONRAD Frederic case V_BLEND_IN2CSC_COEFF(5): 98058ac482aSKONRAD Frederic case V_BLEND_IN2CSC_COEFF(6): 98158ac482aSKONRAD Frederic case V_BLEND_IN2CSC_COEFF(7): 98258ac482aSKONRAD Frederic case V_BLEND_IN2CSC_COEFF(8): 98358ac482aSKONRAD Frederic s->vblend_registers[offset] = value & 0x0000FFFF; 98458ac482aSKONRAD Frederic break; 98558ac482aSKONRAD Frederic case V_BLEND_LUMA_IN1CSC_OFFSET: 98658ac482aSKONRAD Frederic case V_BLEND_CR_IN1CSC_OFFSET: 98758ac482aSKONRAD Frederic case V_BLEND_CB_IN1CSC_OFFSET: 98858ac482aSKONRAD Frederic case V_BLEND_LUMA_IN2CSC_OFFSET: 98958ac482aSKONRAD Frederic case V_BLEND_CR_IN2CSC_OFFSET: 99058ac482aSKONRAD Frederic case V_BLEND_CB_IN2CSC_OFFSET: 99158ac482aSKONRAD Frederic case V_BLEND_LUMA_OUTCSC_OFFSET: 99258ac482aSKONRAD Frederic case V_BLEND_CR_OUTCSC_OFFSET: 99358ac482aSKONRAD Frederic case V_BLEND_CB_OUTCSC_OFFSET: 99458ac482aSKONRAD Frederic s->vblend_registers[offset] = value & 0x3FFF7FFF; 99558ac482aSKONRAD Frederic break; 99658ac482aSKONRAD Frederic case V_BLEND_CHROMA_KEY_ENABLE: 99758ac482aSKONRAD Frederic s->vblend_registers[offset] = value & 0x00000003; 99858ac482aSKONRAD Frederic break; 99958ac482aSKONRAD Frederic case V_BLEND_CHROMA_KEY_COMP1: 100058ac482aSKONRAD Frederic case V_BLEND_CHROMA_KEY_COMP2: 100158ac482aSKONRAD Frederic case V_BLEND_CHROMA_KEY_COMP3: 100258ac482aSKONRAD Frederic s->vblend_registers[offset] = value & 0x0FFF0FFF; 100358ac482aSKONRAD Frederic break; 100458ac482aSKONRAD Frederic default: 100558ac482aSKONRAD Frederic s->vblend_registers[offset] = value; 100658ac482aSKONRAD Frederic break; 100758ac482aSKONRAD Frederic } 100858ac482aSKONRAD Frederic } 100958ac482aSKONRAD Frederic 101058ac482aSKONRAD Frederic static uint64_t xlnx_dp_vblend_read(void *opaque, hwaddr offset, 101158ac482aSKONRAD Frederic unsigned size) 101258ac482aSKONRAD Frederic { 101358ac482aSKONRAD Frederic XlnxDPState *s = XLNX_DP(opaque); 101458ac482aSKONRAD Frederic 101558ac482aSKONRAD Frederic DPRINTF("vblend: read @0x%" HWADDR_PRIX " = 0x%" PRIX32 "\n", offset, 101658ac482aSKONRAD Frederic s->vblend_registers[offset >> 2]); 101758ac482aSKONRAD Frederic return s->vblend_registers[offset >> 2]; 101858ac482aSKONRAD Frederic } 101958ac482aSKONRAD Frederic 102058ac482aSKONRAD Frederic static const MemoryRegionOps vblend_ops = { 102158ac482aSKONRAD Frederic .read = xlnx_dp_vblend_read, 102258ac482aSKONRAD Frederic .write = xlnx_dp_vblend_write, 102358ac482aSKONRAD Frederic .endianness = DEVICE_NATIVE_ENDIAN, 102458ac482aSKONRAD Frederic .valid = { 102558ac482aSKONRAD Frederic .min_access_size = 4, 102658ac482aSKONRAD Frederic .max_access_size = 4, 102758ac482aSKONRAD Frederic }, 102858ac482aSKONRAD Frederic .impl = { 102958ac482aSKONRAD Frederic .min_access_size = 4, 103058ac482aSKONRAD Frederic .max_access_size = 4, 103158ac482aSKONRAD Frederic }, 103258ac482aSKONRAD Frederic }; 103358ac482aSKONRAD Frederic 103458ac482aSKONRAD Frederic /* 103558ac482aSKONRAD Frederic * This is to handle Read/Write to the Audio Video buffer manager. 103658ac482aSKONRAD Frederic */ 103758ac482aSKONRAD Frederic static void xlnx_dp_avbufm_write(void *opaque, hwaddr offset, uint64_t value, 103858ac482aSKONRAD Frederic unsigned size) 103958ac482aSKONRAD Frederic { 104058ac482aSKONRAD Frederic XlnxDPState *s = XLNX_DP(opaque); 104158ac482aSKONRAD Frederic 104258ac482aSKONRAD Frederic DPRINTF("avbufm: write @0x%" HWADDR_PRIX " = 0x%" PRIX32 "\n", offset, 104358ac482aSKONRAD Frederic (uint32_t)value); 104458ac482aSKONRAD Frederic offset = offset >> 2; 104558ac482aSKONRAD Frederic 104658ac482aSKONRAD Frederic switch (offset) { 104758ac482aSKONRAD Frederic case AV_BUF_FORMAT: 104858ac482aSKONRAD Frederic s->avbufm_registers[offset] = value & 0x00000FFF; 104958ac482aSKONRAD Frederic xlnx_dp_change_graphic_fmt(s); 105058ac482aSKONRAD Frederic break; 105158ac482aSKONRAD Frederic case AV_CHBUF0: 105258ac482aSKONRAD Frederic case AV_CHBUF1: 105358ac482aSKONRAD Frederic case AV_CHBUF2: 105458ac482aSKONRAD Frederic case AV_CHBUF3: 105558ac482aSKONRAD Frederic case AV_CHBUF4: 105658ac482aSKONRAD Frederic case AV_CHBUF5: 105758ac482aSKONRAD Frederic s->avbufm_registers[offset] = value & 0x0000007F; 105858ac482aSKONRAD Frederic break; 105958ac482aSKONRAD Frederic case AV_BUF_OUTPUT_AUDIO_VIDEO_SELECT: 106058ac482aSKONRAD Frederic s->avbufm_registers[offset] = value & 0x0000007F; 106158ac482aSKONRAD Frederic break; 106258ac482aSKONRAD Frederic case AV_BUF_DITHER_CONFIG: 106358ac482aSKONRAD Frederic s->avbufm_registers[offset] = value & 0x000007FF; 106458ac482aSKONRAD Frederic break; 106558ac482aSKONRAD Frederic case AV_BUF_DITHER_CONFIG_MAX: 106658ac482aSKONRAD Frederic case AV_BUF_DITHER_CONFIG_MIN: 106758ac482aSKONRAD Frederic s->avbufm_registers[offset] = value & 0x00000FFF; 106858ac482aSKONRAD Frederic break; 106958ac482aSKONRAD Frederic case AV_BUF_PATTERN_GEN_SELECT: 107058ac482aSKONRAD Frederic s->avbufm_registers[offset] = value & 0xFFFFFF03; 107158ac482aSKONRAD Frederic break; 107258ac482aSKONRAD Frederic case AV_BUF_AUD_VID_CLK_SOURCE: 107358ac482aSKONRAD Frederic s->avbufm_registers[offset] = value & 0x00000007; 107458ac482aSKONRAD Frederic break; 107558ac482aSKONRAD Frederic case AV_BUF_SRST_REG: 107658ac482aSKONRAD Frederic s->avbufm_registers[offset] = value & 0x00000002; 107758ac482aSKONRAD Frederic break; 107858ac482aSKONRAD Frederic case AV_BUF_AUDIO_CH_CONFIG: 107958ac482aSKONRAD Frederic s->avbufm_registers[offset] = value & 0x00000003; 108058ac482aSKONRAD Frederic break; 108158ac482aSKONRAD Frederic case AV_BUF_GRAPHICS_COMP_SCALE_FACTOR(0): 108258ac482aSKONRAD Frederic case AV_BUF_GRAPHICS_COMP_SCALE_FACTOR(1): 108358ac482aSKONRAD Frederic case AV_BUF_GRAPHICS_COMP_SCALE_FACTOR(2): 108458ac482aSKONRAD Frederic case AV_BUF_VIDEO_COMP_SCALE_FACTOR(0): 108558ac482aSKONRAD Frederic case AV_BUF_VIDEO_COMP_SCALE_FACTOR(1): 108658ac482aSKONRAD Frederic case AV_BUF_VIDEO_COMP_SCALE_FACTOR(2): 108758ac482aSKONRAD Frederic s->avbufm_registers[offset] = value & 0x0000FFFF; 108858ac482aSKONRAD Frederic break; 108958ac482aSKONRAD Frederic case AV_BUF_LIVE_VIDEO_COMP_SF(0): 109058ac482aSKONRAD Frederic case AV_BUF_LIVE_VIDEO_COMP_SF(1): 109158ac482aSKONRAD Frederic case AV_BUF_LIVE_VIDEO_COMP_SF(2): 109258ac482aSKONRAD Frederic case AV_BUF_LIVE_VID_CONFIG: 109358ac482aSKONRAD Frederic case AV_BUF_LIVE_GFX_COMP_SF(0): 109458ac482aSKONRAD Frederic case AV_BUF_LIVE_GFX_COMP_SF(1): 109558ac482aSKONRAD Frederic case AV_BUF_LIVE_GFX_COMP_SF(2): 109658ac482aSKONRAD Frederic case AV_BUF_LIVE_GFX_CONFIG: 109758ac482aSKONRAD Frederic case AV_BUF_NON_LIVE_LATENCY: 109858ac482aSKONRAD Frederic case AV_BUF_STC_CONTROL: 109958ac482aSKONRAD Frederic case AV_BUF_STC_INIT_VALUE0: 110058ac482aSKONRAD Frederic case AV_BUF_STC_INIT_VALUE1: 110158ac482aSKONRAD Frederic case AV_BUF_STC_ADJ: 110258ac482aSKONRAD Frederic case AV_BUF_STC_VIDEO_VSYNC_TS_REG0: 110358ac482aSKONRAD Frederic case AV_BUF_STC_VIDEO_VSYNC_TS_REG1: 110458ac482aSKONRAD Frederic case AV_BUF_STC_EXT_VSYNC_TS_REG0: 110558ac482aSKONRAD Frederic case AV_BUF_STC_EXT_VSYNC_TS_REG1: 110658ac482aSKONRAD Frederic case AV_BUF_STC_CUSTOM_EVENT_TS_REG0: 110758ac482aSKONRAD Frederic case AV_BUF_STC_CUSTOM_EVENT_TS_REG1: 110858ac482aSKONRAD Frederic case AV_BUF_STC_CUSTOM_EVENT2_TS_REG0: 110958ac482aSKONRAD Frederic case AV_BUF_STC_CUSTOM_EVENT2_TS_REG1: 111058ac482aSKONRAD Frederic case AV_BUF_STC_SNAPSHOT0: 111158ac482aSKONRAD Frederic case AV_BUF_STC_SNAPSHOT1: 111258ac482aSKONRAD Frederic case AV_BUF_HCOUNT_VCOUNT_INT0: 111358ac482aSKONRAD Frederic case AV_BUF_HCOUNT_VCOUNT_INT1: 1114f2bbb686SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "avbufm: unimplemented register 0x%04" 1115f2bbb686SPhilippe Mathieu-Daudé PRIx64 "\n", 1116f2bbb686SPhilippe Mathieu-Daudé offset << 2); 111758ac482aSKONRAD Frederic break; 111858ac482aSKONRAD Frederic default: 111958ac482aSKONRAD Frederic s->avbufm_registers[offset] = value; 112058ac482aSKONRAD Frederic break; 112158ac482aSKONRAD Frederic } 112258ac482aSKONRAD Frederic } 112358ac482aSKONRAD Frederic 112458ac482aSKONRAD Frederic static uint64_t xlnx_dp_avbufm_read(void *opaque, hwaddr offset, 112558ac482aSKONRAD Frederic unsigned size) 112658ac482aSKONRAD Frederic { 112758ac482aSKONRAD Frederic XlnxDPState *s = XLNX_DP(opaque); 112858ac482aSKONRAD Frederic 112958ac482aSKONRAD Frederic offset = offset >> 2; 113058ac482aSKONRAD Frederic return s->avbufm_registers[offset]; 113158ac482aSKONRAD Frederic } 113258ac482aSKONRAD Frederic 113358ac482aSKONRAD Frederic static const MemoryRegionOps avbufm_ops = { 113458ac482aSKONRAD Frederic .read = xlnx_dp_avbufm_read, 113558ac482aSKONRAD Frederic .write = xlnx_dp_avbufm_write, 113658ac482aSKONRAD Frederic .endianness = DEVICE_NATIVE_ENDIAN, 113758ac482aSKONRAD Frederic .valid = { 113858ac482aSKONRAD Frederic .min_access_size = 4, 113958ac482aSKONRAD Frederic .max_access_size = 4, 114058ac482aSKONRAD Frederic }, 114158ac482aSKONRAD Frederic .impl = { 114258ac482aSKONRAD Frederic .min_access_size = 4, 114358ac482aSKONRAD Frederic .max_access_size = 4, 114458ac482aSKONRAD Frederic }, 114558ac482aSKONRAD Frederic }; 114658ac482aSKONRAD Frederic 114758ac482aSKONRAD Frederic /* 114858ac482aSKONRAD Frederic * This is a global alpha blending using pixman. 114958ac482aSKONRAD Frederic * Both graphic and video planes are multiplied with the global alpha 115058ac482aSKONRAD Frederic * coefficient and added. 115158ac482aSKONRAD Frederic */ 115258ac482aSKONRAD Frederic static inline void xlnx_dp_blend_surface(XlnxDPState *s) 115358ac482aSKONRAD Frederic { 115458ac482aSKONRAD Frederic pixman_fixed_t alpha1[] = { pixman_double_to_fixed(1), 115558ac482aSKONRAD Frederic pixman_double_to_fixed(1), 115658ac482aSKONRAD Frederic pixman_double_to_fixed(1.0) }; 115758ac482aSKONRAD Frederic pixman_fixed_t alpha2[] = { pixman_double_to_fixed(1), 115858ac482aSKONRAD Frederic pixman_double_to_fixed(1), 115958ac482aSKONRAD Frederic pixman_double_to_fixed(1.0) }; 116058ac482aSKONRAD Frederic 116158ac482aSKONRAD Frederic if ((surface_width(s->g_plane.surface) 116258ac482aSKONRAD Frederic != surface_width(s->v_plane.surface)) || 116358ac482aSKONRAD Frederic (surface_height(s->g_plane.surface) 116458ac482aSKONRAD Frederic != surface_height(s->v_plane.surface))) { 116558ac482aSKONRAD Frederic return; 116658ac482aSKONRAD Frederic } 116758ac482aSKONRAD Frederic 116858ac482aSKONRAD Frederic alpha1[2] = pixman_double_to_fixed((double)(xlnx_dp_global_alpha_value(s)) 116958ac482aSKONRAD Frederic / 256.0); 117058ac482aSKONRAD Frederic alpha2[2] = pixman_double_to_fixed((255.0 117158ac482aSKONRAD Frederic - (double)xlnx_dp_global_alpha_value(s)) 117258ac482aSKONRAD Frederic / 256.0); 117358ac482aSKONRAD Frederic 117458ac482aSKONRAD Frederic pixman_image_set_filter(s->g_plane.surface->image, 117558ac482aSKONRAD Frederic PIXMAN_FILTER_CONVOLUTION, alpha1, 3); 117658ac482aSKONRAD Frederic pixman_image_composite(PIXMAN_OP_SRC, s->g_plane.surface->image, 0, 117758ac482aSKONRAD Frederic s->bout_plane.surface->image, 0, 0, 0, 0, 0, 0, 117858ac482aSKONRAD Frederic surface_width(s->g_plane.surface), 117958ac482aSKONRAD Frederic surface_height(s->g_plane.surface)); 118058ac482aSKONRAD Frederic pixman_image_set_filter(s->v_plane.surface->image, 118158ac482aSKONRAD Frederic PIXMAN_FILTER_CONVOLUTION, alpha2, 3); 118258ac482aSKONRAD Frederic pixman_image_composite(PIXMAN_OP_ADD, s->v_plane.surface->image, 0, 118358ac482aSKONRAD Frederic s->bout_plane.surface->image, 0, 0, 0, 0, 0, 0, 118458ac482aSKONRAD Frederic surface_width(s->g_plane.surface), 118558ac482aSKONRAD Frederic surface_height(s->g_plane.surface)); 118658ac482aSKONRAD Frederic } 118758ac482aSKONRAD Frederic 118858ac482aSKONRAD Frederic static void xlnx_dp_update_display(void *opaque) 118958ac482aSKONRAD Frederic { 119058ac482aSKONRAD Frederic XlnxDPState *s = XLNX_DP(opaque); 119158ac482aSKONRAD Frederic 119258ac482aSKONRAD Frederic if ((s->core_registers[DP_TRANSMITTER_ENABLE] & 0x01) == 0) { 119358ac482aSKONRAD Frederic return; 119458ac482aSKONRAD Frederic } 119558ac482aSKONRAD Frederic 119658ac482aSKONRAD Frederic xlnx_dpdma_trigger_vsync_irq(s->dpdma); 119758ac482aSKONRAD Frederic 119858ac482aSKONRAD Frederic /* 119958ac482aSKONRAD Frederic * Trigger the DMA channel. 120058ac482aSKONRAD Frederic */ 120158ac482aSKONRAD Frederic if (!xlnx_dpdma_start_operation(s->dpdma, 3, false)) { 120258ac482aSKONRAD Frederic /* 1203b12227afSStefan Weil * An error occurred don't do anything with the data.. 120458ac482aSKONRAD Frederic * Trigger an underflow interrupt. 120558ac482aSKONRAD Frederic */ 120658ac482aSKONRAD Frederic s->core_registers[DP_INT_STATUS] |= (1 << 21); 120758ac482aSKONRAD Frederic xlnx_dp_update_irq(s); 120858ac482aSKONRAD Frederic return; 120958ac482aSKONRAD Frederic } 121058ac482aSKONRAD Frederic 121158ac482aSKONRAD Frederic if (xlnx_dp_global_alpha_enabled(s)) { 121258ac482aSKONRAD Frederic if (!xlnx_dpdma_start_operation(s->dpdma, 0, false)) { 121358ac482aSKONRAD Frederic s->core_registers[DP_INT_STATUS] |= (1 << 21); 121458ac482aSKONRAD Frederic xlnx_dp_update_irq(s); 121558ac482aSKONRAD Frederic return; 121658ac482aSKONRAD Frederic } 121758ac482aSKONRAD Frederic xlnx_dp_blend_surface(s); 121858ac482aSKONRAD Frederic } 121958ac482aSKONRAD Frederic 122058ac482aSKONRAD Frederic /* 122158ac482aSKONRAD Frederic * XXX: We might want to update only what changed. 122258ac482aSKONRAD Frederic */ 122391155f8bSGerd Hoffmann dpy_gfx_update_full(s->console); 122458ac482aSKONRAD Frederic } 122558ac482aSKONRAD Frederic 122658ac482aSKONRAD Frederic static const GraphicHwOps xlnx_dp_gfx_ops = { 122758ac482aSKONRAD Frederic .gfx_update = xlnx_dp_update_display, 122858ac482aSKONRAD Frederic }; 122958ac482aSKONRAD Frederic 123058ac482aSKONRAD Frederic static void xlnx_dp_init(Object *obj) 123158ac482aSKONRAD Frederic { 123258ac482aSKONRAD Frederic SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 123358ac482aSKONRAD Frederic XlnxDPState *s = XLNX_DP(obj); 123458ac482aSKONRAD Frederic 1235d2008b33SFrederic Konrad memory_region_init(&s->container, obj, TYPE_XLNX_DP, DP_CONTAINER_SIZE); 123658ac482aSKONRAD Frederic 123758ac482aSKONRAD Frederic memory_region_init_io(&s->core_iomem, obj, &dp_ops, s, TYPE_XLNX_DP 1238d2008b33SFrederic Konrad ".core", sizeof(s->core_registers)); 1239d2008b33SFrederic Konrad memory_region_add_subregion(&s->container, DP_CORE_REG_OFFSET, 1240d2008b33SFrederic Konrad &s->core_iomem); 124158ac482aSKONRAD Frederic 124258ac482aSKONRAD Frederic memory_region_init_io(&s->vblend_iomem, obj, &vblend_ops, s, TYPE_XLNX_DP 1243d2008b33SFrederic Konrad ".v_blend", sizeof(s->vblend_registers)); 1244d2008b33SFrederic Konrad memory_region_add_subregion(&s->container, DP_VBLEND_REG_OFFSET, 1245d2008b33SFrederic Konrad &s->vblend_iomem); 124658ac482aSKONRAD Frederic 124758ac482aSKONRAD Frederic memory_region_init_io(&s->avbufm_iomem, obj, &avbufm_ops, s, TYPE_XLNX_DP 1248d2008b33SFrederic Konrad ".av_buffer_manager", sizeof(s->avbufm_registers)); 1249d2008b33SFrederic Konrad memory_region_add_subregion(&s->container, DP_AVBUF_REG_OFFSET, 1250d2008b33SFrederic Konrad &s->avbufm_iomem); 125158ac482aSKONRAD Frederic 125258ac482aSKONRAD Frederic memory_region_init_io(&s->audio_iomem, obj, &audio_ops, s, TYPE_XLNX_DP 125358ac482aSKONRAD Frederic ".audio", sizeof(s->audio_registers)); 125458ac482aSKONRAD Frederic memory_region_add_subregion(&s->container, 0xC000, &s->audio_iomem); 125558ac482aSKONRAD Frederic 125658ac482aSKONRAD Frederic sysbus_init_mmio(sbd, &s->container); 125758ac482aSKONRAD Frederic sysbus_init_irq(sbd, &s->irq); 125858ac482aSKONRAD Frederic 125958ac482aSKONRAD Frederic object_property_add_link(obj, "dpdma", TYPE_XLNX_DPDMA, 126058ac482aSKONRAD Frederic (Object **) &s->dpdma, 126158ac482aSKONRAD Frederic xlnx_dp_set_dpdma, 1262d2623129SMarkus Armbruster OBJ_PROP_LINK_STRONG); 126358ac482aSKONRAD Frederic 126458ac482aSKONRAD Frederic /* 126558ac482aSKONRAD Frederic * Initialize AUX Bus. 126658ac482aSKONRAD Frederic */ 1267dbe4070eSMarkus Armbruster s->aux_bus = aux_bus_init(DEVICE(obj), "aux"); 126858ac482aSKONRAD Frederic 126958ac482aSKONRAD Frederic /* 127058ac482aSKONRAD Frederic * Initialize DPCD and EDID.. 127158ac482aSKONRAD Frederic */ 1272cd9ae806SMarkus Armbruster s->dpcd = DPCD(qdev_new("dpcd")); 1273d2623129SMarkus Armbruster object_property_add_child(OBJECT(s), "dpcd", OBJECT(s->dpcd)); 1274fe04f0b4SPaolo Bonzini 1275df707969SMarkus Armbruster s->edid = I2CDDC(qdev_new("i2c-ddc")); 1276c8665a59SPhilippe Mathieu-Daudé i2c_slave_set_address(I2C_SLAVE(s->edid), 0x50); 1277d2623129SMarkus Armbruster object_property_add_child(OBJECT(s), "edid", OBJECT(s->edid)); 127858ac482aSKONRAD Frederic 127958ac482aSKONRAD Frederic fifo8_create(&s->rx_fifo, 16); 128058ac482aSKONRAD Frederic fifo8_create(&s->tx_fifo, 16); 128158ac482aSKONRAD Frederic } 128258ac482aSKONRAD Frederic 1283c8aaa245SPhilippe Mathieu-Daudé static void xlnx_dp_finalize(Object *obj) 1284c8aaa245SPhilippe Mathieu-Daudé { 1285c8aaa245SPhilippe Mathieu-Daudé XlnxDPState *s = XLNX_DP(obj); 1286c8aaa245SPhilippe Mathieu-Daudé 1287c8aaa245SPhilippe Mathieu-Daudé fifo8_destroy(&s->tx_fifo); 1288c8aaa245SPhilippe Mathieu-Daudé fifo8_destroy(&s->rx_fifo); 1289c8aaa245SPhilippe Mathieu-Daudé } 1290c8aaa245SPhilippe Mathieu-Daudé 1291759ae1b4SSai Pavan Boddu static void vblank_hit(void *opaque) 1292759ae1b4SSai Pavan Boddu { 1293759ae1b4SSai Pavan Boddu XlnxDPState *s = XLNX_DP(opaque); 1294759ae1b4SSai Pavan Boddu 1295759ae1b4SSai Pavan Boddu s->core_registers[DP_INT_STATUS] |= DP_INT_VBLNK_START; 1296759ae1b4SSai Pavan Boddu xlnx_dp_update_irq(s); 1297759ae1b4SSai Pavan Boddu } 1298759ae1b4SSai Pavan Boddu 129958ac482aSKONRAD Frederic static void xlnx_dp_realize(DeviceState *dev, Error **errp) 130058ac482aSKONRAD Frederic { 130158ac482aSKONRAD Frederic XlnxDPState *s = XLNX_DP(dev); 130258ac482aSKONRAD Frederic DisplaySurface *surface; 130358ac482aSKONRAD Frederic struct audsettings as; 130458ac482aSKONRAD Frederic 1305cb94ff5fSMartin Kletzander if (!AUD_register_card("xlnx_dp.audio", &s->aud_card, errp)) { 1306cb94ff5fSMartin Kletzander return; 1307cb94ff5fSMartin Kletzander } 1308cb94ff5fSMartin Kletzander 1309b7a1b548SMarkus Armbruster aux_bus_realize(s->aux_bus); 1310f6a1f93dSMarkus Armbruster 131122149854SMarkus Armbruster qdev_realize(DEVICE(s->dpcd), BUS(s->aux_bus), &error_fatal); 1312fe04f0b4SPaolo Bonzini aux_map_slave(AUX_SLAVE(s->dpcd), 0x0000); 1313fe04f0b4SPaolo Bonzini 1314df707969SMarkus Armbruster qdev_realize_and_unref(DEVICE(s->edid), BUS(aux_get_i2c_bus(s->aux_bus)), 1315df707969SMarkus Armbruster &error_fatal); 1316f6a1f93dSMarkus Armbruster 131758ac482aSKONRAD Frederic s->console = graphic_console_init(dev, 0, &xlnx_dp_gfx_ops, s); 131858ac482aSKONRAD Frederic surface = qemu_console_surface(s->console); 131958ac482aSKONRAD Frederic xlnx_dpdma_set_host_data_location(s->dpdma, DP_GRAPHIC_DMA_CHANNEL, 132058ac482aSKONRAD Frederic surface_data(surface)); 132158ac482aSKONRAD Frederic 132258ac482aSKONRAD Frederic as.freq = 44100; 132358ac482aSKONRAD Frederic as.nchannels = 2; 132485bc5852SKővágó, Zoltán as.fmt = AUDIO_FORMAT_S16; 132558ac482aSKONRAD Frederic as.endianness = 0; 132658ac482aSKONRAD Frederic 132758ac482aSKONRAD Frederic s->amixer_output_stream = AUD_open_out(&s->aud_card, 132858ac482aSKONRAD Frederic s->amixer_output_stream, 132958ac482aSKONRAD Frederic "xlnx_dp.audio.out", 133058ac482aSKONRAD Frederic s, 133158ac482aSKONRAD Frederic xlnx_dp_audio_callback, 133258ac482aSKONRAD Frederic &as); 133358ac482aSKONRAD Frederic AUD_set_volume_out(s->amixer_output_stream, 0, 255, 255); 133458ac482aSKONRAD Frederic xlnx_dp_audio_activate(s); 1335759ae1b4SSai Pavan Boddu s->vblank = ptimer_init(vblank_hit, s, DP_VBLANK_PTIMER_POLICY); 1336759ae1b4SSai Pavan Boddu ptimer_transaction_begin(s->vblank); 1337759ae1b4SSai Pavan Boddu ptimer_set_freq(s->vblank, 30); 1338759ae1b4SSai Pavan Boddu ptimer_transaction_commit(s->vblank); 133958ac482aSKONRAD Frederic } 134058ac482aSKONRAD Frederic 134158ac482aSKONRAD Frederic static void xlnx_dp_reset(DeviceState *dev) 134258ac482aSKONRAD Frederic { 134358ac482aSKONRAD Frederic XlnxDPState *s = XLNX_DP(dev); 134458ac482aSKONRAD Frederic 134558ac482aSKONRAD Frederic memset(s->core_registers, 0, sizeof(s->core_registers)); 134658ac482aSKONRAD Frederic s->core_registers[DP_VERSION_REGISTER] = 0x04010000; 134758ac482aSKONRAD Frederic s->core_registers[DP_CORE_ID] = 0x01020000; 134858ac482aSKONRAD Frederic s->core_registers[DP_REPLY_STATUS] = 0x00000010; 134958ac482aSKONRAD Frederic s->core_registers[DP_MSA_TRANSFER_UNIT_SIZE] = 0x00000040; 135058ac482aSKONRAD Frederic s->core_registers[DP_INIT_WAIT] = 0x00000020; 135158ac482aSKONRAD Frederic s->core_registers[DP_PHY_RESET] = 0x00010003; 135258ac482aSKONRAD Frederic s->core_registers[DP_INT_MASK] = 0xFFFFF03F; 135358ac482aSKONRAD Frederic s->core_registers[DP_PHY_STATUS] = 0x00000043; 135458ac482aSKONRAD Frederic s->core_registers[DP_INTERRUPT_SIGNAL_STATE] = 0x00000001; 135558ac482aSKONRAD Frederic 135658ac482aSKONRAD Frederic s->vblend_registers[V_BLEND_RGB2YCBCR_COEFF(0)] = 0x00001000; 135758ac482aSKONRAD Frederic s->vblend_registers[V_BLEND_RGB2YCBCR_COEFF(4)] = 0x00001000; 135858ac482aSKONRAD Frederic s->vblend_registers[V_BLEND_RGB2YCBCR_COEFF(8)] = 0x00001000; 135958ac482aSKONRAD Frederic s->vblend_registers[V_BLEND_IN1CSC_COEFF(0)] = 0x00001000; 136058ac482aSKONRAD Frederic s->vblend_registers[V_BLEND_IN1CSC_COEFF(4)] = 0x00001000; 136158ac482aSKONRAD Frederic s->vblend_registers[V_BLEND_IN1CSC_COEFF(8)] = 0x00001000; 136258ac482aSKONRAD Frederic s->vblend_registers[V_BLEND_IN2CSC_COEFF(0)] = 0x00001000; 136358ac482aSKONRAD Frederic s->vblend_registers[V_BLEND_IN2CSC_COEFF(4)] = 0x00001000; 136458ac482aSKONRAD Frederic s->vblend_registers[V_BLEND_IN2CSC_COEFF(8)] = 0x00001000; 136558ac482aSKONRAD Frederic 136658ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_NON_LIVE_LATENCY] = 0x00000180; 136758ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_OUTPUT_AUDIO_VIDEO_SELECT] = 0x00000008; 136858ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_DITHER_CONFIG_MAX] = 0x00000FFF; 136958ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_GRAPHICS_COMP_SCALE_FACTOR(0)] = 0x00010101; 137058ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_GRAPHICS_COMP_SCALE_FACTOR(1)] = 0x00010101; 137158ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_GRAPHICS_COMP_SCALE_FACTOR(2)] = 0x00010101; 137258ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_VIDEO_COMP_SCALE_FACTOR(0)] = 0x00010101; 137358ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_VIDEO_COMP_SCALE_FACTOR(1)] = 0x00010101; 137458ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_VIDEO_COMP_SCALE_FACTOR(2)] = 0x00010101; 137558ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_LIVE_VIDEO_COMP_SF(0)] = 0x00010101; 137658ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_LIVE_VIDEO_COMP_SF(1)] = 0x00010101; 137758ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_LIVE_VIDEO_COMP_SF(2)] = 0x00010101; 137858ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_LIVE_GFX_COMP_SF(0)] = 0x00010101; 137958ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_LIVE_GFX_COMP_SF(1)] = 0x00010101; 138058ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_LIVE_GFX_COMP_SF(2)] = 0x00010101; 138158ac482aSKONRAD Frederic 138258ac482aSKONRAD Frederic memset(s->audio_registers, 0, sizeof(s->audio_registers)); 138358ac482aSKONRAD Frederic s->byte_left = 0; 138458ac482aSKONRAD Frederic 138558ac482aSKONRAD Frederic xlnx_dp_aux_clear_rx_fifo(s); 138658ac482aSKONRAD Frederic xlnx_dp_change_graphic_fmt(s); 138758ac482aSKONRAD Frederic xlnx_dp_update_irq(s); 138858ac482aSKONRAD Frederic } 138958ac482aSKONRAD Frederic 1390fac7e497SMartin Kletzander static Property xlnx_dp_device_properties[] = { 1391fac7e497SMartin Kletzander DEFINE_AUDIO_PROPERTIES(XlnxDPState, aud_card), 1392fac7e497SMartin Kletzander DEFINE_PROP_END_OF_LIST(), 1393fac7e497SMartin Kletzander }; 1394fac7e497SMartin Kletzander 139558ac482aSKONRAD Frederic static void xlnx_dp_class_init(ObjectClass *oc, void *data) 139658ac482aSKONRAD Frederic { 139758ac482aSKONRAD Frederic DeviceClass *dc = DEVICE_CLASS(oc); 139858ac482aSKONRAD Frederic 139958ac482aSKONRAD Frederic dc->realize = xlnx_dp_realize; 140058ac482aSKONRAD Frederic dc->vmsd = &vmstate_dp; 1401*e3d08143SPeter Maydell device_class_set_legacy_reset(dc, xlnx_dp_reset); 1402fac7e497SMartin Kletzander device_class_set_props(dc, xlnx_dp_device_properties); 140358ac482aSKONRAD Frederic } 140458ac482aSKONRAD Frederic 140558ac482aSKONRAD Frederic static const TypeInfo xlnx_dp_info = { 140658ac482aSKONRAD Frederic .name = TYPE_XLNX_DP, 140758ac482aSKONRAD Frederic .parent = TYPE_SYS_BUS_DEVICE, 140858ac482aSKONRAD Frederic .instance_size = sizeof(XlnxDPState), 140958ac482aSKONRAD Frederic .instance_init = xlnx_dp_init, 1410c8aaa245SPhilippe Mathieu-Daudé .instance_finalize = xlnx_dp_finalize, 141158ac482aSKONRAD Frederic .class_init = xlnx_dp_class_init, 141258ac482aSKONRAD Frederic }; 141358ac482aSKONRAD Frederic 141458ac482aSKONRAD Frederic static void xlnx_dp_register_types(void) 141558ac482aSKONRAD Frederic { 141658ac482aSKONRAD Frederic type_register_static(&xlnx_dp_info); 141758ac482aSKONRAD Frederic } 141858ac482aSKONRAD Frederic 141958ac482aSKONRAD Frederic type_init(xlnx_dp_register_types) 1420