158ac482aSKONRAD Frederic /* 258ac482aSKONRAD Frederic * xlnx_dp.c 358ac482aSKONRAD Frederic * 458ac482aSKONRAD Frederic * Copyright (C) 2015 : GreenSocs Ltd 558ac482aSKONRAD Frederic * http://www.greensocs.com/ , email: info@greensocs.com 658ac482aSKONRAD Frederic * 758ac482aSKONRAD Frederic * Developed by : 858ac482aSKONRAD Frederic * Frederic Konrad <fred.konrad@greensocs.com> 958ac482aSKONRAD Frederic * 1058ac482aSKONRAD Frederic * This program is free software; you can redistribute it and/or modify 1158ac482aSKONRAD Frederic * it under the terms of the GNU General Public License as published by 1258ac482aSKONRAD Frederic * the Free Software Foundation, either version 2 of the License, or 1358ac482aSKONRAD Frederic * (at your option)any later version. 1458ac482aSKONRAD Frederic * 1558ac482aSKONRAD Frederic * This program is distributed in the hope that it will be useful, 1658ac482aSKONRAD Frederic * but WITHOUT ANY WARRANTY; without even the implied warranty of 1758ac482aSKONRAD Frederic * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1858ac482aSKONRAD Frederic * GNU General Public License for more details. 1958ac482aSKONRAD Frederic * 2058ac482aSKONRAD Frederic * You should have received a copy of the GNU General Public License along 2158ac482aSKONRAD Frederic * with this program; if not, see <http://www.gnu.org/licenses/>. 2258ac482aSKONRAD Frederic * 2358ac482aSKONRAD Frederic */ 2458ac482aSKONRAD Frederic 2558ac482aSKONRAD Frederic #include "qemu/osdep.h" 26e688df6bSMarkus Armbruster #include "qapi/error.h" 2758ac482aSKONRAD Frederic #include "qemu/log.h" 28*0b8fa32fSMarkus Armbruster #include "qemu/module.h" 2958ac482aSKONRAD Frederic #include "hw/display/xlnx_dp.h" 3058ac482aSKONRAD Frederic 3158ac482aSKONRAD Frederic #ifndef DEBUG_DP 3258ac482aSKONRAD Frederic #define DEBUG_DP 0 3358ac482aSKONRAD Frederic #endif 3458ac482aSKONRAD Frederic 3558ac482aSKONRAD Frederic #define DPRINTF(fmt, ...) do { \ 3658ac482aSKONRAD Frederic if (DEBUG_DP) { \ 3758ac482aSKONRAD Frederic qemu_log("xlnx_dp: " fmt , ## __VA_ARGS__); \ 3858ac482aSKONRAD Frederic } \ 392562755eSEric Blake } while (0) 4058ac482aSKONRAD Frederic 4158ac482aSKONRAD Frederic /* 4258ac482aSKONRAD Frederic * Register offset for DP. 4358ac482aSKONRAD Frederic */ 4458ac482aSKONRAD Frederic #define DP_LINK_BW_SET (0x0000 >> 2) 4558ac482aSKONRAD Frederic #define DP_LANE_COUNT_SET (0x0004 >> 2) 4658ac482aSKONRAD Frederic #define DP_ENHANCED_FRAME_EN (0x0008 >> 2) 4758ac482aSKONRAD Frederic #define DP_TRAINING_PATTERN_SET (0x000C >> 2) 4858ac482aSKONRAD Frederic #define DP_LINK_QUAL_PATTERN_SET (0x0010 >> 2) 4958ac482aSKONRAD Frederic #define DP_SCRAMBLING_DISABLE (0x0014 >> 2) 5058ac482aSKONRAD Frederic #define DP_DOWNSPREAD_CTRL (0x0018 >> 2) 5158ac482aSKONRAD Frederic #define DP_SOFTWARE_RESET (0x001C >> 2) 5258ac482aSKONRAD Frederic #define DP_TRANSMITTER_ENABLE (0x0080 >> 2) 5358ac482aSKONRAD Frederic #define DP_MAIN_STREAM_ENABLE (0x0084 >> 2) 5458ac482aSKONRAD Frederic #define DP_FORCE_SCRAMBLER_RESET (0x00C0 >> 2) 5558ac482aSKONRAD Frederic #define DP_VERSION_REGISTER (0x00F8 >> 2) 5658ac482aSKONRAD Frederic #define DP_CORE_ID (0x00FC >> 2) 5758ac482aSKONRAD Frederic 5858ac482aSKONRAD Frederic #define DP_AUX_COMMAND_REGISTER (0x0100 >> 2) 5958ac482aSKONRAD Frederic #define AUX_ADDR_ONLY_MASK (0x1000) 6058ac482aSKONRAD Frederic #define AUX_COMMAND_MASK (0x0F00) 6158ac482aSKONRAD Frederic #define AUX_COMMAND_SHIFT (8) 6258ac482aSKONRAD Frederic #define AUX_COMMAND_NBYTES (0x000F) 6358ac482aSKONRAD Frederic 6458ac482aSKONRAD Frederic #define DP_AUX_WRITE_FIFO (0x0104 >> 2) 6558ac482aSKONRAD Frederic #define DP_AUX_ADDRESS (0x0108 >> 2) 6658ac482aSKONRAD Frederic #define DP_AUX_CLOCK_DIVIDER (0x010C >> 2) 6758ac482aSKONRAD Frederic #define DP_TX_USER_FIFO_OVERFLOW (0x0110 >> 2) 6858ac482aSKONRAD Frederic #define DP_INTERRUPT_SIGNAL_STATE (0x0130 >> 2) 6958ac482aSKONRAD Frederic #define DP_AUX_REPLY_DATA (0x0134 >> 2) 7058ac482aSKONRAD Frederic #define DP_AUX_REPLY_CODE (0x0138 >> 2) 7158ac482aSKONRAD Frederic #define DP_AUX_REPLY_COUNT (0x013C >> 2) 7258ac482aSKONRAD Frederic #define DP_REPLY_DATA_COUNT (0x0148 >> 2) 7358ac482aSKONRAD Frederic #define DP_REPLY_STATUS (0x014C >> 2) 7458ac482aSKONRAD Frederic #define DP_HPD_DURATION (0x0150 >> 2) 7558ac482aSKONRAD Frederic #define DP_MAIN_STREAM_HTOTAL (0x0180 >> 2) 7658ac482aSKONRAD Frederic #define DP_MAIN_STREAM_VTOTAL (0x0184 >> 2) 7758ac482aSKONRAD Frederic #define DP_MAIN_STREAM_POLARITY (0x0188 >> 2) 7858ac482aSKONRAD Frederic #define DP_MAIN_STREAM_HSWIDTH (0x018C >> 2) 7958ac482aSKONRAD Frederic #define DP_MAIN_STREAM_VSWIDTH (0x0190 >> 2) 8058ac482aSKONRAD Frederic #define DP_MAIN_STREAM_HRES (0x0194 >> 2) 8158ac482aSKONRAD Frederic #define DP_MAIN_STREAM_VRES (0x0198 >> 2) 8258ac482aSKONRAD Frederic #define DP_MAIN_STREAM_HSTART (0x019C >> 2) 8358ac482aSKONRAD Frederic #define DP_MAIN_STREAM_VSTART (0x01A0 >> 2) 8458ac482aSKONRAD Frederic #define DP_MAIN_STREAM_MISC0 (0x01A4 >> 2) 8558ac482aSKONRAD Frederic #define DP_MAIN_STREAM_MISC1 (0x01A8 >> 2) 8658ac482aSKONRAD Frederic #define DP_MAIN_STREAM_M_VID (0x01AC >> 2) 8758ac482aSKONRAD Frederic #define DP_MSA_TRANSFER_UNIT_SIZE (0x01B0 >> 2) 8858ac482aSKONRAD Frederic #define DP_MAIN_STREAM_N_VID (0x01B4 >> 2) 8958ac482aSKONRAD Frederic #define DP_USER_DATA_COUNT_PER_LANE (0x01BC >> 2) 9058ac482aSKONRAD Frederic #define DP_MIN_BYTES_PER_TU (0x01C4 >> 2) 9158ac482aSKONRAD Frederic #define DP_FRAC_BYTES_PER_TU (0x01C8 >> 2) 9258ac482aSKONRAD Frederic #define DP_INIT_WAIT (0x01CC >> 2) 9358ac482aSKONRAD Frederic #define DP_PHY_RESET (0x0200 >> 2) 9458ac482aSKONRAD Frederic #define DP_PHY_VOLTAGE_DIFF_LANE_0 (0x0220 >> 2) 9558ac482aSKONRAD Frederic #define DP_PHY_VOLTAGE_DIFF_LANE_1 (0x0224 >> 2) 9658ac482aSKONRAD Frederic #define DP_TRANSMIT_PRBS7 (0x0230 >> 2) 9758ac482aSKONRAD Frederic #define DP_PHY_CLOCK_SELECT (0x0234 >> 2) 9858ac482aSKONRAD Frederic #define DP_TX_PHY_POWER_DOWN (0x0238 >> 2) 9958ac482aSKONRAD Frederic #define DP_PHY_PRECURSOR_LANE_0 (0x023C >> 2) 10058ac482aSKONRAD Frederic #define DP_PHY_PRECURSOR_LANE_1 (0x0240 >> 2) 10158ac482aSKONRAD Frederic #define DP_PHY_POSTCURSOR_LANE_0 (0x024C >> 2) 10258ac482aSKONRAD Frederic #define DP_PHY_POSTCURSOR_LANE_1 (0x0250 >> 2) 10358ac482aSKONRAD Frederic #define DP_PHY_STATUS (0x0280 >> 2) 10458ac482aSKONRAD Frederic 10558ac482aSKONRAD Frederic #define DP_TX_AUDIO_CONTROL (0x0300 >> 2) 10658ac482aSKONRAD Frederic #define DP_TX_AUD_CTRL (1) 10758ac482aSKONRAD Frederic 10858ac482aSKONRAD Frederic #define DP_TX_AUDIO_CHANNELS (0x0304 >> 2) 10958ac482aSKONRAD Frederic #define DP_TX_AUDIO_INFO_DATA(n) ((0x0308 + 4 * n) >> 2) 11058ac482aSKONRAD Frederic #define DP_TX_M_AUD (0x0328 >> 2) 11158ac482aSKONRAD Frederic #define DP_TX_N_AUD (0x032C >> 2) 11258ac482aSKONRAD Frederic #define DP_TX_AUDIO_EXT_DATA(n) ((0x0330 + 4 * n) >> 2) 11358ac482aSKONRAD Frederic #define DP_INT_STATUS (0x03A0 >> 2) 11458ac482aSKONRAD Frederic #define DP_INT_MASK (0x03A4 >> 2) 11558ac482aSKONRAD Frederic #define DP_INT_EN (0x03A8 >> 2) 11658ac482aSKONRAD Frederic #define DP_INT_DS (0x03AC >> 2) 11758ac482aSKONRAD Frederic 11858ac482aSKONRAD Frederic /* 11958ac482aSKONRAD Frederic * Registers offset for Audio Video Buffer configuration. 12058ac482aSKONRAD Frederic */ 12158ac482aSKONRAD Frederic #define V_BLEND_OFFSET (0xA000) 12258ac482aSKONRAD Frederic #define V_BLEND_BG_CLR_0 (0x0000 >> 2) 12358ac482aSKONRAD Frederic #define V_BLEND_BG_CLR_1 (0x0004 >> 2) 12458ac482aSKONRAD Frederic #define V_BLEND_BG_CLR_2 (0x0008 >> 2) 12558ac482aSKONRAD Frederic #define V_BLEND_SET_GLOBAL_ALPHA_REG (0x000C >> 2) 12658ac482aSKONRAD Frederic #define V_BLEND_OUTPUT_VID_FORMAT (0x0014 >> 2) 12758ac482aSKONRAD Frederic #define V_BLEND_LAYER0_CONTROL (0x0018 >> 2) 12858ac482aSKONRAD Frederic #define V_BLEND_LAYER1_CONTROL (0x001C >> 2) 12958ac482aSKONRAD Frederic 13058ac482aSKONRAD Frederic #define V_BLEND_RGB2YCBCR_COEFF(n) ((0x0020 + 4 * n) >> 2) 13158ac482aSKONRAD Frederic #define V_BLEND_IN1CSC_COEFF(n) ((0x0044 + 4 * n) >> 2) 13258ac482aSKONRAD Frederic 13358ac482aSKONRAD Frederic #define V_BLEND_LUMA_IN1CSC_OFFSET (0x0068 >> 2) 13458ac482aSKONRAD Frederic #define V_BLEND_CR_IN1CSC_OFFSET (0x006C >> 2) 13558ac482aSKONRAD Frederic #define V_BLEND_CB_IN1CSC_OFFSET (0x0070 >> 2) 13658ac482aSKONRAD Frederic #define V_BLEND_LUMA_OUTCSC_OFFSET (0x0074 >> 2) 13758ac482aSKONRAD Frederic #define V_BLEND_CR_OUTCSC_OFFSET (0x0078 >> 2) 13858ac482aSKONRAD Frederic #define V_BLEND_CB_OUTCSC_OFFSET (0x007C >> 2) 13958ac482aSKONRAD Frederic 14058ac482aSKONRAD Frederic #define V_BLEND_IN2CSC_COEFF(n) ((0x0080 + 4 * n) >> 2) 14158ac482aSKONRAD Frederic 14258ac482aSKONRAD Frederic #define V_BLEND_LUMA_IN2CSC_OFFSET (0x00A4 >> 2) 14358ac482aSKONRAD Frederic #define V_BLEND_CR_IN2CSC_OFFSET (0x00A8 >> 2) 14458ac482aSKONRAD Frederic #define V_BLEND_CB_IN2CSC_OFFSET (0x00AC >> 2) 14558ac482aSKONRAD Frederic #define V_BLEND_CHROMA_KEY_ENABLE (0x01D0 >> 2) 14658ac482aSKONRAD Frederic #define V_BLEND_CHROMA_KEY_COMP1 (0x01D4 >> 2) 14758ac482aSKONRAD Frederic #define V_BLEND_CHROMA_KEY_COMP2 (0x01D8 >> 2) 14858ac482aSKONRAD Frederic #define V_BLEND_CHROMA_KEY_COMP3 (0x01DC >> 2) 14958ac482aSKONRAD Frederic 15058ac482aSKONRAD Frederic /* 15158ac482aSKONRAD Frederic * Registers offset for Audio Video Buffer configuration. 15258ac482aSKONRAD Frederic */ 15358ac482aSKONRAD Frederic #define AV_BUF_MANAGER_OFFSET (0xB000) 15458ac482aSKONRAD Frederic #define AV_BUF_FORMAT (0x0000 >> 2) 15558ac482aSKONRAD Frederic #define AV_BUF_NON_LIVE_LATENCY (0x0008 >> 2) 15658ac482aSKONRAD Frederic #define AV_CHBUF0 (0x0010 >> 2) 15758ac482aSKONRAD Frederic #define AV_CHBUF1 (0x0014 >> 2) 15858ac482aSKONRAD Frederic #define AV_CHBUF2 (0x0018 >> 2) 15958ac482aSKONRAD Frederic #define AV_CHBUF3 (0x001C >> 2) 16058ac482aSKONRAD Frederic #define AV_CHBUF4 (0x0020 >> 2) 16158ac482aSKONRAD Frederic #define AV_CHBUF5 (0x0024 >> 2) 16258ac482aSKONRAD Frederic #define AV_BUF_STC_CONTROL (0x002C >> 2) 16358ac482aSKONRAD Frederic #define AV_BUF_STC_INIT_VALUE0 (0x0030 >> 2) 16458ac482aSKONRAD Frederic #define AV_BUF_STC_INIT_VALUE1 (0x0034 >> 2) 16558ac482aSKONRAD Frederic #define AV_BUF_STC_ADJ (0x0038 >> 2) 16658ac482aSKONRAD Frederic #define AV_BUF_STC_VIDEO_VSYNC_TS_REG0 (0x003C >> 2) 16758ac482aSKONRAD Frederic #define AV_BUF_STC_VIDEO_VSYNC_TS_REG1 (0x0040 >> 2) 16858ac482aSKONRAD Frederic #define AV_BUF_STC_EXT_VSYNC_TS_REG0 (0x0044 >> 2) 16958ac482aSKONRAD Frederic #define AV_BUF_STC_EXT_VSYNC_TS_REG1 (0x0048 >> 2) 17058ac482aSKONRAD Frederic #define AV_BUF_STC_CUSTOM_EVENT_TS_REG0 (0x004C >> 2) 17158ac482aSKONRAD Frederic #define AV_BUF_STC_CUSTOM_EVENT_TS_REG1 (0x0050 >> 2) 17258ac482aSKONRAD Frederic #define AV_BUF_STC_CUSTOM_EVENT2_TS_REG0 (0x0054 >> 2) 17358ac482aSKONRAD Frederic #define AV_BUF_STC_CUSTOM_EVENT2_TS_REG1 (0x0058 >> 2) 17458ac482aSKONRAD Frederic #define AV_BUF_STC_SNAPSHOT0 (0x0060 >> 2) 17558ac482aSKONRAD Frederic #define AV_BUF_STC_SNAPSHOT1 (0x0064 >> 2) 17658ac482aSKONRAD Frederic #define AV_BUF_OUTPUT_AUDIO_VIDEO_SELECT (0x0070 >> 2) 17758ac482aSKONRAD Frederic #define AV_BUF_HCOUNT_VCOUNT_INT0 (0x0074 >> 2) 17858ac482aSKONRAD Frederic #define AV_BUF_HCOUNT_VCOUNT_INT1 (0x0078 >> 2) 17958ac482aSKONRAD Frederic #define AV_BUF_DITHER_CONFIG (0x007C >> 2) 18058ac482aSKONRAD Frederic #define AV_BUF_DITHER_CONFIG_MAX (0x008C >> 2) 18158ac482aSKONRAD Frederic #define AV_BUF_DITHER_CONFIG_MIN (0x0090 >> 2) 18258ac482aSKONRAD Frederic #define AV_BUF_PATTERN_GEN_SELECT (0x0100 >> 2) 18358ac482aSKONRAD Frederic #define AV_BUF_AUD_VID_CLK_SOURCE (0x0120 >> 2) 18458ac482aSKONRAD Frederic #define AV_BUF_SRST_REG (0x0124 >> 2) 18558ac482aSKONRAD Frederic #define AV_BUF_AUDIO_RDY_INTERVAL (0x0128 >> 2) 18658ac482aSKONRAD Frederic #define AV_BUF_AUDIO_CH_CONFIG (0x012C >> 2) 18758ac482aSKONRAD Frederic 18858ac482aSKONRAD Frederic #define AV_BUF_GRAPHICS_COMP_SCALE_FACTOR(n)((0x0200 + 4 * n) >> 2) 18958ac482aSKONRAD Frederic 19058ac482aSKONRAD Frederic #define AV_BUF_VIDEO_COMP_SCALE_FACTOR(n) ((0x020C + 4 * n) >> 2) 19158ac482aSKONRAD Frederic 19258ac482aSKONRAD Frederic #define AV_BUF_LIVE_VIDEO_COMP_SF(n) ((0x0218 + 4 * n) >> 2) 19358ac482aSKONRAD Frederic 19458ac482aSKONRAD Frederic #define AV_BUF_LIVE_VID_CONFIG (0x0224 >> 2) 19558ac482aSKONRAD Frederic 19658ac482aSKONRAD Frederic #define AV_BUF_LIVE_GFX_COMP_SF(n) ((0x0228 + 4 * n) >> 2) 19758ac482aSKONRAD Frederic 19858ac482aSKONRAD Frederic #define AV_BUF_LIVE_GFX_CONFIG (0x0234 >> 2) 19958ac482aSKONRAD Frederic 20058ac482aSKONRAD Frederic #define AUDIO_MIXER_REGISTER_OFFSET (0xC000) 20158ac482aSKONRAD Frederic #define AUDIO_MIXER_VOLUME_CONTROL (0x0000 >> 2) 20258ac482aSKONRAD Frederic #define AUDIO_MIXER_META_DATA (0x0004 >> 2) 20358ac482aSKONRAD Frederic #define AUD_CH_STATUS_REG(n) ((0x0008 + 4 * n) >> 2) 20458ac482aSKONRAD Frederic #define AUD_CH_A_DATA_REG(n) ((0x0020 + 4 * n) >> 2) 20558ac482aSKONRAD Frederic #define AUD_CH_B_DATA_REG(n) ((0x0038 + 4 * n) >> 2) 20658ac482aSKONRAD Frederic 20758ac482aSKONRAD Frederic #define DP_AUDIO_DMA_CHANNEL(n) (4 + n) 20858ac482aSKONRAD Frederic #define DP_GRAPHIC_DMA_CHANNEL (3) 20958ac482aSKONRAD Frederic #define DP_VIDEO_DMA_CHANNEL (0) 21058ac482aSKONRAD Frederic 21158ac482aSKONRAD Frederic enum DPGraphicFmt { 21258ac482aSKONRAD Frederic DP_GRAPHIC_RGBA8888 = 0 << 8, 21358ac482aSKONRAD Frederic DP_GRAPHIC_ABGR8888 = 1 << 8, 21458ac482aSKONRAD Frederic DP_GRAPHIC_RGB888 = 2 << 8, 21558ac482aSKONRAD Frederic DP_GRAPHIC_BGR888 = 3 << 8, 21658ac482aSKONRAD Frederic DP_GRAPHIC_RGBA5551 = 4 << 8, 21758ac482aSKONRAD Frederic DP_GRAPHIC_RGBA4444 = 5 << 8, 21858ac482aSKONRAD Frederic DP_GRAPHIC_RGB565 = 6 << 8, 21958ac482aSKONRAD Frederic DP_GRAPHIC_8BPP = 7 << 8, 22058ac482aSKONRAD Frederic DP_GRAPHIC_4BPP = 8 << 8, 22158ac482aSKONRAD Frederic DP_GRAPHIC_2BPP = 9 << 8, 22258ac482aSKONRAD Frederic DP_GRAPHIC_1BPP = 10 << 8, 22358ac482aSKONRAD Frederic DP_GRAPHIC_MASK = 0xF << 8 22458ac482aSKONRAD Frederic }; 22558ac482aSKONRAD Frederic 22658ac482aSKONRAD Frederic enum DPVideoFmt { 22758ac482aSKONRAD Frederic DP_NL_VID_CB_Y0_CR_Y1 = 0, 22858ac482aSKONRAD Frederic DP_NL_VID_CR_Y0_CB_Y1 = 1, 22958ac482aSKONRAD Frederic DP_NL_VID_Y0_CR_Y1_CB = 2, 23058ac482aSKONRAD Frederic DP_NL_VID_Y0_CB_Y1_CR = 3, 23158ac482aSKONRAD Frederic DP_NL_VID_YV16 = 4, 23258ac482aSKONRAD Frederic DP_NL_VID_YV24 = 5, 23358ac482aSKONRAD Frederic DP_NL_VID_YV16CL = 6, 23458ac482aSKONRAD Frederic DP_NL_VID_MONO = 7, 23558ac482aSKONRAD Frederic DP_NL_VID_YV16CL2 = 8, 23658ac482aSKONRAD Frederic DP_NL_VID_YUV444 = 9, 23758ac482aSKONRAD Frederic DP_NL_VID_RGB888 = 10, 23858ac482aSKONRAD Frederic DP_NL_VID_RGBA8880 = 11, 23958ac482aSKONRAD Frederic DP_NL_VID_RGB888_10BPC = 12, 24058ac482aSKONRAD Frederic DP_NL_VID_YUV444_10BPC = 13, 24158ac482aSKONRAD Frederic DP_NL_VID_YV16CL2_10BPC = 14, 24258ac482aSKONRAD Frederic DP_NL_VID_YV16CL_10BPC = 15, 24358ac482aSKONRAD Frederic DP_NL_VID_YV16_10BPC = 16, 24458ac482aSKONRAD Frederic DP_NL_VID_YV24_10BPC = 17, 24558ac482aSKONRAD Frederic DP_NL_VID_Y_ONLY_10BPC = 18, 24658ac482aSKONRAD Frederic DP_NL_VID_YV16_420 = 19, 24758ac482aSKONRAD Frederic DP_NL_VID_YV16CL_420 = 20, 24858ac482aSKONRAD Frederic DP_NL_VID_YV16CL2_420 = 21, 24958ac482aSKONRAD Frederic DP_NL_VID_YV16_420_10BPC = 22, 25058ac482aSKONRAD Frederic DP_NL_VID_YV16CL_420_10BPC = 23, 25158ac482aSKONRAD Frederic DP_NL_VID_YV16CL2_420_10BPC = 24, 25258ac482aSKONRAD Frederic DP_NL_VID_FMT_MASK = 0x1F 25358ac482aSKONRAD Frederic }; 25458ac482aSKONRAD Frederic 25558ac482aSKONRAD Frederic typedef enum DPGraphicFmt DPGraphicFmt; 25658ac482aSKONRAD Frederic typedef enum DPVideoFmt DPVideoFmt; 25758ac482aSKONRAD Frederic 25858ac482aSKONRAD Frederic static const VMStateDescription vmstate_dp = { 25958ac482aSKONRAD Frederic .name = TYPE_XLNX_DP, 26058ac482aSKONRAD Frederic .version_id = 1, 26158ac482aSKONRAD Frederic .fields = (VMStateField[]){ 26258ac482aSKONRAD Frederic VMSTATE_UINT32_ARRAY(core_registers, XlnxDPState, 26358ac482aSKONRAD Frederic DP_CORE_REG_ARRAY_SIZE), 26458ac482aSKONRAD Frederic VMSTATE_UINT32_ARRAY(avbufm_registers, XlnxDPState, 26558ac482aSKONRAD Frederic DP_AVBUF_REG_ARRAY_SIZE), 26658ac482aSKONRAD Frederic VMSTATE_UINT32_ARRAY(vblend_registers, XlnxDPState, 26758ac482aSKONRAD Frederic DP_VBLEND_REG_ARRAY_SIZE), 26858ac482aSKONRAD Frederic VMSTATE_UINT32_ARRAY(audio_registers, XlnxDPState, 26958ac482aSKONRAD Frederic DP_AUDIO_REG_ARRAY_SIZE), 27058ac482aSKONRAD Frederic VMSTATE_END_OF_LIST() 27158ac482aSKONRAD Frederic } 27258ac482aSKONRAD Frederic }; 27358ac482aSKONRAD Frederic 27458ac482aSKONRAD Frederic static void xlnx_dp_update_irq(XlnxDPState *s); 27558ac482aSKONRAD Frederic 27658ac482aSKONRAD Frederic static uint64_t xlnx_dp_audio_read(void *opaque, hwaddr offset, unsigned size) 27758ac482aSKONRAD Frederic { 27858ac482aSKONRAD Frederic XlnxDPState *s = XLNX_DP(opaque); 27958ac482aSKONRAD Frederic 28058ac482aSKONRAD Frederic offset = offset >> 2; 28158ac482aSKONRAD Frederic return s->audio_registers[offset]; 28258ac482aSKONRAD Frederic } 28358ac482aSKONRAD Frederic 28458ac482aSKONRAD Frederic static void xlnx_dp_audio_write(void *opaque, hwaddr offset, uint64_t value, 28558ac482aSKONRAD Frederic unsigned size) 28658ac482aSKONRAD Frederic { 28758ac482aSKONRAD Frederic XlnxDPState *s = XLNX_DP(opaque); 28858ac482aSKONRAD Frederic 28958ac482aSKONRAD Frederic offset = offset >> 2; 29058ac482aSKONRAD Frederic 29158ac482aSKONRAD Frederic switch (offset) { 29258ac482aSKONRAD Frederic case AUDIO_MIXER_META_DATA: 29358ac482aSKONRAD Frederic s->audio_registers[offset] = value & 0x00000001; 29458ac482aSKONRAD Frederic break; 29558ac482aSKONRAD Frederic default: 29658ac482aSKONRAD Frederic s->audio_registers[offset] = value; 29758ac482aSKONRAD Frederic break; 29858ac482aSKONRAD Frederic } 29958ac482aSKONRAD Frederic } 30058ac482aSKONRAD Frederic 30158ac482aSKONRAD Frederic static const MemoryRegionOps audio_ops = { 30258ac482aSKONRAD Frederic .read = xlnx_dp_audio_read, 30358ac482aSKONRAD Frederic .write = xlnx_dp_audio_write, 30458ac482aSKONRAD Frederic .endianness = DEVICE_NATIVE_ENDIAN, 30558ac482aSKONRAD Frederic }; 30658ac482aSKONRAD Frederic 30758ac482aSKONRAD Frederic static inline uint32_t xlnx_dp_audio_get_volume(XlnxDPState *s, 30858ac482aSKONRAD Frederic uint8_t channel) 30958ac482aSKONRAD Frederic { 31058ac482aSKONRAD Frederic switch (channel) { 31158ac482aSKONRAD Frederic case 0: 31258ac482aSKONRAD Frederic return extract32(s->audio_registers[AUDIO_MIXER_VOLUME_CONTROL], 0, 16); 31358ac482aSKONRAD Frederic case 1: 31458ac482aSKONRAD Frederic return extract32(s->audio_registers[AUDIO_MIXER_VOLUME_CONTROL], 16, 31558ac482aSKONRAD Frederic 16); 31658ac482aSKONRAD Frederic default: 31758ac482aSKONRAD Frederic return 0; 31858ac482aSKONRAD Frederic } 31958ac482aSKONRAD Frederic } 32058ac482aSKONRAD Frederic 32158ac482aSKONRAD Frederic static inline void xlnx_dp_audio_activate(XlnxDPState *s) 32258ac482aSKONRAD Frederic { 32358ac482aSKONRAD Frederic bool activated = ((s->core_registers[DP_TX_AUDIO_CONTROL] 32458ac482aSKONRAD Frederic & DP_TX_AUD_CTRL) != 0); 32558ac482aSKONRAD Frederic AUD_set_active_out(s->amixer_output_stream, activated); 32658ac482aSKONRAD Frederic xlnx_dpdma_set_host_data_location(s->dpdma, DP_AUDIO_DMA_CHANNEL(0), 32758ac482aSKONRAD Frederic &s->audio_buffer_0); 32858ac482aSKONRAD Frederic xlnx_dpdma_set_host_data_location(s->dpdma, DP_AUDIO_DMA_CHANNEL(1), 32958ac482aSKONRAD Frederic &s->audio_buffer_1); 33058ac482aSKONRAD Frederic } 33158ac482aSKONRAD Frederic 33258ac482aSKONRAD Frederic static inline void xlnx_dp_audio_mix_buffer(XlnxDPState *s) 33358ac482aSKONRAD Frederic { 33458ac482aSKONRAD Frederic /* 33558ac482aSKONRAD Frederic * Audio packets are signed and have this shape: 33658ac482aSKONRAD Frederic * | 16 | 16 | 16 | 16 | 16 | 16 | 16 | 16 | 33758ac482aSKONRAD Frederic * | R3 | L3 | R2 | L2 | R1 | L1 | R0 | L0 | 33858ac482aSKONRAD Frederic * 33958ac482aSKONRAD Frederic * Output audio is 16bits saturated. 34058ac482aSKONRAD Frederic */ 34158ac482aSKONRAD Frederic int i; 34258ac482aSKONRAD Frederic 34358ac482aSKONRAD Frederic if ((s->audio_data_available[0]) && (xlnx_dp_audio_get_volume(s, 0))) { 34458ac482aSKONRAD Frederic for (i = 0; i < s->audio_data_available[0] / 2; i++) { 34558ac482aSKONRAD Frederic s->temp_buffer[i] = (int64_t)(s->audio_buffer_0[i]) 34658ac482aSKONRAD Frederic * xlnx_dp_audio_get_volume(s, 0) / 8192; 34758ac482aSKONRAD Frederic } 34858ac482aSKONRAD Frederic s->byte_left = s->audio_data_available[0]; 34958ac482aSKONRAD Frederic } else { 35058ac482aSKONRAD Frederic memset(s->temp_buffer, 0, s->audio_data_available[1] / 2); 35158ac482aSKONRAD Frederic } 35258ac482aSKONRAD Frederic 35358ac482aSKONRAD Frederic if ((s->audio_data_available[1]) && (xlnx_dp_audio_get_volume(s, 1))) { 35458ac482aSKONRAD Frederic if ((s->audio_data_available[0] == 0) 35558ac482aSKONRAD Frederic || (s->audio_data_available[1] == s->audio_data_available[0])) { 35658ac482aSKONRAD Frederic for (i = 0; i < s->audio_data_available[1] / 2; i++) { 35758ac482aSKONRAD Frederic s->temp_buffer[i] += (int64_t)(s->audio_buffer_1[i]) 35858ac482aSKONRAD Frederic * xlnx_dp_audio_get_volume(s, 1) / 8192; 35958ac482aSKONRAD Frederic } 36058ac482aSKONRAD Frederic s->byte_left = s->audio_data_available[1]; 36158ac482aSKONRAD Frederic } 36258ac482aSKONRAD Frederic } 36358ac482aSKONRAD Frederic 36458ac482aSKONRAD Frederic for (i = 0; i < s->byte_left / 2; i++) { 36558ac482aSKONRAD Frederic s->out_buffer[i] = MAX(-32767, MIN(s->temp_buffer[i], 32767)); 36658ac482aSKONRAD Frederic } 36758ac482aSKONRAD Frederic 36858ac482aSKONRAD Frederic s->data_ptr = 0; 36958ac482aSKONRAD Frederic } 37058ac482aSKONRAD Frederic 37158ac482aSKONRAD Frederic static void xlnx_dp_audio_callback(void *opaque, int avail) 37258ac482aSKONRAD Frederic { 37358ac482aSKONRAD Frederic /* 37458ac482aSKONRAD Frederic * Get some data from the DPDMA and compute these datas. 37558ac482aSKONRAD Frederic * Then wait for QEMU's audio subsystem to call this callback. 37658ac482aSKONRAD Frederic */ 37758ac482aSKONRAD Frederic XlnxDPState *s = XLNX_DP(opaque); 37858ac482aSKONRAD Frederic size_t written = 0; 37958ac482aSKONRAD Frederic 38058ac482aSKONRAD Frederic /* If there are already some data don't get more data. */ 38158ac482aSKONRAD Frederic if (s->byte_left == 0) { 38258ac482aSKONRAD Frederic s->audio_data_available[0] = xlnx_dpdma_start_operation(s->dpdma, 4, 38358ac482aSKONRAD Frederic true); 38458ac482aSKONRAD Frederic s->audio_data_available[1] = xlnx_dpdma_start_operation(s->dpdma, 5, 38558ac482aSKONRAD Frederic true); 38658ac482aSKONRAD Frederic xlnx_dp_audio_mix_buffer(s); 38758ac482aSKONRAD Frederic } 38858ac482aSKONRAD Frederic 38958ac482aSKONRAD Frederic /* Send the buffer through the audio. */ 39058ac482aSKONRAD Frederic if (s->byte_left <= MAX_QEMU_BUFFER_SIZE) { 39158ac482aSKONRAD Frederic if (s->byte_left != 0) { 39258ac482aSKONRAD Frederic written = AUD_write(s->amixer_output_stream, 39358ac482aSKONRAD Frederic &s->out_buffer[s->data_ptr], s->byte_left); 39458ac482aSKONRAD Frederic } else { 39558ac482aSKONRAD Frederic /* 39658ac482aSKONRAD Frederic * There is nothing to play.. We don't have any data! Fill the 39758ac482aSKONRAD Frederic * buffer with zero's and send it. 39858ac482aSKONRAD Frederic */ 39958ac482aSKONRAD Frederic written = 0; 40058ac482aSKONRAD Frederic memset(s->out_buffer, 0, 1024); 40158ac482aSKONRAD Frederic AUD_write(s->amixer_output_stream, s->out_buffer, 1024); 40258ac482aSKONRAD Frederic } 40358ac482aSKONRAD Frederic } else { 40458ac482aSKONRAD Frederic written = AUD_write(s->amixer_output_stream, 40558ac482aSKONRAD Frederic &s->out_buffer[s->data_ptr], MAX_QEMU_BUFFER_SIZE); 40658ac482aSKONRAD Frederic } 40758ac482aSKONRAD Frederic s->byte_left -= written; 40858ac482aSKONRAD Frederic s->data_ptr += written; 40958ac482aSKONRAD Frederic } 41058ac482aSKONRAD Frederic 41158ac482aSKONRAD Frederic /* 41258ac482aSKONRAD Frederic * AUX channel related function. 41358ac482aSKONRAD Frederic */ 41458ac482aSKONRAD Frederic static void xlnx_dp_aux_clear_rx_fifo(XlnxDPState *s) 41558ac482aSKONRAD Frederic { 41658ac482aSKONRAD Frederic fifo8_reset(&s->rx_fifo); 41758ac482aSKONRAD Frederic } 41858ac482aSKONRAD Frederic 41958ac482aSKONRAD Frederic static void xlnx_dp_aux_push_rx_fifo(XlnxDPState *s, uint8_t *buf, size_t len) 42058ac482aSKONRAD Frederic { 42158ac482aSKONRAD Frederic DPRINTF("Push %u data in rx_fifo\n", (unsigned)len); 42258ac482aSKONRAD Frederic fifo8_push_all(&s->rx_fifo, buf, len); 42358ac482aSKONRAD Frederic } 42458ac482aSKONRAD Frederic 42558ac482aSKONRAD Frederic static uint8_t xlnx_dp_aux_pop_rx_fifo(XlnxDPState *s) 42658ac482aSKONRAD Frederic { 42758ac482aSKONRAD Frederic uint8_t ret; 42858ac482aSKONRAD Frederic 42958ac482aSKONRAD Frederic if (fifo8_is_empty(&s->rx_fifo)) { 43058ac482aSKONRAD Frederic DPRINTF("rx_fifo underflow..\n"); 43158ac482aSKONRAD Frederic abort(); 43258ac482aSKONRAD Frederic } 43358ac482aSKONRAD Frederic ret = fifo8_pop(&s->rx_fifo); 43458ac482aSKONRAD Frederic DPRINTF("pop 0x%" PRIX8 " from rx_fifo.\n", ret); 43558ac482aSKONRAD Frederic return ret; 43658ac482aSKONRAD Frederic } 43758ac482aSKONRAD Frederic 43858ac482aSKONRAD Frederic static void xlnx_dp_aux_clear_tx_fifo(XlnxDPState *s) 43958ac482aSKONRAD Frederic { 44058ac482aSKONRAD Frederic fifo8_reset(&s->tx_fifo); 44158ac482aSKONRAD Frederic } 44258ac482aSKONRAD Frederic 443bb14a1edSPaolo Bonzini static void xlnx_dp_aux_push_tx_fifo(XlnxDPState *s, uint8_t *buf, size_t len) 44458ac482aSKONRAD Frederic { 44558ac482aSKONRAD Frederic DPRINTF("Push %u data in tx_fifo\n", (unsigned)len); 446bb14a1edSPaolo Bonzini fifo8_push_all(&s->tx_fifo, buf, len); 44758ac482aSKONRAD Frederic } 44858ac482aSKONRAD Frederic 44958ac482aSKONRAD Frederic static uint8_t xlnx_dp_aux_pop_tx_fifo(XlnxDPState *s) 45058ac482aSKONRAD Frederic { 45158ac482aSKONRAD Frederic uint8_t ret; 45258ac482aSKONRAD Frederic 45358ac482aSKONRAD Frederic if (fifo8_is_empty(&s->tx_fifo)) { 45458ac482aSKONRAD Frederic DPRINTF("tx_fifo underflow..\n"); 45558ac482aSKONRAD Frederic abort(); 45658ac482aSKONRAD Frederic } 45758ac482aSKONRAD Frederic ret = fifo8_pop(&s->tx_fifo); 45858ac482aSKONRAD Frederic DPRINTF("pop 0x%2.2X from tx_fifo.\n", ret); 45958ac482aSKONRAD Frederic return ret; 46058ac482aSKONRAD Frederic } 46158ac482aSKONRAD Frederic 46258ac482aSKONRAD Frederic static uint32_t xlnx_dp_aux_get_address(XlnxDPState *s) 46358ac482aSKONRAD Frederic { 46458ac482aSKONRAD Frederic return s->core_registers[DP_AUX_ADDRESS]; 46558ac482aSKONRAD Frederic } 46658ac482aSKONRAD Frederic 46758ac482aSKONRAD Frederic /* 46858ac482aSKONRAD Frederic * Get command from the register. 46958ac482aSKONRAD Frederic */ 47058ac482aSKONRAD Frederic static void xlnx_dp_aux_set_command(XlnxDPState *s, uint32_t value) 47158ac482aSKONRAD Frederic { 47258ac482aSKONRAD Frederic bool address_only = (value & AUX_ADDR_ONLY_MASK) != 0; 47358ac482aSKONRAD Frederic AUXCommand cmd = (value & AUX_COMMAND_MASK) >> AUX_COMMAND_SHIFT; 47458ac482aSKONRAD Frederic uint8_t nbytes = (value & AUX_COMMAND_NBYTES) + 1; 47558ac482aSKONRAD Frederic uint8_t buf[16]; 47658ac482aSKONRAD Frederic int i; 47758ac482aSKONRAD Frederic 47858ac482aSKONRAD Frederic /* 47958ac482aSKONRAD Frederic * When an address_only command is executed nothing happen to the fifo, so 48058ac482aSKONRAD Frederic * just make nbytes = 0. 48158ac482aSKONRAD Frederic */ 48258ac482aSKONRAD Frederic if (address_only) { 48358ac482aSKONRAD Frederic nbytes = 0; 48458ac482aSKONRAD Frederic } 48558ac482aSKONRAD Frederic 48658ac482aSKONRAD Frederic switch (cmd) { 48758ac482aSKONRAD Frederic case READ_AUX: 48858ac482aSKONRAD Frederic case READ_I2C: 48958ac482aSKONRAD Frederic case READ_I2C_MOT: 49058ac482aSKONRAD Frederic s->core_registers[DP_AUX_REPLY_CODE] = aux_request(s->aux_bus, cmd, 49158ac482aSKONRAD Frederic xlnx_dp_aux_get_address(s), 49258ac482aSKONRAD Frederic nbytes, buf); 49358ac482aSKONRAD Frederic s->core_registers[DP_REPLY_DATA_COUNT] = nbytes; 49458ac482aSKONRAD Frederic 49558ac482aSKONRAD Frederic if (s->core_registers[DP_AUX_REPLY_CODE] == AUX_I2C_ACK) { 49658ac482aSKONRAD Frederic xlnx_dp_aux_push_rx_fifo(s, buf, nbytes); 49758ac482aSKONRAD Frederic } 49858ac482aSKONRAD Frederic break; 49958ac482aSKONRAD Frederic case WRITE_AUX: 50058ac482aSKONRAD Frederic case WRITE_I2C: 50158ac482aSKONRAD Frederic case WRITE_I2C_MOT: 50258ac482aSKONRAD Frederic for (i = 0; i < nbytes; i++) { 50358ac482aSKONRAD Frederic buf[i] = xlnx_dp_aux_pop_tx_fifo(s); 50458ac482aSKONRAD Frederic } 50558ac482aSKONRAD Frederic s->core_registers[DP_AUX_REPLY_CODE] = aux_request(s->aux_bus, cmd, 50658ac482aSKONRAD Frederic xlnx_dp_aux_get_address(s), 50758ac482aSKONRAD Frederic nbytes, buf); 50858ac482aSKONRAD Frederic xlnx_dp_aux_clear_tx_fifo(s); 50958ac482aSKONRAD Frederic break; 51058ac482aSKONRAD Frederic case WRITE_I2C_STATUS: 51158ac482aSKONRAD Frederic qemu_log_mask(LOG_UNIMP, "xlnx_dp: Write i2c status not implemented\n"); 51258ac482aSKONRAD Frederic break; 51358ac482aSKONRAD Frederic default: 51458ac482aSKONRAD Frederic abort(); 51558ac482aSKONRAD Frederic } 51658ac482aSKONRAD Frederic 51758ac482aSKONRAD Frederic s->core_registers[DP_INTERRUPT_SIGNAL_STATE] |= 0x04; 51858ac482aSKONRAD Frederic } 51958ac482aSKONRAD Frederic 5208f5d58efSIgor Mammedov static void xlnx_dp_set_dpdma(const Object *obj, const char *name, Object *val, 52158ac482aSKONRAD Frederic Error **errp) 52258ac482aSKONRAD Frederic { 52358ac482aSKONRAD Frederic XlnxDPState *s = XLNX_DP(obj); 52458ac482aSKONRAD Frederic if (s->console) { 52558ac482aSKONRAD Frederic DisplaySurface *surface = qemu_console_surface(s->console); 52658ac482aSKONRAD Frederic XlnxDPDMAState *dma = XLNX_DPDMA(val); 52758ac482aSKONRAD Frederic xlnx_dpdma_set_host_data_location(dma, DP_GRAPHIC_DMA_CHANNEL, 52858ac482aSKONRAD Frederic surface_data(surface)); 52958ac482aSKONRAD Frederic } 53058ac482aSKONRAD Frederic } 53158ac482aSKONRAD Frederic 53258ac482aSKONRAD Frederic static inline uint8_t xlnx_dp_global_alpha_value(XlnxDPState *s) 53358ac482aSKONRAD Frederic { 53458ac482aSKONRAD Frederic return (s->vblend_registers[V_BLEND_SET_GLOBAL_ALPHA_REG] & 0x1FE) >> 1; 53558ac482aSKONRAD Frederic } 53658ac482aSKONRAD Frederic 53758ac482aSKONRAD Frederic static inline bool xlnx_dp_global_alpha_enabled(XlnxDPState *s) 53858ac482aSKONRAD Frederic { 53958ac482aSKONRAD Frederic /* 54058ac482aSKONRAD Frederic * If the alpha is totally opaque (255) we consider the alpha is disabled to 54158ac482aSKONRAD Frederic * reduce CPU consumption. 54258ac482aSKONRAD Frederic */ 54358ac482aSKONRAD Frederic return ((xlnx_dp_global_alpha_value(s) != 0xFF) && 54458ac482aSKONRAD Frederic ((s->vblend_registers[V_BLEND_SET_GLOBAL_ALPHA_REG] & 0x01) != 0)); 54558ac482aSKONRAD Frederic } 54658ac482aSKONRAD Frederic 54758ac482aSKONRAD Frederic static void xlnx_dp_recreate_surface(XlnxDPState *s) 54858ac482aSKONRAD Frederic { 54958ac482aSKONRAD Frederic /* 55058ac482aSKONRAD Frederic * Two possibilities, if blending is enabled the console displays 55158ac482aSKONRAD Frederic * bout_plane, if not g_plane is displayed. 55258ac482aSKONRAD Frederic */ 55358ac482aSKONRAD Frederic uint16_t width = s->core_registers[DP_MAIN_STREAM_HRES]; 55458ac482aSKONRAD Frederic uint16_t height = s->core_registers[DP_MAIN_STREAM_VRES]; 55558ac482aSKONRAD Frederic DisplaySurface *current_console_surface = qemu_console_surface(s->console); 55658ac482aSKONRAD Frederic 55758ac482aSKONRAD Frederic if ((width != 0) && (height != 0)) { 55858ac482aSKONRAD Frederic /* 55958ac482aSKONRAD Frederic * As dpy_gfx_replace_surface calls qemu_free_displaysurface on the 560b12227afSStefan Weil * surface we need to be careful and don't free the surface associated 56158ac482aSKONRAD Frederic * to the console or double free will happen. 56258ac482aSKONRAD Frederic */ 56358ac482aSKONRAD Frederic if (s->bout_plane.surface != current_console_surface) { 56458ac482aSKONRAD Frederic qemu_free_displaysurface(s->bout_plane.surface); 56558ac482aSKONRAD Frederic } 56658ac482aSKONRAD Frederic if (s->v_plane.surface != current_console_surface) { 56758ac482aSKONRAD Frederic qemu_free_displaysurface(s->v_plane.surface); 56858ac482aSKONRAD Frederic } 56958ac482aSKONRAD Frederic if (s->g_plane.surface != current_console_surface) { 57058ac482aSKONRAD Frederic qemu_free_displaysurface(s->g_plane.surface); 57158ac482aSKONRAD Frederic } 57258ac482aSKONRAD Frederic 57358ac482aSKONRAD Frederic s->g_plane.surface 57458ac482aSKONRAD Frederic = qemu_create_displaysurface_from(width, height, 57558ac482aSKONRAD Frederic s->g_plane.format, 0, NULL); 57658ac482aSKONRAD Frederic s->v_plane.surface 57758ac482aSKONRAD Frederic = qemu_create_displaysurface_from(width, height, 57858ac482aSKONRAD Frederic s->v_plane.format, 0, NULL); 57958ac482aSKONRAD Frederic if (xlnx_dp_global_alpha_enabled(s)) { 58058ac482aSKONRAD Frederic s->bout_plane.surface = 58158ac482aSKONRAD Frederic qemu_create_displaysurface_from(width, 58258ac482aSKONRAD Frederic height, 58358ac482aSKONRAD Frederic s->g_plane.format, 58458ac482aSKONRAD Frederic 0, NULL); 58558ac482aSKONRAD Frederic dpy_gfx_replace_surface(s->console, s->bout_plane.surface); 58658ac482aSKONRAD Frederic } else { 58758ac482aSKONRAD Frederic s->bout_plane.surface = NULL; 58858ac482aSKONRAD Frederic dpy_gfx_replace_surface(s->console, s->g_plane.surface); 58958ac482aSKONRAD Frederic } 59058ac482aSKONRAD Frederic 59158ac482aSKONRAD Frederic xlnx_dpdma_set_host_data_location(s->dpdma, DP_GRAPHIC_DMA_CHANNEL, 59258ac482aSKONRAD Frederic surface_data(s->g_plane.surface)); 59358ac482aSKONRAD Frederic xlnx_dpdma_set_host_data_location(s->dpdma, DP_VIDEO_DMA_CHANNEL, 59458ac482aSKONRAD Frederic surface_data(s->v_plane.surface)); 59558ac482aSKONRAD Frederic } 59658ac482aSKONRAD Frederic } 59758ac482aSKONRAD Frederic 59858ac482aSKONRAD Frederic /* 59958ac482aSKONRAD Frederic * Change the graphic format of the surface. 60058ac482aSKONRAD Frederic */ 60158ac482aSKONRAD Frederic static void xlnx_dp_change_graphic_fmt(XlnxDPState *s) 60258ac482aSKONRAD Frederic { 60358ac482aSKONRAD Frederic switch (s->avbufm_registers[AV_BUF_FORMAT] & DP_GRAPHIC_MASK) { 60458ac482aSKONRAD Frederic case DP_GRAPHIC_RGBA8888: 60558ac482aSKONRAD Frederic s->g_plane.format = PIXMAN_r8g8b8a8; 60658ac482aSKONRAD Frederic break; 60758ac482aSKONRAD Frederic case DP_GRAPHIC_ABGR8888: 60858ac482aSKONRAD Frederic s->g_plane.format = PIXMAN_a8b8g8r8; 60958ac482aSKONRAD Frederic break; 61058ac482aSKONRAD Frederic case DP_GRAPHIC_RGB565: 61158ac482aSKONRAD Frederic s->g_plane.format = PIXMAN_r5g6b5; 61258ac482aSKONRAD Frederic break; 61358ac482aSKONRAD Frederic case DP_GRAPHIC_RGB888: 61458ac482aSKONRAD Frederic s->g_plane.format = PIXMAN_r8g8b8; 61558ac482aSKONRAD Frederic break; 61658ac482aSKONRAD Frederic case DP_GRAPHIC_BGR888: 61758ac482aSKONRAD Frederic s->g_plane.format = PIXMAN_b8g8r8; 61858ac482aSKONRAD Frederic break; 61958ac482aSKONRAD Frederic default: 62058ac482aSKONRAD Frederic DPRINTF("error: unsupported graphic format %u.\n", 62158ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_FORMAT] & DP_GRAPHIC_MASK); 62258ac482aSKONRAD Frederic abort(); 62358ac482aSKONRAD Frederic } 62458ac482aSKONRAD Frederic 62558ac482aSKONRAD Frederic switch (s->avbufm_registers[AV_BUF_FORMAT] & DP_NL_VID_FMT_MASK) { 62658ac482aSKONRAD Frederic case 0: 62758ac482aSKONRAD Frederic s->v_plane.format = PIXMAN_x8b8g8r8; 62858ac482aSKONRAD Frederic break; 62931cf950eSEdgar E. Iglesias case DP_NL_VID_Y0_CB_Y1_CR: 63031cf950eSEdgar E. Iglesias s->v_plane.format = PIXMAN_yuy2; 63131cf950eSEdgar E. Iglesias break; 63258ac482aSKONRAD Frederic case DP_NL_VID_RGBA8880: 63358ac482aSKONRAD Frederic s->v_plane.format = PIXMAN_x8b8g8r8; 63458ac482aSKONRAD Frederic break; 63558ac482aSKONRAD Frederic default: 63658ac482aSKONRAD Frederic DPRINTF("error: unsupported video format %u.\n", 63758ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_FORMAT] & DP_NL_VID_FMT_MASK); 63858ac482aSKONRAD Frederic abort(); 63958ac482aSKONRAD Frederic } 64058ac482aSKONRAD Frederic 64158ac482aSKONRAD Frederic xlnx_dp_recreate_surface(s); 64258ac482aSKONRAD Frederic } 64358ac482aSKONRAD Frederic 64458ac482aSKONRAD Frederic static void xlnx_dp_update_irq(XlnxDPState *s) 64558ac482aSKONRAD Frederic { 64658ac482aSKONRAD Frederic uint32_t flags; 64758ac482aSKONRAD Frederic 64858ac482aSKONRAD Frederic flags = s->core_registers[DP_INT_STATUS] & ~s->core_registers[DP_INT_MASK]; 64958ac482aSKONRAD Frederic DPRINTF("update IRQ value = %" PRIx32 "\n", flags); 65058ac482aSKONRAD Frederic qemu_set_irq(s->irq, flags != 0); 65158ac482aSKONRAD Frederic } 65258ac482aSKONRAD Frederic 65358ac482aSKONRAD Frederic static uint64_t xlnx_dp_read(void *opaque, hwaddr offset, unsigned size) 65458ac482aSKONRAD Frederic { 65558ac482aSKONRAD Frederic XlnxDPState *s = XLNX_DP(opaque); 65658ac482aSKONRAD Frederic uint64_t ret = 0; 65758ac482aSKONRAD Frederic 65858ac482aSKONRAD Frederic offset = offset >> 2; 65958ac482aSKONRAD Frederic 66058ac482aSKONRAD Frederic switch (offset) { 66158ac482aSKONRAD Frederic case DP_TX_USER_FIFO_OVERFLOW: 66258ac482aSKONRAD Frederic /* This register is cleared after a read */ 66358ac482aSKONRAD Frederic ret = s->core_registers[DP_TX_USER_FIFO_OVERFLOW]; 66458ac482aSKONRAD Frederic s->core_registers[DP_TX_USER_FIFO_OVERFLOW] = 0; 66558ac482aSKONRAD Frederic break; 66658ac482aSKONRAD Frederic case DP_AUX_REPLY_DATA: 66758ac482aSKONRAD Frederic ret = xlnx_dp_aux_pop_rx_fifo(s); 66858ac482aSKONRAD Frederic break; 66958ac482aSKONRAD Frederic case DP_INTERRUPT_SIGNAL_STATE: 67058ac482aSKONRAD Frederic /* 67158ac482aSKONRAD Frederic * XXX: Not sure it is the right thing to do actually. 67258ac482aSKONRAD Frederic * The register is not written by the device driver so it's stuck 67358ac482aSKONRAD Frederic * to 0x04. 67458ac482aSKONRAD Frederic */ 67558ac482aSKONRAD Frederic ret = s->core_registers[DP_INTERRUPT_SIGNAL_STATE]; 67658ac482aSKONRAD Frederic s->core_registers[DP_INTERRUPT_SIGNAL_STATE] &= ~0x04; 67758ac482aSKONRAD Frederic break; 67858ac482aSKONRAD Frederic case DP_AUX_WRITE_FIFO: 67958ac482aSKONRAD Frederic case DP_TX_AUDIO_INFO_DATA(0): 68058ac482aSKONRAD Frederic case DP_TX_AUDIO_INFO_DATA(1): 68158ac482aSKONRAD Frederic case DP_TX_AUDIO_INFO_DATA(2): 68258ac482aSKONRAD Frederic case DP_TX_AUDIO_INFO_DATA(3): 68358ac482aSKONRAD Frederic case DP_TX_AUDIO_INFO_DATA(4): 68458ac482aSKONRAD Frederic case DP_TX_AUDIO_INFO_DATA(5): 68558ac482aSKONRAD Frederic case DP_TX_AUDIO_INFO_DATA(6): 68658ac482aSKONRAD Frederic case DP_TX_AUDIO_INFO_DATA(7): 68758ac482aSKONRAD Frederic case DP_TX_AUDIO_EXT_DATA(0): 68858ac482aSKONRAD Frederic case DP_TX_AUDIO_EXT_DATA(1): 68958ac482aSKONRAD Frederic case DP_TX_AUDIO_EXT_DATA(2): 69058ac482aSKONRAD Frederic case DP_TX_AUDIO_EXT_DATA(3): 69158ac482aSKONRAD Frederic case DP_TX_AUDIO_EXT_DATA(4): 69258ac482aSKONRAD Frederic case DP_TX_AUDIO_EXT_DATA(5): 69358ac482aSKONRAD Frederic case DP_TX_AUDIO_EXT_DATA(6): 69458ac482aSKONRAD Frederic case DP_TX_AUDIO_EXT_DATA(7): 69558ac482aSKONRAD Frederic case DP_TX_AUDIO_EXT_DATA(8): 69658ac482aSKONRAD Frederic /* write only registers */ 69758ac482aSKONRAD Frederic ret = 0; 69858ac482aSKONRAD Frederic break; 69958ac482aSKONRAD Frederic default: 70058ac482aSKONRAD Frederic assert(offset <= (0x3AC >> 2)); 70158ac482aSKONRAD Frederic ret = s->core_registers[offset]; 70258ac482aSKONRAD Frederic break; 70358ac482aSKONRAD Frederic } 70458ac482aSKONRAD Frederic 70558ac482aSKONRAD Frederic DPRINTF("core read @%" PRIx64 " = 0x%8.8" PRIX64 "\n", offset << 2, ret); 70658ac482aSKONRAD Frederic return ret; 70758ac482aSKONRAD Frederic } 70858ac482aSKONRAD Frederic 70958ac482aSKONRAD Frederic static void xlnx_dp_write(void *opaque, hwaddr offset, uint64_t value, 71058ac482aSKONRAD Frederic unsigned size) 71158ac482aSKONRAD Frederic { 71258ac482aSKONRAD Frederic XlnxDPState *s = XLNX_DP(opaque); 71358ac482aSKONRAD Frederic 71458ac482aSKONRAD Frederic DPRINTF("core write @%" PRIx64 " = 0x%8.8" PRIX64 "\n", offset, value); 71558ac482aSKONRAD Frederic 71658ac482aSKONRAD Frederic offset = offset >> 2; 71758ac482aSKONRAD Frederic 71858ac482aSKONRAD Frederic switch (offset) { 71958ac482aSKONRAD Frederic /* 72058ac482aSKONRAD Frederic * Only special write case are handled. 72158ac482aSKONRAD Frederic */ 72258ac482aSKONRAD Frederic case DP_LINK_BW_SET: 72358ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x000000FF; 72458ac482aSKONRAD Frederic break; 72558ac482aSKONRAD Frederic case DP_LANE_COUNT_SET: 72658ac482aSKONRAD Frederic case DP_MAIN_STREAM_MISC0: 72758ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x0000000F; 72858ac482aSKONRAD Frederic break; 72958ac482aSKONRAD Frederic case DP_TRAINING_PATTERN_SET: 73058ac482aSKONRAD Frederic case DP_LINK_QUAL_PATTERN_SET: 73158ac482aSKONRAD Frederic case DP_MAIN_STREAM_POLARITY: 73258ac482aSKONRAD Frederic case DP_PHY_VOLTAGE_DIFF_LANE_0: 73358ac482aSKONRAD Frederic case DP_PHY_VOLTAGE_DIFF_LANE_1: 73458ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x00000003; 73558ac482aSKONRAD Frederic break; 73658ac482aSKONRAD Frederic case DP_ENHANCED_FRAME_EN: 73758ac482aSKONRAD Frederic case DP_SCRAMBLING_DISABLE: 73858ac482aSKONRAD Frederic case DP_DOWNSPREAD_CTRL: 73958ac482aSKONRAD Frederic case DP_MAIN_STREAM_ENABLE: 74058ac482aSKONRAD Frederic case DP_TRANSMIT_PRBS7: 74158ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x00000001; 74258ac482aSKONRAD Frederic break; 74358ac482aSKONRAD Frederic case DP_PHY_CLOCK_SELECT: 74458ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x00000007; 74558ac482aSKONRAD Frederic break; 74658ac482aSKONRAD Frederic case DP_SOFTWARE_RESET: 74758ac482aSKONRAD Frederic /* 74858ac482aSKONRAD Frederic * No need to update this bit as it's read '0'. 74958ac482aSKONRAD Frederic */ 75058ac482aSKONRAD Frederic /* 75158ac482aSKONRAD Frederic * TODO: reset IP. 75258ac482aSKONRAD Frederic */ 75358ac482aSKONRAD Frederic break; 75458ac482aSKONRAD Frederic case DP_TRANSMITTER_ENABLE: 75558ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x01; 75658ac482aSKONRAD Frederic break; 75758ac482aSKONRAD Frederic case DP_FORCE_SCRAMBLER_RESET: 75858ac482aSKONRAD Frederic /* 75958ac482aSKONRAD Frederic * No need to update this bit as it's read '0'. 76058ac482aSKONRAD Frederic */ 76158ac482aSKONRAD Frederic /* 76258ac482aSKONRAD Frederic * TODO: force a scrambler reset?? 76358ac482aSKONRAD Frederic */ 76458ac482aSKONRAD Frederic break; 76558ac482aSKONRAD Frederic case DP_AUX_COMMAND_REGISTER: 76658ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x00001F0F; 76758ac482aSKONRAD Frederic xlnx_dp_aux_set_command(s, s->core_registers[offset]); 76858ac482aSKONRAD Frederic break; 76958ac482aSKONRAD Frederic case DP_MAIN_STREAM_HTOTAL: 77058ac482aSKONRAD Frederic case DP_MAIN_STREAM_VTOTAL: 77158ac482aSKONRAD Frederic case DP_MAIN_STREAM_HSTART: 77258ac482aSKONRAD Frederic case DP_MAIN_STREAM_VSTART: 77358ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x0000FFFF; 77458ac482aSKONRAD Frederic break; 77558ac482aSKONRAD Frederic case DP_MAIN_STREAM_HRES: 77658ac482aSKONRAD Frederic case DP_MAIN_STREAM_VRES: 77758ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x0000FFFF; 77858ac482aSKONRAD Frederic xlnx_dp_recreate_surface(s); 77958ac482aSKONRAD Frederic break; 78058ac482aSKONRAD Frederic case DP_MAIN_STREAM_HSWIDTH: 78158ac482aSKONRAD Frederic case DP_MAIN_STREAM_VSWIDTH: 78258ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x00007FFF; 78358ac482aSKONRAD Frederic break; 78458ac482aSKONRAD Frederic case DP_MAIN_STREAM_MISC1: 78558ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x00000086; 78658ac482aSKONRAD Frederic break; 78758ac482aSKONRAD Frederic case DP_MAIN_STREAM_M_VID: 78858ac482aSKONRAD Frederic case DP_MAIN_STREAM_N_VID: 78958ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x00FFFFFF; 79058ac482aSKONRAD Frederic break; 79158ac482aSKONRAD Frederic case DP_MSA_TRANSFER_UNIT_SIZE: 79258ac482aSKONRAD Frederic case DP_MIN_BYTES_PER_TU: 79358ac482aSKONRAD Frederic case DP_INIT_WAIT: 79458ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x00000007; 79558ac482aSKONRAD Frederic break; 79658ac482aSKONRAD Frederic case DP_USER_DATA_COUNT_PER_LANE: 79758ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x0003FFFF; 79858ac482aSKONRAD Frederic break; 79958ac482aSKONRAD Frederic case DP_FRAC_BYTES_PER_TU: 80058ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x000003FF; 80158ac482aSKONRAD Frederic break; 80258ac482aSKONRAD Frederic case DP_PHY_RESET: 80358ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x00010003; 80458ac482aSKONRAD Frederic /* 80558ac482aSKONRAD Frederic * TODO: Reset something? 80658ac482aSKONRAD Frederic */ 80758ac482aSKONRAD Frederic break; 80858ac482aSKONRAD Frederic case DP_TX_PHY_POWER_DOWN: 80958ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x0000000F; 81058ac482aSKONRAD Frederic /* 81158ac482aSKONRAD Frederic * TODO: Power down things? 81258ac482aSKONRAD Frederic */ 81358ac482aSKONRAD Frederic break; 814bb14a1edSPaolo Bonzini case DP_AUX_WRITE_FIFO: { 815bb14a1edSPaolo Bonzini uint8_t c = value; 816bb14a1edSPaolo Bonzini xlnx_dp_aux_push_tx_fifo(s, &c, 1); 81758ac482aSKONRAD Frederic break; 818bb14a1edSPaolo Bonzini } 81958ac482aSKONRAD Frederic case DP_AUX_CLOCK_DIVIDER: 82058ac482aSKONRAD Frederic break; 82158ac482aSKONRAD Frederic case DP_AUX_REPLY_COUNT: 82258ac482aSKONRAD Frederic /* 82358ac482aSKONRAD Frederic * Writing to this register clear the counter. 82458ac482aSKONRAD Frederic */ 82558ac482aSKONRAD Frederic s->core_registers[offset] = 0x00000000; 82658ac482aSKONRAD Frederic break; 82758ac482aSKONRAD Frederic case DP_AUX_ADDRESS: 82858ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x000FFFFF; 82958ac482aSKONRAD Frederic break; 83058ac482aSKONRAD Frederic case DP_VERSION_REGISTER: 83158ac482aSKONRAD Frederic case DP_CORE_ID: 83258ac482aSKONRAD Frederic case DP_TX_USER_FIFO_OVERFLOW: 83358ac482aSKONRAD Frederic case DP_AUX_REPLY_DATA: 83458ac482aSKONRAD Frederic case DP_AUX_REPLY_CODE: 83558ac482aSKONRAD Frederic case DP_REPLY_DATA_COUNT: 83658ac482aSKONRAD Frederic case DP_REPLY_STATUS: 83758ac482aSKONRAD Frederic case DP_HPD_DURATION: 83858ac482aSKONRAD Frederic /* 83958ac482aSKONRAD Frederic * Write to read only location.. 84058ac482aSKONRAD Frederic */ 84158ac482aSKONRAD Frederic break; 84258ac482aSKONRAD Frederic case DP_TX_AUDIO_CONTROL: 84358ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x00000001; 84458ac482aSKONRAD Frederic xlnx_dp_audio_activate(s); 84558ac482aSKONRAD Frederic break; 84658ac482aSKONRAD Frederic case DP_TX_AUDIO_CHANNELS: 84758ac482aSKONRAD Frederic s->core_registers[offset] = value & 0x00000007; 84858ac482aSKONRAD Frederic xlnx_dp_audio_activate(s); 84958ac482aSKONRAD Frederic break; 85058ac482aSKONRAD Frederic case DP_INT_STATUS: 85158ac482aSKONRAD Frederic s->core_registers[DP_INT_STATUS] &= ~value; 85258ac482aSKONRAD Frederic xlnx_dp_update_irq(s); 85358ac482aSKONRAD Frederic break; 85458ac482aSKONRAD Frederic case DP_INT_EN: 85558ac482aSKONRAD Frederic s->core_registers[DP_INT_MASK] &= ~value; 85658ac482aSKONRAD Frederic xlnx_dp_update_irq(s); 85758ac482aSKONRAD Frederic break; 85858ac482aSKONRAD Frederic case DP_INT_DS: 85958ac482aSKONRAD Frederic s->core_registers[DP_INT_MASK] |= ~value; 86058ac482aSKONRAD Frederic xlnx_dp_update_irq(s); 86158ac482aSKONRAD Frederic break; 86258ac482aSKONRAD Frederic default: 86358ac482aSKONRAD Frederic assert(offset <= (0x504C >> 2)); 86458ac482aSKONRAD Frederic s->core_registers[offset] = value; 86558ac482aSKONRAD Frederic break; 86658ac482aSKONRAD Frederic } 86758ac482aSKONRAD Frederic } 86858ac482aSKONRAD Frederic 86958ac482aSKONRAD Frederic static const MemoryRegionOps dp_ops = { 87058ac482aSKONRAD Frederic .read = xlnx_dp_read, 87158ac482aSKONRAD Frederic .write = xlnx_dp_write, 87258ac482aSKONRAD Frederic .endianness = DEVICE_NATIVE_ENDIAN, 87358ac482aSKONRAD Frederic .valid = { 87458ac482aSKONRAD Frederic .min_access_size = 4, 87558ac482aSKONRAD Frederic .max_access_size = 4, 87658ac482aSKONRAD Frederic }, 87758ac482aSKONRAD Frederic .impl = { 87858ac482aSKONRAD Frederic .min_access_size = 4, 87958ac482aSKONRAD Frederic .max_access_size = 4, 88058ac482aSKONRAD Frederic }, 88158ac482aSKONRAD Frederic }; 88258ac482aSKONRAD Frederic 88358ac482aSKONRAD Frederic /* 88458ac482aSKONRAD Frederic * This is to handle Read/Write to the Video Blender. 88558ac482aSKONRAD Frederic */ 88658ac482aSKONRAD Frederic static void xlnx_dp_vblend_write(void *opaque, hwaddr offset, 88758ac482aSKONRAD Frederic uint64_t value, unsigned size) 88858ac482aSKONRAD Frederic { 88958ac482aSKONRAD Frederic XlnxDPState *s = XLNX_DP(opaque); 89058ac482aSKONRAD Frederic bool alpha_was_enabled; 89158ac482aSKONRAD Frederic 89258ac482aSKONRAD Frederic DPRINTF("vblend: write @0x%" HWADDR_PRIX " = 0x%" PRIX32 "\n", offset, 89358ac482aSKONRAD Frederic (uint32_t)value); 89458ac482aSKONRAD Frederic offset = offset >> 2; 89558ac482aSKONRAD Frederic 89658ac482aSKONRAD Frederic switch (offset) { 89758ac482aSKONRAD Frederic case V_BLEND_BG_CLR_0: 89858ac482aSKONRAD Frederic case V_BLEND_BG_CLR_1: 89958ac482aSKONRAD Frederic case V_BLEND_BG_CLR_2: 90058ac482aSKONRAD Frederic s->vblend_registers[offset] = value & 0x00000FFF; 90158ac482aSKONRAD Frederic break; 90258ac482aSKONRAD Frederic case V_BLEND_SET_GLOBAL_ALPHA_REG: 90358ac482aSKONRAD Frederic /* 90458ac482aSKONRAD Frederic * A write to this register can enable or disable blending. Thus we need 90558ac482aSKONRAD Frederic * to recreate the surfaces. 90658ac482aSKONRAD Frederic */ 90758ac482aSKONRAD Frederic alpha_was_enabled = xlnx_dp_global_alpha_enabled(s); 90858ac482aSKONRAD Frederic s->vblend_registers[offset] = value & 0x000001FF; 90958ac482aSKONRAD Frederic if (xlnx_dp_global_alpha_enabled(s) != alpha_was_enabled) { 91058ac482aSKONRAD Frederic xlnx_dp_recreate_surface(s); 91158ac482aSKONRAD Frederic } 91258ac482aSKONRAD Frederic break; 91358ac482aSKONRAD Frederic case V_BLEND_OUTPUT_VID_FORMAT: 91458ac482aSKONRAD Frederic s->vblend_registers[offset] = value & 0x00000017; 91558ac482aSKONRAD Frederic break; 91658ac482aSKONRAD Frederic case V_BLEND_LAYER0_CONTROL: 91758ac482aSKONRAD Frederic case V_BLEND_LAYER1_CONTROL: 91858ac482aSKONRAD Frederic s->vblend_registers[offset] = value & 0x00000103; 91958ac482aSKONRAD Frederic break; 92058ac482aSKONRAD Frederic case V_BLEND_RGB2YCBCR_COEFF(0): 92158ac482aSKONRAD Frederic case V_BLEND_RGB2YCBCR_COEFF(1): 92258ac482aSKONRAD Frederic case V_BLEND_RGB2YCBCR_COEFF(2): 92358ac482aSKONRAD Frederic case V_BLEND_RGB2YCBCR_COEFF(3): 92458ac482aSKONRAD Frederic case V_BLEND_RGB2YCBCR_COEFF(4): 92558ac482aSKONRAD Frederic case V_BLEND_RGB2YCBCR_COEFF(5): 92658ac482aSKONRAD Frederic case V_BLEND_RGB2YCBCR_COEFF(6): 92758ac482aSKONRAD Frederic case V_BLEND_RGB2YCBCR_COEFF(7): 92858ac482aSKONRAD Frederic case V_BLEND_RGB2YCBCR_COEFF(8): 92958ac482aSKONRAD Frederic case V_BLEND_IN1CSC_COEFF(0): 93058ac482aSKONRAD Frederic case V_BLEND_IN1CSC_COEFF(1): 93158ac482aSKONRAD Frederic case V_BLEND_IN1CSC_COEFF(2): 93258ac482aSKONRAD Frederic case V_BLEND_IN1CSC_COEFF(3): 93358ac482aSKONRAD Frederic case V_BLEND_IN1CSC_COEFF(4): 93458ac482aSKONRAD Frederic case V_BLEND_IN1CSC_COEFF(5): 93558ac482aSKONRAD Frederic case V_BLEND_IN1CSC_COEFF(6): 93658ac482aSKONRAD Frederic case V_BLEND_IN1CSC_COEFF(7): 93758ac482aSKONRAD Frederic case V_BLEND_IN1CSC_COEFF(8): 93858ac482aSKONRAD Frederic case V_BLEND_IN2CSC_COEFF(0): 93958ac482aSKONRAD Frederic case V_BLEND_IN2CSC_COEFF(1): 94058ac482aSKONRAD Frederic case V_BLEND_IN2CSC_COEFF(2): 94158ac482aSKONRAD Frederic case V_BLEND_IN2CSC_COEFF(3): 94258ac482aSKONRAD Frederic case V_BLEND_IN2CSC_COEFF(4): 94358ac482aSKONRAD Frederic case V_BLEND_IN2CSC_COEFF(5): 94458ac482aSKONRAD Frederic case V_BLEND_IN2CSC_COEFF(6): 94558ac482aSKONRAD Frederic case V_BLEND_IN2CSC_COEFF(7): 94658ac482aSKONRAD Frederic case V_BLEND_IN2CSC_COEFF(8): 94758ac482aSKONRAD Frederic s->vblend_registers[offset] = value & 0x0000FFFF; 94858ac482aSKONRAD Frederic break; 94958ac482aSKONRAD Frederic case V_BLEND_LUMA_IN1CSC_OFFSET: 95058ac482aSKONRAD Frederic case V_BLEND_CR_IN1CSC_OFFSET: 95158ac482aSKONRAD Frederic case V_BLEND_CB_IN1CSC_OFFSET: 95258ac482aSKONRAD Frederic case V_BLEND_LUMA_IN2CSC_OFFSET: 95358ac482aSKONRAD Frederic case V_BLEND_CR_IN2CSC_OFFSET: 95458ac482aSKONRAD Frederic case V_BLEND_CB_IN2CSC_OFFSET: 95558ac482aSKONRAD Frederic case V_BLEND_LUMA_OUTCSC_OFFSET: 95658ac482aSKONRAD Frederic case V_BLEND_CR_OUTCSC_OFFSET: 95758ac482aSKONRAD Frederic case V_BLEND_CB_OUTCSC_OFFSET: 95858ac482aSKONRAD Frederic s->vblend_registers[offset] = value & 0x3FFF7FFF; 95958ac482aSKONRAD Frederic break; 96058ac482aSKONRAD Frederic case V_BLEND_CHROMA_KEY_ENABLE: 96158ac482aSKONRAD Frederic s->vblend_registers[offset] = value & 0x00000003; 96258ac482aSKONRAD Frederic break; 96358ac482aSKONRAD Frederic case V_BLEND_CHROMA_KEY_COMP1: 96458ac482aSKONRAD Frederic case V_BLEND_CHROMA_KEY_COMP2: 96558ac482aSKONRAD Frederic case V_BLEND_CHROMA_KEY_COMP3: 96658ac482aSKONRAD Frederic s->vblend_registers[offset] = value & 0x0FFF0FFF; 96758ac482aSKONRAD Frederic break; 96858ac482aSKONRAD Frederic default: 96958ac482aSKONRAD Frederic s->vblend_registers[offset] = value; 97058ac482aSKONRAD Frederic break; 97158ac482aSKONRAD Frederic } 97258ac482aSKONRAD Frederic } 97358ac482aSKONRAD Frederic 97458ac482aSKONRAD Frederic static uint64_t xlnx_dp_vblend_read(void *opaque, hwaddr offset, 97558ac482aSKONRAD Frederic unsigned size) 97658ac482aSKONRAD Frederic { 97758ac482aSKONRAD Frederic XlnxDPState *s = XLNX_DP(opaque); 97858ac482aSKONRAD Frederic 97958ac482aSKONRAD Frederic DPRINTF("vblend: read @0x%" HWADDR_PRIX " = 0x%" PRIX32 "\n", offset, 98058ac482aSKONRAD Frederic s->vblend_registers[offset >> 2]); 98158ac482aSKONRAD Frederic return s->vblend_registers[offset >> 2]; 98258ac482aSKONRAD Frederic } 98358ac482aSKONRAD Frederic 98458ac482aSKONRAD Frederic static const MemoryRegionOps vblend_ops = { 98558ac482aSKONRAD Frederic .read = xlnx_dp_vblend_read, 98658ac482aSKONRAD Frederic .write = xlnx_dp_vblend_write, 98758ac482aSKONRAD Frederic .endianness = DEVICE_NATIVE_ENDIAN, 98858ac482aSKONRAD Frederic .valid = { 98958ac482aSKONRAD Frederic .min_access_size = 4, 99058ac482aSKONRAD Frederic .max_access_size = 4, 99158ac482aSKONRAD Frederic }, 99258ac482aSKONRAD Frederic .impl = { 99358ac482aSKONRAD Frederic .min_access_size = 4, 99458ac482aSKONRAD Frederic .max_access_size = 4, 99558ac482aSKONRAD Frederic }, 99658ac482aSKONRAD Frederic }; 99758ac482aSKONRAD Frederic 99858ac482aSKONRAD Frederic /* 99958ac482aSKONRAD Frederic * This is to handle Read/Write to the Audio Video buffer manager. 100058ac482aSKONRAD Frederic */ 100158ac482aSKONRAD Frederic static void xlnx_dp_avbufm_write(void *opaque, hwaddr offset, uint64_t value, 100258ac482aSKONRAD Frederic unsigned size) 100358ac482aSKONRAD Frederic { 100458ac482aSKONRAD Frederic XlnxDPState *s = XLNX_DP(opaque); 100558ac482aSKONRAD Frederic 100658ac482aSKONRAD Frederic DPRINTF("avbufm: write @0x%" HWADDR_PRIX " = 0x%" PRIX32 "\n", offset, 100758ac482aSKONRAD Frederic (uint32_t)value); 100858ac482aSKONRAD Frederic offset = offset >> 2; 100958ac482aSKONRAD Frederic 101058ac482aSKONRAD Frederic switch (offset) { 101158ac482aSKONRAD Frederic case AV_BUF_FORMAT: 101258ac482aSKONRAD Frederic s->avbufm_registers[offset] = value & 0x00000FFF; 101358ac482aSKONRAD Frederic xlnx_dp_change_graphic_fmt(s); 101458ac482aSKONRAD Frederic break; 101558ac482aSKONRAD Frederic case AV_CHBUF0: 101658ac482aSKONRAD Frederic case AV_CHBUF1: 101758ac482aSKONRAD Frederic case AV_CHBUF2: 101858ac482aSKONRAD Frederic case AV_CHBUF3: 101958ac482aSKONRAD Frederic case AV_CHBUF4: 102058ac482aSKONRAD Frederic case AV_CHBUF5: 102158ac482aSKONRAD Frederic s->avbufm_registers[offset] = value & 0x0000007F; 102258ac482aSKONRAD Frederic break; 102358ac482aSKONRAD Frederic case AV_BUF_OUTPUT_AUDIO_VIDEO_SELECT: 102458ac482aSKONRAD Frederic s->avbufm_registers[offset] = value & 0x0000007F; 102558ac482aSKONRAD Frederic break; 102658ac482aSKONRAD Frederic case AV_BUF_DITHER_CONFIG: 102758ac482aSKONRAD Frederic s->avbufm_registers[offset] = value & 0x000007FF; 102858ac482aSKONRAD Frederic break; 102958ac482aSKONRAD Frederic case AV_BUF_DITHER_CONFIG_MAX: 103058ac482aSKONRAD Frederic case AV_BUF_DITHER_CONFIG_MIN: 103158ac482aSKONRAD Frederic s->avbufm_registers[offset] = value & 0x00000FFF; 103258ac482aSKONRAD Frederic break; 103358ac482aSKONRAD Frederic case AV_BUF_PATTERN_GEN_SELECT: 103458ac482aSKONRAD Frederic s->avbufm_registers[offset] = value & 0xFFFFFF03; 103558ac482aSKONRAD Frederic break; 103658ac482aSKONRAD Frederic case AV_BUF_AUD_VID_CLK_SOURCE: 103758ac482aSKONRAD Frederic s->avbufm_registers[offset] = value & 0x00000007; 103858ac482aSKONRAD Frederic break; 103958ac482aSKONRAD Frederic case AV_BUF_SRST_REG: 104058ac482aSKONRAD Frederic s->avbufm_registers[offset] = value & 0x00000002; 104158ac482aSKONRAD Frederic break; 104258ac482aSKONRAD Frederic case AV_BUF_AUDIO_CH_CONFIG: 104358ac482aSKONRAD Frederic s->avbufm_registers[offset] = value & 0x00000003; 104458ac482aSKONRAD Frederic break; 104558ac482aSKONRAD Frederic case AV_BUF_GRAPHICS_COMP_SCALE_FACTOR(0): 104658ac482aSKONRAD Frederic case AV_BUF_GRAPHICS_COMP_SCALE_FACTOR(1): 104758ac482aSKONRAD Frederic case AV_BUF_GRAPHICS_COMP_SCALE_FACTOR(2): 104858ac482aSKONRAD Frederic case AV_BUF_VIDEO_COMP_SCALE_FACTOR(0): 104958ac482aSKONRAD Frederic case AV_BUF_VIDEO_COMP_SCALE_FACTOR(1): 105058ac482aSKONRAD Frederic case AV_BUF_VIDEO_COMP_SCALE_FACTOR(2): 105158ac482aSKONRAD Frederic s->avbufm_registers[offset] = value & 0x0000FFFF; 105258ac482aSKONRAD Frederic break; 105358ac482aSKONRAD Frederic case AV_BUF_LIVE_VIDEO_COMP_SF(0): 105458ac482aSKONRAD Frederic case AV_BUF_LIVE_VIDEO_COMP_SF(1): 105558ac482aSKONRAD Frederic case AV_BUF_LIVE_VIDEO_COMP_SF(2): 105658ac482aSKONRAD Frederic case AV_BUF_LIVE_VID_CONFIG: 105758ac482aSKONRAD Frederic case AV_BUF_LIVE_GFX_COMP_SF(0): 105858ac482aSKONRAD Frederic case AV_BUF_LIVE_GFX_COMP_SF(1): 105958ac482aSKONRAD Frederic case AV_BUF_LIVE_GFX_COMP_SF(2): 106058ac482aSKONRAD Frederic case AV_BUF_LIVE_GFX_CONFIG: 106158ac482aSKONRAD Frederic case AV_BUF_NON_LIVE_LATENCY: 106258ac482aSKONRAD Frederic case AV_BUF_STC_CONTROL: 106358ac482aSKONRAD Frederic case AV_BUF_STC_INIT_VALUE0: 106458ac482aSKONRAD Frederic case AV_BUF_STC_INIT_VALUE1: 106558ac482aSKONRAD Frederic case AV_BUF_STC_ADJ: 106658ac482aSKONRAD Frederic case AV_BUF_STC_VIDEO_VSYNC_TS_REG0: 106758ac482aSKONRAD Frederic case AV_BUF_STC_VIDEO_VSYNC_TS_REG1: 106858ac482aSKONRAD Frederic case AV_BUF_STC_EXT_VSYNC_TS_REG0: 106958ac482aSKONRAD Frederic case AV_BUF_STC_EXT_VSYNC_TS_REG1: 107058ac482aSKONRAD Frederic case AV_BUF_STC_CUSTOM_EVENT_TS_REG0: 107158ac482aSKONRAD Frederic case AV_BUF_STC_CUSTOM_EVENT_TS_REG1: 107258ac482aSKONRAD Frederic case AV_BUF_STC_CUSTOM_EVENT2_TS_REG0: 107358ac482aSKONRAD Frederic case AV_BUF_STC_CUSTOM_EVENT2_TS_REG1: 107458ac482aSKONRAD Frederic case AV_BUF_STC_SNAPSHOT0: 107558ac482aSKONRAD Frederic case AV_BUF_STC_SNAPSHOT1: 107658ac482aSKONRAD Frederic case AV_BUF_HCOUNT_VCOUNT_INT0: 107758ac482aSKONRAD Frederic case AV_BUF_HCOUNT_VCOUNT_INT1: 1078f2bbb686SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "avbufm: unimplemented register 0x%04" 1079f2bbb686SPhilippe Mathieu-Daudé PRIx64 "\n", 1080f2bbb686SPhilippe Mathieu-Daudé offset << 2); 108158ac482aSKONRAD Frederic break; 108258ac482aSKONRAD Frederic default: 108358ac482aSKONRAD Frederic s->avbufm_registers[offset] = value; 108458ac482aSKONRAD Frederic break; 108558ac482aSKONRAD Frederic } 108658ac482aSKONRAD Frederic } 108758ac482aSKONRAD Frederic 108858ac482aSKONRAD Frederic static uint64_t xlnx_dp_avbufm_read(void *opaque, hwaddr offset, 108958ac482aSKONRAD Frederic unsigned size) 109058ac482aSKONRAD Frederic { 109158ac482aSKONRAD Frederic XlnxDPState *s = XLNX_DP(opaque); 109258ac482aSKONRAD Frederic 109358ac482aSKONRAD Frederic offset = offset >> 2; 109458ac482aSKONRAD Frederic return s->avbufm_registers[offset]; 109558ac482aSKONRAD Frederic } 109658ac482aSKONRAD Frederic 109758ac482aSKONRAD Frederic static const MemoryRegionOps avbufm_ops = { 109858ac482aSKONRAD Frederic .read = xlnx_dp_avbufm_read, 109958ac482aSKONRAD Frederic .write = xlnx_dp_avbufm_write, 110058ac482aSKONRAD Frederic .endianness = DEVICE_NATIVE_ENDIAN, 110158ac482aSKONRAD Frederic .valid = { 110258ac482aSKONRAD Frederic .min_access_size = 4, 110358ac482aSKONRAD Frederic .max_access_size = 4, 110458ac482aSKONRAD Frederic }, 110558ac482aSKONRAD Frederic .impl = { 110658ac482aSKONRAD Frederic .min_access_size = 4, 110758ac482aSKONRAD Frederic .max_access_size = 4, 110858ac482aSKONRAD Frederic }, 110958ac482aSKONRAD Frederic }; 111058ac482aSKONRAD Frederic 111158ac482aSKONRAD Frederic /* 111258ac482aSKONRAD Frederic * This is a global alpha blending using pixman. 111358ac482aSKONRAD Frederic * Both graphic and video planes are multiplied with the global alpha 111458ac482aSKONRAD Frederic * coefficient and added. 111558ac482aSKONRAD Frederic */ 111658ac482aSKONRAD Frederic static inline void xlnx_dp_blend_surface(XlnxDPState *s) 111758ac482aSKONRAD Frederic { 111858ac482aSKONRAD Frederic pixman_fixed_t alpha1[] = { pixman_double_to_fixed(1), 111958ac482aSKONRAD Frederic pixman_double_to_fixed(1), 112058ac482aSKONRAD Frederic pixman_double_to_fixed(1.0) }; 112158ac482aSKONRAD Frederic pixman_fixed_t alpha2[] = { pixman_double_to_fixed(1), 112258ac482aSKONRAD Frederic pixman_double_to_fixed(1), 112358ac482aSKONRAD Frederic pixman_double_to_fixed(1.0) }; 112458ac482aSKONRAD Frederic 112558ac482aSKONRAD Frederic if ((surface_width(s->g_plane.surface) 112658ac482aSKONRAD Frederic != surface_width(s->v_plane.surface)) || 112758ac482aSKONRAD Frederic (surface_height(s->g_plane.surface) 112858ac482aSKONRAD Frederic != surface_height(s->v_plane.surface))) { 112958ac482aSKONRAD Frederic return; 113058ac482aSKONRAD Frederic } 113158ac482aSKONRAD Frederic 113258ac482aSKONRAD Frederic alpha1[2] = pixman_double_to_fixed((double)(xlnx_dp_global_alpha_value(s)) 113358ac482aSKONRAD Frederic / 256.0); 113458ac482aSKONRAD Frederic alpha2[2] = pixman_double_to_fixed((255.0 113558ac482aSKONRAD Frederic - (double)xlnx_dp_global_alpha_value(s)) 113658ac482aSKONRAD Frederic / 256.0); 113758ac482aSKONRAD Frederic 113858ac482aSKONRAD Frederic pixman_image_set_filter(s->g_plane.surface->image, 113958ac482aSKONRAD Frederic PIXMAN_FILTER_CONVOLUTION, alpha1, 3); 114058ac482aSKONRAD Frederic pixman_image_composite(PIXMAN_OP_SRC, s->g_plane.surface->image, 0, 114158ac482aSKONRAD Frederic s->bout_plane.surface->image, 0, 0, 0, 0, 0, 0, 114258ac482aSKONRAD Frederic surface_width(s->g_plane.surface), 114358ac482aSKONRAD Frederic surface_height(s->g_plane.surface)); 114458ac482aSKONRAD Frederic pixman_image_set_filter(s->v_plane.surface->image, 114558ac482aSKONRAD Frederic PIXMAN_FILTER_CONVOLUTION, alpha2, 3); 114658ac482aSKONRAD Frederic pixman_image_composite(PIXMAN_OP_ADD, s->v_plane.surface->image, 0, 114758ac482aSKONRAD Frederic s->bout_plane.surface->image, 0, 0, 0, 0, 0, 0, 114858ac482aSKONRAD Frederic surface_width(s->g_plane.surface), 114958ac482aSKONRAD Frederic surface_height(s->g_plane.surface)); 115058ac482aSKONRAD Frederic } 115158ac482aSKONRAD Frederic 115258ac482aSKONRAD Frederic static void xlnx_dp_update_display(void *opaque) 115358ac482aSKONRAD Frederic { 115458ac482aSKONRAD Frederic XlnxDPState *s = XLNX_DP(opaque); 115558ac482aSKONRAD Frederic 115658ac482aSKONRAD Frederic if ((s->core_registers[DP_TRANSMITTER_ENABLE] & 0x01) == 0) { 115758ac482aSKONRAD Frederic return; 115858ac482aSKONRAD Frederic } 115958ac482aSKONRAD Frederic 116058ac482aSKONRAD Frederic s->core_registers[DP_INT_STATUS] |= (1 << 13); 116158ac482aSKONRAD Frederic xlnx_dp_update_irq(s); 116258ac482aSKONRAD Frederic 116358ac482aSKONRAD Frederic xlnx_dpdma_trigger_vsync_irq(s->dpdma); 116458ac482aSKONRAD Frederic 116558ac482aSKONRAD Frederic /* 116658ac482aSKONRAD Frederic * Trigger the DMA channel. 116758ac482aSKONRAD Frederic */ 116858ac482aSKONRAD Frederic if (!xlnx_dpdma_start_operation(s->dpdma, 3, false)) { 116958ac482aSKONRAD Frederic /* 1170b12227afSStefan Weil * An error occurred don't do anything with the data.. 117158ac482aSKONRAD Frederic * Trigger an underflow interrupt. 117258ac482aSKONRAD Frederic */ 117358ac482aSKONRAD Frederic s->core_registers[DP_INT_STATUS] |= (1 << 21); 117458ac482aSKONRAD Frederic xlnx_dp_update_irq(s); 117558ac482aSKONRAD Frederic return; 117658ac482aSKONRAD Frederic } 117758ac482aSKONRAD Frederic 117858ac482aSKONRAD Frederic if (xlnx_dp_global_alpha_enabled(s)) { 117958ac482aSKONRAD Frederic if (!xlnx_dpdma_start_operation(s->dpdma, 0, false)) { 118058ac482aSKONRAD Frederic s->core_registers[DP_INT_STATUS] |= (1 << 21); 118158ac482aSKONRAD Frederic xlnx_dp_update_irq(s); 118258ac482aSKONRAD Frederic return; 118358ac482aSKONRAD Frederic } 118458ac482aSKONRAD Frederic xlnx_dp_blend_surface(s); 118558ac482aSKONRAD Frederic } 118658ac482aSKONRAD Frederic 118758ac482aSKONRAD Frederic /* 118858ac482aSKONRAD Frederic * XXX: We might want to update only what changed. 118958ac482aSKONRAD Frederic */ 119091155f8bSGerd Hoffmann dpy_gfx_update_full(s->console); 119158ac482aSKONRAD Frederic } 119258ac482aSKONRAD Frederic 119358ac482aSKONRAD Frederic static const GraphicHwOps xlnx_dp_gfx_ops = { 119458ac482aSKONRAD Frederic .gfx_update = xlnx_dp_update_display, 119558ac482aSKONRAD Frederic }; 119658ac482aSKONRAD Frederic 119758ac482aSKONRAD Frederic static void xlnx_dp_init(Object *obj) 119858ac482aSKONRAD Frederic { 119958ac482aSKONRAD Frederic SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 120058ac482aSKONRAD Frederic XlnxDPState *s = XLNX_DP(obj); 120158ac482aSKONRAD Frederic 120258ac482aSKONRAD Frederic memory_region_init(&s->container, obj, TYPE_XLNX_DP, 0xC050); 120358ac482aSKONRAD Frederic 120458ac482aSKONRAD Frederic memory_region_init_io(&s->core_iomem, obj, &dp_ops, s, TYPE_XLNX_DP 120558ac482aSKONRAD Frederic ".core", 0x3AF); 120658ac482aSKONRAD Frederic memory_region_add_subregion(&s->container, 0x0000, &s->core_iomem); 120758ac482aSKONRAD Frederic 120858ac482aSKONRAD Frederic memory_region_init_io(&s->vblend_iomem, obj, &vblend_ops, s, TYPE_XLNX_DP 120958ac482aSKONRAD Frederic ".v_blend", 0x1DF); 121058ac482aSKONRAD Frederic memory_region_add_subregion(&s->container, 0xA000, &s->vblend_iomem); 121158ac482aSKONRAD Frederic 121258ac482aSKONRAD Frederic memory_region_init_io(&s->avbufm_iomem, obj, &avbufm_ops, s, TYPE_XLNX_DP 121358ac482aSKONRAD Frederic ".av_buffer_manager", 0x238); 121458ac482aSKONRAD Frederic memory_region_add_subregion(&s->container, 0xB000, &s->avbufm_iomem); 121558ac482aSKONRAD Frederic 121658ac482aSKONRAD Frederic memory_region_init_io(&s->audio_iomem, obj, &audio_ops, s, TYPE_XLNX_DP 121758ac482aSKONRAD Frederic ".audio", sizeof(s->audio_registers)); 121858ac482aSKONRAD Frederic memory_region_add_subregion(&s->container, 0xC000, &s->audio_iomem); 121958ac482aSKONRAD Frederic 122058ac482aSKONRAD Frederic sysbus_init_mmio(sbd, &s->container); 122158ac482aSKONRAD Frederic sysbus_init_irq(sbd, &s->irq); 122258ac482aSKONRAD Frederic 122358ac482aSKONRAD Frederic object_property_add_link(obj, "dpdma", TYPE_XLNX_DPDMA, 122458ac482aSKONRAD Frederic (Object **) &s->dpdma, 122558ac482aSKONRAD Frederic xlnx_dp_set_dpdma, 1226265b578cSMarc-André Lureau OBJ_PROP_LINK_STRONG, 122758ac482aSKONRAD Frederic &error_abort); 122858ac482aSKONRAD Frederic 122958ac482aSKONRAD Frederic /* 123058ac482aSKONRAD Frederic * Initialize AUX Bus. 123158ac482aSKONRAD Frederic */ 123258ac482aSKONRAD Frederic s->aux_bus = aux_init_bus(DEVICE(obj), "aux"); 123358ac482aSKONRAD Frederic 123458ac482aSKONRAD Frederic /* 123558ac482aSKONRAD Frederic * Initialize DPCD and EDID.. 123658ac482aSKONRAD Frederic */ 1237fe04f0b4SPaolo Bonzini s->dpcd = DPCD(aux_create_slave(s->aux_bus, "dpcd")); 1238fe04f0b4SPaolo Bonzini object_property_add_child(OBJECT(s), "dpcd", OBJECT(s->dpcd), NULL); 1239fe04f0b4SPaolo Bonzini 124058ac482aSKONRAD Frederic s->edid = I2CDDC(qdev_create(BUS(aux_get_i2c_bus(s->aux_bus)), "i2c-ddc")); 124158ac482aSKONRAD Frederic i2c_set_slave_address(I2C_SLAVE(s->edid), 0x50); 1242fe04f0b4SPaolo Bonzini object_property_add_child(OBJECT(s), "edid", OBJECT(s->edid), NULL); 124358ac482aSKONRAD Frederic 124458ac482aSKONRAD Frederic fifo8_create(&s->rx_fifo, 16); 124558ac482aSKONRAD Frederic fifo8_create(&s->tx_fifo, 16); 124658ac482aSKONRAD Frederic } 124758ac482aSKONRAD Frederic 124858ac482aSKONRAD Frederic static void xlnx_dp_realize(DeviceState *dev, Error **errp) 124958ac482aSKONRAD Frederic { 125058ac482aSKONRAD Frederic XlnxDPState *s = XLNX_DP(dev); 125158ac482aSKONRAD Frederic DisplaySurface *surface; 125258ac482aSKONRAD Frederic struct audsettings as; 125358ac482aSKONRAD Frederic 1254fe04f0b4SPaolo Bonzini qdev_init_nofail(DEVICE(s->dpcd)); 1255fe04f0b4SPaolo Bonzini aux_map_slave(AUX_SLAVE(s->dpcd), 0x0000); 1256fe04f0b4SPaolo Bonzini 125758ac482aSKONRAD Frederic s->console = graphic_console_init(dev, 0, &xlnx_dp_gfx_ops, s); 125858ac482aSKONRAD Frederic surface = qemu_console_surface(s->console); 125958ac482aSKONRAD Frederic xlnx_dpdma_set_host_data_location(s->dpdma, DP_GRAPHIC_DMA_CHANNEL, 126058ac482aSKONRAD Frederic surface_data(surface)); 126158ac482aSKONRAD Frederic 126258ac482aSKONRAD Frederic as.freq = 44100; 126358ac482aSKONRAD Frederic as.nchannels = 2; 126485bc5852SKővágó, Zoltán as.fmt = AUDIO_FORMAT_S16; 126558ac482aSKONRAD Frederic as.endianness = 0; 126658ac482aSKONRAD Frederic 126758ac482aSKONRAD Frederic AUD_register_card("xlnx_dp.audio", &s->aud_card); 126858ac482aSKONRAD Frederic 126958ac482aSKONRAD Frederic s->amixer_output_stream = AUD_open_out(&s->aud_card, 127058ac482aSKONRAD Frederic s->amixer_output_stream, 127158ac482aSKONRAD Frederic "xlnx_dp.audio.out", 127258ac482aSKONRAD Frederic s, 127358ac482aSKONRAD Frederic xlnx_dp_audio_callback, 127458ac482aSKONRAD Frederic &as); 127558ac482aSKONRAD Frederic AUD_set_volume_out(s->amixer_output_stream, 0, 255, 255); 127658ac482aSKONRAD Frederic xlnx_dp_audio_activate(s); 127758ac482aSKONRAD Frederic } 127858ac482aSKONRAD Frederic 127958ac482aSKONRAD Frederic static void xlnx_dp_reset(DeviceState *dev) 128058ac482aSKONRAD Frederic { 128158ac482aSKONRAD Frederic XlnxDPState *s = XLNX_DP(dev); 128258ac482aSKONRAD Frederic 128358ac482aSKONRAD Frederic memset(s->core_registers, 0, sizeof(s->core_registers)); 128458ac482aSKONRAD Frederic s->core_registers[DP_VERSION_REGISTER] = 0x04010000; 128558ac482aSKONRAD Frederic s->core_registers[DP_CORE_ID] = 0x01020000; 128658ac482aSKONRAD Frederic s->core_registers[DP_REPLY_STATUS] = 0x00000010; 128758ac482aSKONRAD Frederic s->core_registers[DP_MSA_TRANSFER_UNIT_SIZE] = 0x00000040; 128858ac482aSKONRAD Frederic s->core_registers[DP_INIT_WAIT] = 0x00000020; 128958ac482aSKONRAD Frederic s->core_registers[DP_PHY_RESET] = 0x00010003; 129058ac482aSKONRAD Frederic s->core_registers[DP_INT_MASK] = 0xFFFFF03F; 129158ac482aSKONRAD Frederic s->core_registers[DP_PHY_STATUS] = 0x00000043; 129258ac482aSKONRAD Frederic s->core_registers[DP_INTERRUPT_SIGNAL_STATE] = 0x00000001; 129358ac482aSKONRAD Frederic 129458ac482aSKONRAD Frederic s->vblend_registers[V_BLEND_RGB2YCBCR_COEFF(0)] = 0x00001000; 129558ac482aSKONRAD Frederic s->vblend_registers[V_BLEND_RGB2YCBCR_COEFF(4)] = 0x00001000; 129658ac482aSKONRAD Frederic s->vblend_registers[V_BLEND_RGB2YCBCR_COEFF(8)] = 0x00001000; 129758ac482aSKONRAD Frederic s->vblend_registers[V_BLEND_IN1CSC_COEFF(0)] = 0x00001000; 129858ac482aSKONRAD Frederic s->vblend_registers[V_BLEND_IN1CSC_COEFF(4)] = 0x00001000; 129958ac482aSKONRAD Frederic s->vblend_registers[V_BLEND_IN1CSC_COEFF(8)] = 0x00001000; 130058ac482aSKONRAD Frederic s->vblend_registers[V_BLEND_IN2CSC_COEFF(0)] = 0x00001000; 130158ac482aSKONRAD Frederic s->vblend_registers[V_BLEND_IN2CSC_COEFF(4)] = 0x00001000; 130258ac482aSKONRAD Frederic s->vblend_registers[V_BLEND_IN2CSC_COEFF(8)] = 0x00001000; 130358ac482aSKONRAD Frederic 130458ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_NON_LIVE_LATENCY] = 0x00000180; 130558ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_OUTPUT_AUDIO_VIDEO_SELECT] = 0x00000008; 130658ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_DITHER_CONFIG_MAX] = 0x00000FFF; 130758ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_GRAPHICS_COMP_SCALE_FACTOR(0)] = 0x00010101; 130858ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_GRAPHICS_COMP_SCALE_FACTOR(1)] = 0x00010101; 130958ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_GRAPHICS_COMP_SCALE_FACTOR(2)] = 0x00010101; 131058ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_VIDEO_COMP_SCALE_FACTOR(0)] = 0x00010101; 131158ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_VIDEO_COMP_SCALE_FACTOR(1)] = 0x00010101; 131258ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_VIDEO_COMP_SCALE_FACTOR(2)] = 0x00010101; 131358ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_LIVE_VIDEO_COMP_SF(0)] = 0x00010101; 131458ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_LIVE_VIDEO_COMP_SF(1)] = 0x00010101; 131558ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_LIVE_VIDEO_COMP_SF(2)] = 0x00010101; 131658ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_LIVE_GFX_COMP_SF(0)] = 0x00010101; 131758ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_LIVE_GFX_COMP_SF(1)] = 0x00010101; 131858ac482aSKONRAD Frederic s->avbufm_registers[AV_BUF_LIVE_GFX_COMP_SF(2)] = 0x00010101; 131958ac482aSKONRAD Frederic 132058ac482aSKONRAD Frederic memset(s->audio_registers, 0, sizeof(s->audio_registers)); 132158ac482aSKONRAD Frederic s->byte_left = 0; 132258ac482aSKONRAD Frederic 132358ac482aSKONRAD Frederic xlnx_dp_aux_clear_rx_fifo(s); 132458ac482aSKONRAD Frederic xlnx_dp_change_graphic_fmt(s); 132558ac482aSKONRAD Frederic xlnx_dp_update_irq(s); 132658ac482aSKONRAD Frederic } 132758ac482aSKONRAD Frederic 132858ac482aSKONRAD Frederic static void xlnx_dp_class_init(ObjectClass *oc, void *data) 132958ac482aSKONRAD Frederic { 133058ac482aSKONRAD Frederic DeviceClass *dc = DEVICE_CLASS(oc); 133158ac482aSKONRAD Frederic 133258ac482aSKONRAD Frederic dc->realize = xlnx_dp_realize; 133358ac482aSKONRAD Frederic dc->vmsd = &vmstate_dp; 133458ac482aSKONRAD Frederic dc->reset = xlnx_dp_reset; 133558ac482aSKONRAD Frederic } 133658ac482aSKONRAD Frederic 133758ac482aSKONRAD Frederic static const TypeInfo xlnx_dp_info = { 133858ac482aSKONRAD Frederic .name = TYPE_XLNX_DP, 133958ac482aSKONRAD Frederic .parent = TYPE_SYS_BUS_DEVICE, 134058ac482aSKONRAD Frederic .instance_size = sizeof(XlnxDPState), 134158ac482aSKONRAD Frederic .instance_init = xlnx_dp_init, 134258ac482aSKONRAD Frederic .class_init = xlnx_dp_class_init, 134358ac482aSKONRAD Frederic }; 134458ac482aSKONRAD Frederic 134558ac482aSKONRAD Frederic static void xlnx_dp_register_types(void) 134658ac482aSKONRAD Frederic { 134758ac482aSKONRAD Frederic type_register_static(&xlnx_dp_info); 134858ac482aSKONRAD Frederic } 134958ac482aSKONRAD Frederic 135058ac482aSKONRAD Frederic type_init(xlnx_dp_register_types) 1351