19b8bfe21SPeter Maydell #include "qemu/osdep.h" 2c5d4dac8SGerd Hoffmann #include "hw/hw.h" 3c5d4dac8SGerd Hoffmann #include "hw/pci/pci.h" 47ecb381fSJuan Quintela #include "hw/virtio/virtio-gpu.h" 5d0f0c865SMarc-André Lureau #include "qapi/error.h" 6*c68082c4SMarc-André Lureau #include "virtio-vga.h" 7c5d4dac8SGerd Hoffmann 8*c68082c4SMarc-André Lureau static void virtio_vga_base_invalidate_display(void *opaque) 9c5d4dac8SGerd Hoffmann { 10*c68082c4SMarc-André Lureau VirtIOVGABase *vvga = opaque; 11*c68082c4SMarc-André Lureau VirtIOGPUBase *g = vvga->vgpu; 12c5d4dac8SGerd Hoffmann 1350d8e25eSMarc-André Lureau if (g->enable) { 14*c68082c4SMarc-André Lureau virtio_gpu_ops.invalidate(g); 15c5d4dac8SGerd Hoffmann } else { 16c5d4dac8SGerd Hoffmann vvga->vga.hw_ops->invalidate(&vvga->vga); 17c5d4dac8SGerd Hoffmann } 18c5d4dac8SGerd Hoffmann } 19c5d4dac8SGerd Hoffmann 20*c68082c4SMarc-André Lureau static void virtio_vga_base_update_display(void *opaque) 21c5d4dac8SGerd Hoffmann { 22*c68082c4SMarc-André Lureau VirtIOVGABase *vvga = opaque; 23*c68082c4SMarc-André Lureau VirtIOGPUBase *g = vvga->vgpu; 24c5d4dac8SGerd Hoffmann 2550d8e25eSMarc-André Lureau if (g->enable) { 26*c68082c4SMarc-André Lureau virtio_gpu_ops.gfx_update(g); 27c5d4dac8SGerd Hoffmann } else { 28c5d4dac8SGerd Hoffmann vvga->vga.hw_ops->gfx_update(&vvga->vga); 29c5d4dac8SGerd Hoffmann } 30c5d4dac8SGerd Hoffmann } 31c5d4dac8SGerd Hoffmann 32*c68082c4SMarc-André Lureau static void virtio_vga_base_text_update(void *opaque, console_ch_t *chardata) 33c5d4dac8SGerd Hoffmann { 34*c68082c4SMarc-André Lureau VirtIOVGABase *vvga = opaque; 35*c68082c4SMarc-André Lureau VirtIOGPUBase *g = vvga->vgpu; 36c5d4dac8SGerd Hoffmann 3750d8e25eSMarc-André Lureau if (g->enable) { 38c5d4dac8SGerd Hoffmann if (virtio_gpu_ops.text_update) { 39*c68082c4SMarc-André Lureau virtio_gpu_ops.text_update(g, chardata); 40c5d4dac8SGerd Hoffmann } 41c5d4dac8SGerd Hoffmann } else { 42c5d4dac8SGerd Hoffmann if (vvga->vga.hw_ops->text_update) { 43c5d4dac8SGerd Hoffmann vvga->vga.hw_ops->text_update(&vvga->vga, chardata); 44c5d4dac8SGerd Hoffmann } 45c5d4dac8SGerd Hoffmann } 46c5d4dac8SGerd Hoffmann } 47c5d4dac8SGerd Hoffmann 48*c68082c4SMarc-André Lureau static int virtio_vga_base_ui_info(void *opaque, uint32_t idx, QemuUIInfo *info) 49c5d4dac8SGerd Hoffmann { 50*c68082c4SMarc-André Lureau VirtIOVGABase *vvga = opaque; 51*c68082c4SMarc-André Lureau VirtIOGPUBase *g = vvga->vgpu; 52c5d4dac8SGerd Hoffmann 53c5d4dac8SGerd Hoffmann if (virtio_gpu_ops.ui_info) { 54*c68082c4SMarc-André Lureau return virtio_gpu_ops.ui_info(g, idx, info); 55c5d4dac8SGerd Hoffmann } 56c5d4dac8SGerd Hoffmann return -1; 57c5d4dac8SGerd Hoffmann } 58c5d4dac8SGerd Hoffmann 59*c68082c4SMarc-André Lureau static void virtio_vga_base_gl_block(void *opaque, bool block) 60321c9adbSGerd Hoffmann { 61*c68082c4SMarc-André Lureau VirtIOVGABase *vvga = opaque; 62*c68082c4SMarc-André Lureau VirtIOGPUBase *g = vvga->vgpu; 63321c9adbSGerd Hoffmann 64321c9adbSGerd Hoffmann if (virtio_gpu_ops.gl_block) { 65*c68082c4SMarc-André Lureau virtio_gpu_ops.gl_block(g, block); 66321c9adbSGerd Hoffmann } 67321c9adbSGerd Hoffmann } 68321c9adbSGerd Hoffmann 69*c68082c4SMarc-André Lureau static const GraphicHwOps virtio_vga_base_ops = { 70*c68082c4SMarc-André Lureau .invalidate = virtio_vga_base_invalidate_display, 71*c68082c4SMarc-André Lureau .gfx_update = virtio_vga_base_update_display, 72*c68082c4SMarc-André Lureau .text_update = virtio_vga_base_text_update, 73*c68082c4SMarc-André Lureau .ui_info = virtio_vga_base_ui_info, 74*c68082c4SMarc-André Lureau .gl_block = virtio_vga_base_gl_block, 75c5d4dac8SGerd Hoffmann }; 76c5d4dac8SGerd Hoffmann 77*c68082c4SMarc-André Lureau static const VMStateDescription vmstate_virtio_vga_base = { 780c244e50SGerd Hoffmann .name = "virtio-vga", 790c244e50SGerd Hoffmann .version_id = 2, 800c244e50SGerd Hoffmann .minimum_version_id = 2, 810c244e50SGerd Hoffmann .fields = (VMStateField[]) { 820c244e50SGerd Hoffmann /* no pci stuff here, saving the virtio device will handle that */ 83*c68082c4SMarc-André Lureau VMSTATE_STRUCT(vga, VirtIOVGABase, 0, 84*c68082c4SMarc-André Lureau vmstate_vga_common, VGACommonState), 850c244e50SGerd Hoffmann VMSTATE_END_OF_LIST() 860c244e50SGerd Hoffmann } 870c244e50SGerd Hoffmann }; 880c244e50SGerd Hoffmann 89c5d4dac8SGerd Hoffmann /* VGA device wrapper around PCI device around virtio GPU */ 90*c68082c4SMarc-André Lureau static void virtio_vga_base_realize(VirtIOPCIProxy *vpci_dev, Error **errp) 91c5d4dac8SGerd Hoffmann { 92*c68082c4SMarc-André Lureau VirtIOVGABase *vvga = VIRTIO_VGA_BASE(vpci_dev); 93*c68082c4SMarc-André Lureau VirtIOGPUBase *g = vvga->vgpu; 94c5d4dac8SGerd Hoffmann VGACommonState *vga = &vvga->vga; 95d0f0c865SMarc-André Lureau Error *err = NULL; 96c5d4dac8SGerd Hoffmann uint32_t offset; 97e1888295SGerd Hoffmann int i; 98c5d4dac8SGerd Hoffmann 99c5d4dac8SGerd Hoffmann /* init vga compat bits */ 100c5d4dac8SGerd Hoffmann vga->vram_size_mb = 8; 1011fcfdc43SGerd Hoffmann vga_common_init(vga, OBJECT(vpci_dev)); 102c5d4dac8SGerd Hoffmann vga_init(vga, OBJECT(vpci_dev), pci_address_space(&vpci_dev->pci_dev), 103c5d4dac8SGerd Hoffmann pci_address_space_io(&vpci_dev->pci_dev), true); 104c5d4dac8SGerd Hoffmann pci_register_bar(&vpci_dev->pci_dev, 0, 105c5d4dac8SGerd Hoffmann PCI_BASE_ADDRESS_MEM_PREFETCH, &vga->vram); 106c5d4dac8SGerd Hoffmann 107c5d4dac8SGerd Hoffmann /* 108c5d4dac8SGerd Hoffmann * Configure virtio bar and regions 109c5d4dac8SGerd Hoffmann * 110c5d4dac8SGerd Hoffmann * We use bar #2 for the mmio regions, to be compatible with stdvga. 111c5d4dac8SGerd Hoffmann * virtio regions are moved to the end of bar #2, to make room for 112c5d4dac8SGerd Hoffmann * the stdvga mmio registers at the start of bar #2. 113c5d4dac8SGerd Hoffmann */ 1147a25126dSChen Fan vpci_dev->modern_mem_bar_idx = 2; 1157a25126dSChen Fan vpci_dev->msix_bar_idx = 4; 116c2843e93SGerd Hoffmann 117c2843e93SGerd Hoffmann if (!(vpci_dev->flags & VIRTIO_PCI_FLAG_PAGE_PER_VQ)) { 118c2843e93SGerd Hoffmann /* 119c2843e93SGerd Hoffmann * with page-per-vq=off there is no padding space we can use 120c2843e93SGerd Hoffmann * for the stdvga registers. Make the common and isr regions 121c2843e93SGerd Hoffmann * smaller then. 122c2843e93SGerd Hoffmann */ 123c2843e93SGerd Hoffmann vpci_dev->common.size /= 2; 124c2843e93SGerd Hoffmann vpci_dev->isr.size /= 2; 125c2843e93SGerd Hoffmann } 126c2843e93SGerd Hoffmann 127c5d4dac8SGerd Hoffmann offset = memory_region_size(&vpci_dev->modern_bar); 128c5d4dac8SGerd Hoffmann offset -= vpci_dev->notify.size; 129c5d4dac8SGerd Hoffmann vpci_dev->notify.offset = offset; 130c5d4dac8SGerd Hoffmann offset -= vpci_dev->device.size; 131c5d4dac8SGerd Hoffmann vpci_dev->device.offset = offset; 132c5d4dac8SGerd Hoffmann offset -= vpci_dev->isr.size; 133c5d4dac8SGerd Hoffmann vpci_dev->isr.offset = offset; 134c5d4dac8SGerd Hoffmann offset -= vpci_dev->common.size; 135c5d4dac8SGerd Hoffmann vpci_dev->common.offset = offset; 136c5d4dac8SGerd Hoffmann 137c5d4dac8SGerd Hoffmann /* init virtio bits */ 138c5d4dac8SGerd Hoffmann qdev_set_parent_bus(DEVICE(g), BUS(&vpci_dev->bus)); 139f2784eedSDaniel P. Berrangé if (!virtio_pci_force_virtio_1(vpci_dev, errp)) { 140f2784eedSDaniel P. Berrangé return; 141f2784eedSDaniel P. Berrangé } 142d0f0c865SMarc-André Lureau object_property_set_bool(OBJECT(g), true, "realized", &err); 143d0f0c865SMarc-André Lureau if (err) { 144d0f0c865SMarc-André Lureau error_propagate(errp, err); 145d0f0c865SMarc-André Lureau return; 146d0f0c865SMarc-André Lureau } 147c5d4dac8SGerd Hoffmann 148c5d4dac8SGerd Hoffmann /* add stdvga mmio regions */ 14993abfc88SGerd Hoffmann pci_std_vga_mmio_region_init(vga, OBJECT(vvga), &vpci_dev->modern_bar, 150d46b40fcSGerd Hoffmann vvga->vga_mrs, true, false); 151c5d4dac8SGerd Hoffmann 152c5d4dac8SGerd Hoffmann vga->con = g->scanout[0].con; 153*c68082c4SMarc-André Lureau graphic_console_set_hwops(vga->con, &virtio_vga_base_ops, vvga); 154e1888295SGerd Hoffmann 155e1888295SGerd Hoffmann for (i = 0; i < g->conf.max_outputs; i++) { 156e1888295SGerd Hoffmann object_property_set_link(OBJECT(g->scanout[i].con), 157e1888295SGerd Hoffmann OBJECT(vpci_dev), 158e1888295SGerd Hoffmann "device", errp); 159e1888295SGerd Hoffmann } 160c5d4dac8SGerd Hoffmann } 161c5d4dac8SGerd Hoffmann 162*c68082c4SMarc-André Lureau static void virtio_vga_base_reset(DeviceState *dev) 163c5d4dac8SGerd Hoffmann { 164*c68082c4SMarc-André Lureau VirtIOVGABaseClass *klass = VIRTIO_VGA_BASE_GET_CLASS(dev); 165*c68082c4SMarc-André Lureau VirtIOVGABase *vvga = VIRTIO_VGA_BASE(dev); 166c5d4dac8SGerd Hoffmann 16743e4dbe2SGerd Hoffmann /* reset virtio-gpu */ 1683912e66aSGerd Hoffmann klass->parent_reset(dev); 16943e4dbe2SGerd Hoffmann 17043e4dbe2SGerd Hoffmann /* reset vga */ 17143e4dbe2SGerd Hoffmann vga_common_reset(&vvga->vga); 172c5d4dac8SGerd Hoffmann vga_dirty_log_start(&vvga->vga); 173c5d4dac8SGerd Hoffmann } 174c5d4dac8SGerd Hoffmann 175*c68082c4SMarc-André Lureau static Property virtio_vga_base_properties[] = { 176c5d4dac8SGerd Hoffmann DEFINE_VIRTIO_GPU_PCI_PROPERTIES(VirtIOPCIProxy), 177c5d4dac8SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 178c5d4dac8SGerd Hoffmann }; 179c5d4dac8SGerd Hoffmann 180*c68082c4SMarc-André Lureau static void virtio_vga_base_class_init(ObjectClass *klass, void *data) 181c5d4dac8SGerd Hoffmann { 182c5d4dac8SGerd Hoffmann DeviceClass *dc = DEVICE_CLASS(klass); 183c5d4dac8SGerd Hoffmann VirtioPCIClass *k = VIRTIO_PCI_CLASS(klass); 184*c68082c4SMarc-André Lureau VirtIOVGABaseClass *v = VIRTIO_VGA_BASE_CLASS(klass); 185c5d4dac8SGerd Hoffmann PCIDeviceClass *pcidev_k = PCI_DEVICE_CLASS(klass); 186c5d4dac8SGerd Hoffmann 187c5d4dac8SGerd Hoffmann set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories); 188*c68082c4SMarc-André Lureau dc->props = virtio_vga_base_properties; 189*c68082c4SMarc-André Lureau dc->vmsd = &vmstate_virtio_vga_base; 190c5d4dac8SGerd Hoffmann dc->hotpluggable = false; 191*c68082c4SMarc-André Lureau device_class_set_parent_reset(dc, virtio_vga_base_reset, 1923912e66aSGerd Hoffmann &v->parent_reset); 193c5d4dac8SGerd Hoffmann 194*c68082c4SMarc-André Lureau k->realize = virtio_vga_base_realize; 195c5d4dac8SGerd Hoffmann pcidev_k->romfile = "vgabios-virtio.bin"; 196c5d4dac8SGerd Hoffmann pcidev_k->class_id = PCI_CLASS_DISPLAY_VGA; 197c5d4dac8SGerd Hoffmann } 198c5d4dac8SGerd Hoffmann 199*c68082c4SMarc-André Lureau static TypeInfo virtio_vga_base_info = { 200*c68082c4SMarc-André Lureau .name = TYPE_VIRTIO_VGA_BASE, 201*c68082c4SMarc-André Lureau .parent = TYPE_VIRTIO_PCI, 202*c68082c4SMarc-André Lureau .instance_size = sizeof(struct VirtIOVGABase), 203*c68082c4SMarc-André Lureau .class_size = sizeof(struct VirtIOVGABaseClass), 204*c68082c4SMarc-André Lureau .class_init = virtio_vga_base_class_init, 205*c68082c4SMarc-André Lureau .abstract = true, 206*c68082c4SMarc-André Lureau }; 207*c68082c4SMarc-André Lureau 208*c68082c4SMarc-André Lureau #define TYPE_VIRTIO_VGA "virtio-vga" 209*c68082c4SMarc-André Lureau 210*c68082c4SMarc-André Lureau #define VIRTIO_VGA(obj) \ 211*c68082c4SMarc-André Lureau OBJECT_CHECK(VirtIOVGA, (obj), TYPE_VIRTIO_VGA) 212*c68082c4SMarc-André Lureau 213*c68082c4SMarc-André Lureau typedef struct VirtIOVGA { 214*c68082c4SMarc-André Lureau VirtIOVGABase parent_obj; 215*c68082c4SMarc-André Lureau 216*c68082c4SMarc-André Lureau VirtIOGPU vdev; 217*c68082c4SMarc-André Lureau } VirtIOVGA; 218*c68082c4SMarc-André Lureau 219c5d4dac8SGerd Hoffmann static void virtio_vga_inst_initfn(Object *obj) 220c5d4dac8SGerd Hoffmann { 221c5d4dac8SGerd Hoffmann VirtIOVGA *dev = VIRTIO_VGA(obj); 222b3409a31SGerd Hoffmann 223b3409a31SGerd Hoffmann virtio_instance_init_common(obj, &dev->vdev, sizeof(dev->vdev), 224b3409a31SGerd Hoffmann TYPE_VIRTIO_GPU); 225*c68082c4SMarc-André Lureau VIRTIO_VGA_BASE(dev)->vgpu = VIRTIO_GPU_BASE(&dev->vdev); 226c5d4dac8SGerd Hoffmann } 227c5d4dac8SGerd Hoffmann 228*c68082c4SMarc-André Lureau 229a4ee4c8bSEduardo Habkost static VirtioPCIDeviceTypeInfo virtio_vga_info = { 230a4ee4c8bSEduardo Habkost .generic_name = TYPE_VIRTIO_VGA, 231*c68082c4SMarc-André Lureau .parent = TYPE_VIRTIO_VGA_BASE, 232c5d4dac8SGerd Hoffmann .instance_size = sizeof(struct VirtIOVGA), 233c5d4dac8SGerd Hoffmann .instance_init = virtio_vga_inst_initfn, 234c5d4dac8SGerd Hoffmann }; 235c5d4dac8SGerd Hoffmann 236c5d4dac8SGerd Hoffmann static void virtio_vga_register_types(void) 237c5d4dac8SGerd Hoffmann { 238*c68082c4SMarc-André Lureau type_register_static(&virtio_vga_base_info); 239a4ee4c8bSEduardo Habkost virtio_pci_types_register(&virtio_vga_info); 240c5d4dac8SGerd Hoffmann } 241c5d4dac8SGerd Hoffmann 242c5d4dac8SGerd Hoffmann type_init(virtio_vga_register_types) 243