19b8bfe21SPeter Maydell #include "qemu/osdep.h" 2c5d4dac8SGerd Hoffmann #include "hw/pci/pci.h" 3a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 47ecb381fSJuan Quintela #include "hw/virtio/virtio-gpu.h" 5d0f0c865SMarc-André Lureau #include "qapi/error.h" 60b8fa32fSMarkus Armbruster #include "qemu/module.h" 7c68082c4SMarc-André Lureau #include "virtio-vga.h" 8db1015e9SEduardo Habkost #include "qom/object.h" 9c5d4dac8SGerd Hoffmann 10c68082c4SMarc-André Lureau static void virtio_vga_base_invalidate_display(void *opaque) 11c5d4dac8SGerd Hoffmann { 12c68082c4SMarc-André Lureau VirtIOVGABase *vvga = opaque; 13c68082c4SMarc-André Lureau VirtIOGPUBase *g = vvga->vgpu; 14c5d4dac8SGerd Hoffmann 1550d8e25eSMarc-André Lureau if (g->enable) { 163b593b3fSGerd Hoffmann g->hw_ops->invalidate(g); 17c5d4dac8SGerd Hoffmann } else { 18c5d4dac8SGerd Hoffmann vvga->vga.hw_ops->invalidate(&vvga->vga); 19c5d4dac8SGerd Hoffmann } 20c5d4dac8SGerd Hoffmann } 21c5d4dac8SGerd Hoffmann 22c68082c4SMarc-André Lureau static void virtio_vga_base_update_display(void *opaque) 23c5d4dac8SGerd Hoffmann { 24c68082c4SMarc-André Lureau VirtIOVGABase *vvga = opaque; 25c68082c4SMarc-André Lureau VirtIOGPUBase *g = vvga->vgpu; 26c5d4dac8SGerd Hoffmann 2750d8e25eSMarc-André Lureau if (g->enable) { 283b593b3fSGerd Hoffmann g->hw_ops->gfx_update(g); 29c5d4dac8SGerd Hoffmann } else { 30c5d4dac8SGerd Hoffmann vvga->vga.hw_ops->gfx_update(&vvga->vga); 31c5d4dac8SGerd Hoffmann } 32c5d4dac8SGerd Hoffmann } 33c5d4dac8SGerd Hoffmann 34c68082c4SMarc-André Lureau static void virtio_vga_base_text_update(void *opaque, console_ch_t *chardata) 35c5d4dac8SGerd Hoffmann { 36c68082c4SMarc-André Lureau VirtIOVGABase *vvga = opaque; 37c68082c4SMarc-André Lureau VirtIOGPUBase *g = vvga->vgpu; 38c5d4dac8SGerd Hoffmann 3950d8e25eSMarc-André Lureau if (g->enable) { 403b593b3fSGerd Hoffmann if (g->hw_ops->text_update) { 413b593b3fSGerd Hoffmann g->hw_ops->text_update(g, chardata); 42c5d4dac8SGerd Hoffmann } 43c5d4dac8SGerd Hoffmann } else { 44c5d4dac8SGerd Hoffmann if (vvga->vga.hw_ops->text_update) { 45c5d4dac8SGerd Hoffmann vvga->vga.hw_ops->text_update(&vvga->vga, chardata); 46c5d4dac8SGerd Hoffmann } 47c5d4dac8SGerd Hoffmann } 48c5d4dac8SGerd Hoffmann } 49c5d4dac8SGerd Hoffmann 50c68082c4SMarc-André Lureau static int virtio_vga_base_ui_info(void *opaque, uint32_t idx, QemuUIInfo *info) 51c5d4dac8SGerd Hoffmann { 52c68082c4SMarc-André Lureau VirtIOVGABase *vvga = opaque; 53c68082c4SMarc-André Lureau VirtIOGPUBase *g = vvga->vgpu; 54c5d4dac8SGerd Hoffmann 553b593b3fSGerd Hoffmann if (g->hw_ops->ui_info) { 563b593b3fSGerd Hoffmann return g->hw_ops->ui_info(g, idx, info); 57c5d4dac8SGerd Hoffmann } 58c5d4dac8SGerd Hoffmann return -1; 59c5d4dac8SGerd Hoffmann } 60c5d4dac8SGerd Hoffmann 61c68082c4SMarc-André Lureau static void virtio_vga_base_gl_block(void *opaque, bool block) 62321c9adbSGerd Hoffmann { 63c68082c4SMarc-André Lureau VirtIOVGABase *vvga = opaque; 64c68082c4SMarc-André Lureau VirtIOGPUBase *g = vvga->vgpu; 65321c9adbSGerd Hoffmann 663b593b3fSGerd Hoffmann if (g->hw_ops->gl_block) { 673b593b3fSGerd Hoffmann g->hw_ops->gl_block(g, block); 68321c9adbSGerd Hoffmann } 69321c9adbSGerd Hoffmann } 70321c9adbSGerd Hoffmann 71a7dfbe28SMarc-André Lureau static int virtio_vga_base_get_flags(void *opaque) 72a7dfbe28SMarc-André Lureau { 73a7dfbe28SMarc-André Lureau VirtIOVGABase *vvga = opaque; 74a7dfbe28SMarc-André Lureau VirtIOGPUBase *g = vvga->vgpu; 75a7dfbe28SMarc-André Lureau 76a7dfbe28SMarc-André Lureau return g->hw_ops->get_flags(g); 77a7dfbe28SMarc-André Lureau } 78a7dfbe28SMarc-André Lureau 79c68082c4SMarc-André Lureau static const GraphicHwOps virtio_vga_base_ops = { 80a7dfbe28SMarc-André Lureau .get_flags = virtio_vga_base_get_flags, 81c68082c4SMarc-André Lureau .invalidate = virtio_vga_base_invalidate_display, 82c68082c4SMarc-André Lureau .gfx_update = virtio_vga_base_update_display, 83c68082c4SMarc-André Lureau .text_update = virtio_vga_base_text_update, 84c68082c4SMarc-André Lureau .ui_info = virtio_vga_base_ui_info, 85c68082c4SMarc-André Lureau .gl_block = virtio_vga_base_gl_block, 86c5d4dac8SGerd Hoffmann }; 87c5d4dac8SGerd Hoffmann 88c68082c4SMarc-André Lureau static const VMStateDescription vmstate_virtio_vga_base = { 890c244e50SGerd Hoffmann .name = "virtio-vga", 900c244e50SGerd Hoffmann .version_id = 2, 910c244e50SGerd Hoffmann .minimum_version_id = 2, 920c244e50SGerd Hoffmann .fields = (VMStateField[]) { 930c244e50SGerd Hoffmann /* no pci stuff here, saving the virtio device will handle that */ 94c68082c4SMarc-André Lureau VMSTATE_STRUCT(vga, VirtIOVGABase, 0, 95c68082c4SMarc-André Lureau vmstate_vga_common, VGACommonState), 960c244e50SGerd Hoffmann VMSTATE_END_OF_LIST() 970c244e50SGerd Hoffmann } 980c244e50SGerd Hoffmann }; 990c244e50SGerd Hoffmann 100c5d4dac8SGerd Hoffmann /* VGA device wrapper around PCI device around virtio GPU */ 101c68082c4SMarc-André Lureau static void virtio_vga_base_realize(VirtIOPCIProxy *vpci_dev, Error **errp) 102c5d4dac8SGerd Hoffmann { 103c68082c4SMarc-André Lureau VirtIOVGABase *vvga = VIRTIO_VGA_BASE(vpci_dev); 104c68082c4SMarc-André Lureau VirtIOGPUBase *g = vvga->vgpu; 105c5d4dac8SGerd Hoffmann VGACommonState *vga = &vvga->vga; 106c5d4dac8SGerd Hoffmann uint32_t offset; 107e1888295SGerd Hoffmann int i; 108c5d4dac8SGerd Hoffmann 109c5d4dac8SGerd Hoffmann /* init vga compat bits */ 110c5d4dac8SGerd Hoffmann vga->vram_size_mb = 8; 1111fcfdc43SGerd Hoffmann vga_common_init(vga, OBJECT(vpci_dev)); 112c5d4dac8SGerd Hoffmann vga_init(vga, OBJECT(vpci_dev), pci_address_space(&vpci_dev->pci_dev), 113c5d4dac8SGerd Hoffmann pci_address_space_io(&vpci_dev->pci_dev), true); 114c5d4dac8SGerd Hoffmann pci_register_bar(&vpci_dev->pci_dev, 0, 115c5d4dac8SGerd Hoffmann PCI_BASE_ADDRESS_MEM_PREFETCH, &vga->vram); 116c5d4dac8SGerd Hoffmann 117c5d4dac8SGerd Hoffmann /* 118c5d4dac8SGerd Hoffmann * Configure virtio bar and regions 119c5d4dac8SGerd Hoffmann * 120c5d4dac8SGerd Hoffmann * We use bar #2 for the mmio regions, to be compatible with stdvga. 121c5d4dac8SGerd Hoffmann * virtio regions are moved to the end of bar #2, to make room for 122c5d4dac8SGerd Hoffmann * the stdvga mmio registers at the start of bar #2. 123c5d4dac8SGerd Hoffmann */ 1247a25126dSChen Fan vpci_dev->modern_mem_bar_idx = 2; 1257a25126dSChen Fan vpci_dev->msix_bar_idx = 4; 12615138b5eSAnthoine Bourgeois vpci_dev->modern_io_bar_idx = 5; 127c2843e93SGerd Hoffmann 128c2843e93SGerd Hoffmann if (!(vpci_dev->flags & VIRTIO_PCI_FLAG_PAGE_PER_VQ)) { 129c2843e93SGerd Hoffmann /* 130c2843e93SGerd Hoffmann * with page-per-vq=off there is no padding space we can use 131c2843e93SGerd Hoffmann * for the stdvga registers. Make the common and isr regions 132c2843e93SGerd Hoffmann * smaller then. 133c2843e93SGerd Hoffmann */ 134c2843e93SGerd Hoffmann vpci_dev->common.size /= 2; 135c2843e93SGerd Hoffmann vpci_dev->isr.size /= 2; 136c2843e93SGerd Hoffmann } 137c2843e93SGerd Hoffmann 138c5d4dac8SGerd Hoffmann offset = memory_region_size(&vpci_dev->modern_bar); 139c5d4dac8SGerd Hoffmann offset -= vpci_dev->notify.size; 140c5d4dac8SGerd Hoffmann vpci_dev->notify.offset = offset; 141c5d4dac8SGerd Hoffmann offset -= vpci_dev->device.size; 142c5d4dac8SGerd Hoffmann vpci_dev->device.offset = offset; 143c5d4dac8SGerd Hoffmann offset -= vpci_dev->isr.size; 144c5d4dac8SGerd Hoffmann vpci_dev->isr.offset = offset; 145c5d4dac8SGerd Hoffmann offset -= vpci_dev->common.size; 146c5d4dac8SGerd Hoffmann vpci_dev->common.offset = offset; 147c5d4dac8SGerd Hoffmann 148c5d4dac8SGerd Hoffmann /* init virtio bits */ 149dd56040dSDr. David Alan Gilbert virtio_pci_force_virtio_1(vpci_dev); 150668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(g), BUS(&vpci_dev->bus), errp)) { 151d0f0c865SMarc-André Lureau return; 152d0f0c865SMarc-André Lureau } 153c5d4dac8SGerd Hoffmann 154c5d4dac8SGerd Hoffmann /* add stdvga mmio regions */ 15593abfc88SGerd Hoffmann pci_std_vga_mmio_region_init(vga, OBJECT(vvga), &vpci_dev->modern_bar, 156d46b40fcSGerd Hoffmann vvga->vga_mrs, true, false); 157c5d4dac8SGerd Hoffmann 158c5d4dac8SGerd Hoffmann vga->con = g->scanout[0].con; 159c68082c4SMarc-André Lureau graphic_console_set_hwops(vga->con, &virtio_vga_base_ops, vvga); 160e1888295SGerd Hoffmann 161e1888295SGerd Hoffmann for (i = 0; i < g->conf.max_outputs; i++) { 1625325cc34SMarkus Armbruster object_property_set_link(OBJECT(g->scanout[i].con), "device", 1635325cc34SMarkus Armbruster OBJECT(vpci_dev), &error_abort); 164e1888295SGerd Hoffmann } 165c5d4dac8SGerd Hoffmann } 166c5d4dac8SGerd Hoffmann 167c68082c4SMarc-André Lureau static void virtio_vga_base_reset(DeviceState *dev) 168c5d4dac8SGerd Hoffmann { 169c68082c4SMarc-André Lureau VirtIOVGABaseClass *klass = VIRTIO_VGA_BASE_GET_CLASS(dev); 170c68082c4SMarc-André Lureau VirtIOVGABase *vvga = VIRTIO_VGA_BASE(dev); 171c5d4dac8SGerd Hoffmann 17243e4dbe2SGerd Hoffmann /* reset virtio-gpu */ 1733912e66aSGerd Hoffmann klass->parent_reset(dev); 17443e4dbe2SGerd Hoffmann 17543e4dbe2SGerd Hoffmann /* reset vga */ 17643e4dbe2SGerd Hoffmann vga_common_reset(&vvga->vga); 177c5d4dac8SGerd Hoffmann vga_dirty_log_start(&vvga->vga); 178c5d4dac8SGerd Hoffmann } 179c5d4dac8SGerd Hoffmann 1808be61ce2SGerd Hoffmann static bool virtio_vga_get_big_endian_fb(Object *obj, Error **errp) 1818be61ce2SGerd Hoffmann { 1828be61ce2SGerd Hoffmann VirtIOVGABase *d = VIRTIO_VGA_BASE(obj); 1838be61ce2SGerd Hoffmann 1848be61ce2SGerd Hoffmann return d->vga.big_endian_fb; 1858be61ce2SGerd Hoffmann } 1868be61ce2SGerd Hoffmann 1878be61ce2SGerd Hoffmann static void virtio_vga_set_big_endian_fb(Object *obj, bool value, Error **errp) 1888be61ce2SGerd Hoffmann { 1898be61ce2SGerd Hoffmann VirtIOVGABase *d = VIRTIO_VGA_BASE(obj); 1908be61ce2SGerd Hoffmann 1918be61ce2SGerd Hoffmann d->vga.big_endian_fb = value; 1928be61ce2SGerd Hoffmann } 1938be61ce2SGerd Hoffmann 194c68082c4SMarc-André Lureau static Property virtio_vga_base_properties[] = { 195c5d4dac8SGerd Hoffmann DEFINE_VIRTIO_GPU_PCI_PROPERTIES(VirtIOPCIProxy), 196c5d4dac8SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 197c5d4dac8SGerd Hoffmann }; 198c5d4dac8SGerd Hoffmann 199c68082c4SMarc-André Lureau static void virtio_vga_base_class_init(ObjectClass *klass, void *data) 200c5d4dac8SGerd Hoffmann { 201c5d4dac8SGerd Hoffmann DeviceClass *dc = DEVICE_CLASS(klass); 202c5d4dac8SGerd Hoffmann VirtioPCIClass *k = VIRTIO_PCI_CLASS(klass); 203c68082c4SMarc-André Lureau VirtIOVGABaseClass *v = VIRTIO_VGA_BASE_CLASS(klass); 204c5d4dac8SGerd Hoffmann PCIDeviceClass *pcidev_k = PCI_DEVICE_CLASS(klass); 205c5d4dac8SGerd Hoffmann 206c5d4dac8SGerd Hoffmann set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories); 2074f67d30bSMarc-André Lureau device_class_set_props(dc, virtio_vga_base_properties); 208c68082c4SMarc-André Lureau dc->vmsd = &vmstate_virtio_vga_base; 209c5d4dac8SGerd Hoffmann dc->hotpluggable = false; 210c68082c4SMarc-André Lureau device_class_set_parent_reset(dc, virtio_vga_base_reset, 2113912e66aSGerd Hoffmann &v->parent_reset); 212c5d4dac8SGerd Hoffmann 213c68082c4SMarc-André Lureau k->realize = virtio_vga_base_realize; 214c5d4dac8SGerd Hoffmann pcidev_k->romfile = "vgabios-virtio.bin"; 215c5d4dac8SGerd Hoffmann pcidev_k->class_id = PCI_CLASS_DISPLAY_VGA; 2168be61ce2SGerd Hoffmann 2178be61ce2SGerd Hoffmann /* Expose framebuffer byteorder via QOM */ 2188be61ce2SGerd Hoffmann object_class_property_add_bool(klass, "big-endian-framebuffer", 2198be61ce2SGerd Hoffmann virtio_vga_get_big_endian_fb, 2208be61ce2SGerd Hoffmann virtio_vga_set_big_endian_fb); 221c5d4dac8SGerd Hoffmann } 222c5d4dac8SGerd Hoffmann 223*5e78c98bSBernhard Beschow static const TypeInfo virtio_vga_base_info = { 224c68082c4SMarc-André Lureau .name = TYPE_VIRTIO_VGA_BASE, 225c68082c4SMarc-André Lureau .parent = TYPE_VIRTIO_PCI, 226b84bf23cSEduardo Habkost .instance_size = sizeof(VirtIOVGABase), 227b84bf23cSEduardo Habkost .class_size = sizeof(VirtIOVGABaseClass), 228c68082c4SMarc-André Lureau .class_init = virtio_vga_base_class_init, 229c68082c4SMarc-André Lureau .abstract = true, 230c68082c4SMarc-André Lureau }; 231561d0f45SGerd Hoffmann module_obj(TYPE_VIRTIO_VGA_BASE); 232c68082c4SMarc-André Lureau 233c68082c4SMarc-André Lureau #define TYPE_VIRTIO_VGA "virtio-vga" 234c68082c4SMarc-André Lureau 235db1015e9SEduardo Habkost typedef struct VirtIOVGA VirtIOVGA; 2368110fa1dSEduardo Habkost DECLARE_INSTANCE_CHECKER(VirtIOVGA, VIRTIO_VGA, 2378110fa1dSEduardo Habkost TYPE_VIRTIO_VGA) 238c68082c4SMarc-André Lureau 239db1015e9SEduardo Habkost struct VirtIOVGA { 240c68082c4SMarc-André Lureau VirtIOVGABase parent_obj; 241c68082c4SMarc-André Lureau 242c68082c4SMarc-André Lureau VirtIOGPU vdev; 243db1015e9SEduardo Habkost }; 244c68082c4SMarc-André Lureau 245c5d4dac8SGerd Hoffmann static void virtio_vga_inst_initfn(Object *obj) 246c5d4dac8SGerd Hoffmann { 247c5d4dac8SGerd Hoffmann VirtIOVGA *dev = VIRTIO_VGA(obj); 248b3409a31SGerd Hoffmann 249b3409a31SGerd Hoffmann virtio_instance_init_common(obj, &dev->vdev, sizeof(dev->vdev), 250b3409a31SGerd Hoffmann TYPE_VIRTIO_GPU); 251c68082c4SMarc-André Lureau VIRTIO_VGA_BASE(dev)->vgpu = VIRTIO_GPU_BASE(&dev->vdev); 252c5d4dac8SGerd Hoffmann } 253c5d4dac8SGerd Hoffmann 254c68082c4SMarc-André Lureau 255a4ee4c8bSEduardo Habkost static VirtioPCIDeviceTypeInfo virtio_vga_info = { 256a4ee4c8bSEduardo Habkost .generic_name = TYPE_VIRTIO_VGA, 257c68082c4SMarc-André Lureau .parent = TYPE_VIRTIO_VGA_BASE, 258b84bf23cSEduardo Habkost .instance_size = sizeof(VirtIOVGA), 259c5d4dac8SGerd Hoffmann .instance_init = virtio_vga_inst_initfn, 260c5d4dac8SGerd Hoffmann }; 261561d0f45SGerd Hoffmann module_obj(TYPE_VIRTIO_VGA); 262c5d4dac8SGerd Hoffmann 263c5d4dac8SGerd Hoffmann static void virtio_vga_register_types(void) 264c5d4dac8SGerd Hoffmann { 265c68082c4SMarc-André Lureau type_register_static(&virtio_vga_base_info); 266a4ee4c8bSEduardo Habkost virtio_pci_types_register(&virtio_vga_info); 267c5d4dac8SGerd Hoffmann } 268c5d4dac8SGerd Hoffmann 269c5d4dac8SGerd Hoffmann type_init(virtio_vga_register_types) 270