xref: /qemu/hw/display/virtio-vga.c (revision 561d0f456824e7dd38f25acf14014975e740e130)
19b8bfe21SPeter Maydell #include "qemu/osdep.h"
2c5d4dac8SGerd Hoffmann #include "hw/pci/pci.h"
3a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
47ecb381fSJuan Quintela #include "hw/virtio/virtio-gpu.h"
5d0f0c865SMarc-André Lureau #include "qapi/error.h"
60b8fa32fSMarkus Armbruster #include "qemu/module.h"
7c68082c4SMarc-André Lureau #include "virtio-vga.h"
8db1015e9SEduardo Habkost #include "qom/object.h"
9c5d4dac8SGerd Hoffmann 
10c68082c4SMarc-André Lureau static void virtio_vga_base_invalidate_display(void *opaque)
11c5d4dac8SGerd Hoffmann {
12c68082c4SMarc-André Lureau     VirtIOVGABase *vvga = opaque;
13c68082c4SMarc-André Lureau     VirtIOGPUBase *g = vvga->vgpu;
14c5d4dac8SGerd Hoffmann 
1550d8e25eSMarc-André Lureau     if (g->enable) {
163b593b3fSGerd Hoffmann         g->hw_ops->invalidate(g);
17c5d4dac8SGerd Hoffmann     } else {
18c5d4dac8SGerd Hoffmann         vvga->vga.hw_ops->invalidate(&vvga->vga);
19c5d4dac8SGerd Hoffmann     }
20c5d4dac8SGerd Hoffmann }
21c5d4dac8SGerd Hoffmann 
22c68082c4SMarc-André Lureau static void virtio_vga_base_update_display(void *opaque)
23c5d4dac8SGerd Hoffmann {
24c68082c4SMarc-André Lureau     VirtIOVGABase *vvga = opaque;
25c68082c4SMarc-André Lureau     VirtIOGPUBase *g = vvga->vgpu;
26c5d4dac8SGerd Hoffmann 
2750d8e25eSMarc-André Lureau     if (g->enable) {
283b593b3fSGerd Hoffmann         g->hw_ops->gfx_update(g);
29c5d4dac8SGerd Hoffmann     } else {
30c5d4dac8SGerd Hoffmann         vvga->vga.hw_ops->gfx_update(&vvga->vga);
31c5d4dac8SGerd Hoffmann     }
32c5d4dac8SGerd Hoffmann }
33c5d4dac8SGerd Hoffmann 
34c68082c4SMarc-André Lureau static void virtio_vga_base_text_update(void *opaque, console_ch_t *chardata)
35c5d4dac8SGerd Hoffmann {
36c68082c4SMarc-André Lureau     VirtIOVGABase *vvga = opaque;
37c68082c4SMarc-André Lureau     VirtIOGPUBase *g = vvga->vgpu;
38c5d4dac8SGerd Hoffmann 
3950d8e25eSMarc-André Lureau     if (g->enable) {
403b593b3fSGerd Hoffmann         if (g->hw_ops->text_update) {
413b593b3fSGerd Hoffmann             g->hw_ops->text_update(g, chardata);
42c5d4dac8SGerd Hoffmann         }
43c5d4dac8SGerd Hoffmann     } else {
44c5d4dac8SGerd Hoffmann         if (vvga->vga.hw_ops->text_update) {
45c5d4dac8SGerd Hoffmann             vvga->vga.hw_ops->text_update(&vvga->vga, chardata);
46c5d4dac8SGerd Hoffmann         }
47c5d4dac8SGerd Hoffmann     }
48c5d4dac8SGerd Hoffmann }
49c5d4dac8SGerd Hoffmann 
50c68082c4SMarc-André Lureau static int virtio_vga_base_ui_info(void *opaque, uint32_t idx, QemuUIInfo *info)
51c5d4dac8SGerd Hoffmann {
52c68082c4SMarc-André Lureau     VirtIOVGABase *vvga = opaque;
53c68082c4SMarc-André Lureau     VirtIOGPUBase *g = vvga->vgpu;
54c5d4dac8SGerd Hoffmann 
553b593b3fSGerd Hoffmann     if (g->hw_ops->ui_info) {
563b593b3fSGerd Hoffmann         return g->hw_ops->ui_info(g, idx, info);
57c5d4dac8SGerd Hoffmann     }
58c5d4dac8SGerd Hoffmann     return -1;
59c5d4dac8SGerd Hoffmann }
60c5d4dac8SGerd Hoffmann 
61c68082c4SMarc-André Lureau static void virtio_vga_base_gl_block(void *opaque, bool block)
62321c9adbSGerd Hoffmann {
63c68082c4SMarc-André Lureau     VirtIOVGABase *vvga = opaque;
64c68082c4SMarc-André Lureau     VirtIOGPUBase *g = vvga->vgpu;
65321c9adbSGerd Hoffmann 
663b593b3fSGerd Hoffmann     if (g->hw_ops->gl_block) {
673b593b3fSGerd Hoffmann         g->hw_ops->gl_block(g, block);
68321c9adbSGerd Hoffmann     }
69321c9adbSGerd Hoffmann }
70321c9adbSGerd Hoffmann 
713cddb8b9SMarc-André Lureau static void virtio_vga_base_gl_flushed(void *opaque)
723cddb8b9SMarc-André Lureau {
733cddb8b9SMarc-André Lureau     VirtIOVGABase *vvga = opaque;
743cddb8b9SMarc-André Lureau     VirtIOGPUBase *g = vvga->vgpu;
753cddb8b9SMarc-André Lureau 
763cddb8b9SMarc-André Lureau     if (g->hw_ops->gl_flushed) {
773cddb8b9SMarc-André Lureau         g->hw_ops->gl_flushed(g);
783cddb8b9SMarc-André Lureau     }
793cddb8b9SMarc-André Lureau }
803cddb8b9SMarc-André Lureau 
81a7dfbe28SMarc-André Lureau static int virtio_vga_base_get_flags(void *opaque)
82a7dfbe28SMarc-André Lureau {
83a7dfbe28SMarc-André Lureau     VirtIOVGABase *vvga = opaque;
84a7dfbe28SMarc-André Lureau     VirtIOGPUBase *g = vvga->vgpu;
85a7dfbe28SMarc-André Lureau 
86a7dfbe28SMarc-André Lureau     return g->hw_ops->get_flags(g);
87a7dfbe28SMarc-André Lureau }
88a7dfbe28SMarc-André Lureau 
89c68082c4SMarc-André Lureau static const GraphicHwOps virtio_vga_base_ops = {
90a7dfbe28SMarc-André Lureau     .get_flags = virtio_vga_base_get_flags,
91c68082c4SMarc-André Lureau     .invalidate = virtio_vga_base_invalidate_display,
92c68082c4SMarc-André Lureau     .gfx_update = virtio_vga_base_update_display,
93c68082c4SMarc-André Lureau     .text_update = virtio_vga_base_text_update,
94c68082c4SMarc-André Lureau     .ui_info = virtio_vga_base_ui_info,
95c68082c4SMarc-André Lureau     .gl_block = virtio_vga_base_gl_block,
963cddb8b9SMarc-André Lureau     .gl_flushed = virtio_vga_base_gl_flushed,
97c5d4dac8SGerd Hoffmann };
98c5d4dac8SGerd Hoffmann 
99c68082c4SMarc-André Lureau static const VMStateDescription vmstate_virtio_vga_base = {
1000c244e50SGerd Hoffmann     .name = "virtio-vga",
1010c244e50SGerd Hoffmann     .version_id = 2,
1020c244e50SGerd Hoffmann     .minimum_version_id = 2,
1030c244e50SGerd Hoffmann     .fields = (VMStateField[]) {
1040c244e50SGerd Hoffmann         /* no pci stuff here, saving the virtio device will handle that */
105c68082c4SMarc-André Lureau         VMSTATE_STRUCT(vga, VirtIOVGABase, 0,
106c68082c4SMarc-André Lureau                        vmstate_vga_common, VGACommonState),
1070c244e50SGerd Hoffmann         VMSTATE_END_OF_LIST()
1080c244e50SGerd Hoffmann     }
1090c244e50SGerd Hoffmann };
1100c244e50SGerd Hoffmann 
111c5d4dac8SGerd Hoffmann /* VGA device wrapper around PCI device around virtio GPU */
112c68082c4SMarc-André Lureau static void virtio_vga_base_realize(VirtIOPCIProxy *vpci_dev, Error **errp)
113c5d4dac8SGerd Hoffmann {
114c68082c4SMarc-André Lureau     VirtIOVGABase *vvga = VIRTIO_VGA_BASE(vpci_dev);
115c68082c4SMarc-André Lureau     VirtIOGPUBase *g = vvga->vgpu;
116c5d4dac8SGerd Hoffmann     VGACommonState *vga = &vvga->vga;
117c5d4dac8SGerd Hoffmann     uint32_t offset;
118e1888295SGerd Hoffmann     int i;
119c5d4dac8SGerd Hoffmann 
120c5d4dac8SGerd Hoffmann     /* init vga compat bits */
121c5d4dac8SGerd Hoffmann     vga->vram_size_mb = 8;
1221fcfdc43SGerd Hoffmann     vga_common_init(vga, OBJECT(vpci_dev));
123c5d4dac8SGerd Hoffmann     vga_init(vga, OBJECT(vpci_dev), pci_address_space(&vpci_dev->pci_dev),
124c5d4dac8SGerd Hoffmann              pci_address_space_io(&vpci_dev->pci_dev), true);
125c5d4dac8SGerd Hoffmann     pci_register_bar(&vpci_dev->pci_dev, 0,
126c5d4dac8SGerd Hoffmann                      PCI_BASE_ADDRESS_MEM_PREFETCH, &vga->vram);
127c5d4dac8SGerd Hoffmann 
128c5d4dac8SGerd Hoffmann     /*
129c5d4dac8SGerd Hoffmann      * Configure virtio bar and regions
130c5d4dac8SGerd Hoffmann      *
131c5d4dac8SGerd Hoffmann      * We use bar #2 for the mmio regions, to be compatible with stdvga.
132c5d4dac8SGerd Hoffmann      * virtio regions are moved to the end of bar #2, to make room for
133c5d4dac8SGerd Hoffmann      * the stdvga mmio registers at the start of bar #2.
134c5d4dac8SGerd Hoffmann      */
1357a25126dSChen Fan     vpci_dev->modern_mem_bar_idx = 2;
1367a25126dSChen Fan     vpci_dev->msix_bar_idx = 4;
13715138b5eSAnthoine Bourgeois     vpci_dev->modern_io_bar_idx = 5;
138c2843e93SGerd Hoffmann 
139c2843e93SGerd Hoffmann     if (!(vpci_dev->flags & VIRTIO_PCI_FLAG_PAGE_PER_VQ)) {
140c2843e93SGerd Hoffmann         /*
141c2843e93SGerd Hoffmann          * with page-per-vq=off there is no padding space we can use
142c2843e93SGerd Hoffmann          * for the stdvga registers.  Make the common and isr regions
143c2843e93SGerd Hoffmann          * smaller then.
144c2843e93SGerd Hoffmann          */
145c2843e93SGerd Hoffmann         vpci_dev->common.size /= 2;
146c2843e93SGerd Hoffmann         vpci_dev->isr.size /= 2;
147c2843e93SGerd Hoffmann     }
148c2843e93SGerd Hoffmann 
149c5d4dac8SGerd Hoffmann     offset = memory_region_size(&vpci_dev->modern_bar);
150c5d4dac8SGerd Hoffmann     offset -= vpci_dev->notify.size;
151c5d4dac8SGerd Hoffmann     vpci_dev->notify.offset = offset;
152c5d4dac8SGerd Hoffmann     offset -= vpci_dev->device.size;
153c5d4dac8SGerd Hoffmann     vpci_dev->device.offset = offset;
154c5d4dac8SGerd Hoffmann     offset -= vpci_dev->isr.size;
155c5d4dac8SGerd Hoffmann     vpci_dev->isr.offset = offset;
156c5d4dac8SGerd Hoffmann     offset -= vpci_dev->common.size;
157c5d4dac8SGerd Hoffmann     vpci_dev->common.offset = offset;
158c5d4dac8SGerd Hoffmann 
159c5d4dac8SGerd Hoffmann     /* init virtio bits */
160dd56040dSDr. David Alan Gilbert     virtio_pci_force_virtio_1(vpci_dev);
161668f62ecSMarkus Armbruster     if (!qdev_realize(DEVICE(g), BUS(&vpci_dev->bus), errp)) {
162d0f0c865SMarc-André Lureau         return;
163d0f0c865SMarc-André Lureau     }
164c5d4dac8SGerd Hoffmann 
165c5d4dac8SGerd Hoffmann     /* add stdvga mmio regions */
16693abfc88SGerd Hoffmann     pci_std_vga_mmio_region_init(vga, OBJECT(vvga), &vpci_dev->modern_bar,
167d46b40fcSGerd Hoffmann                                  vvga->vga_mrs, true, false);
168c5d4dac8SGerd Hoffmann 
169c5d4dac8SGerd Hoffmann     vga->con = g->scanout[0].con;
170c68082c4SMarc-André Lureau     graphic_console_set_hwops(vga->con, &virtio_vga_base_ops, vvga);
171e1888295SGerd Hoffmann 
172e1888295SGerd Hoffmann     for (i = 0; i < g->conf.max_outputs; i++) {
1735325cc34SMarkus Armbruster         object_property_set_link(OBJECT(g->scanout[i].con), "device",
1745325cc34SMarkus Armbruster                                  OBJECT(vpci_dev), &error_abort);
175e1888295SGerd Hoffmann     }
176c5d4dac8SGerd Hoffmann }
177c5d4dac8SGerd Hoffmann 
178c68082c4SMarc-André Lureau static void virtio_vga_base_reset(DeviceState *dev)
179c5d4dac8SGerd Hoffmann {
180c68082c4SMarc-André Lureau     VirtIOVGABaseClass *klass = VIRTIO_VGA_BASE_GET_CLASS(dev);
181c68082c4SMarc-André Lureau     VirtIOVGABase *vvga = VIRTIO_VGA_BASE(dev);
182c5d4dac8SGerd Hoffmann 
18343e4dbe2SGerd Hoffmann     /* reset virtio-gpu */
1843912e66aSGerd Hoffmann     klass->parent_reset(dev);
18543e4dbe2SGerd Hoffmann 
18643e4dbe2SGerd Hoffmann     /* reset vga */
18743e4dbe2SGerd Hoffmann     vga_common_reset(&vvga->vga);
188c5d4dac8SGerd Hoffmann     vga_dirty_log_start(&vvga->vga);
189c5d4dac8SGerd Hoffmann }
190c5d4dac8SGerd Hoffmann 
1918be61ce2SGerd Hoffmann static bool virtio_vga_get_big_endian_fb(Object *obj, Error **errp)
1928be61ce2SGerd Hoffmann {
1938be61ce2SGerd Hoffmann     VirtIOVGABase *d = VIRTIO_VGA_BASE(obj);
1948be61ce2SGerd Hoffmann 
1958be61ce2SGerd Hoffmann     return d->vga.big_endian_fb;
1968be61ce2SGerd Hoffmann }
1978be61ce2SGerd Hoffmann 
1988be61ce2SGerd Hoffmann static void virtio_vga_set_big_endian_fb(Object *obj, bool value, Error **errp)
1998be61ce2SGerd Hoffmann {
2008be61ce2SGerd Hoffmann     VirtIOVGABase *d = VIRTIO_VGA_BASE(obj);
2018be61ce2SGerd Hoffmann 
2028be61ce2SGerd Hoffmann     d->vga.big_endian_fb = value;
2038be61ce2SGerd Hoffmann }
2048be61ce2SGerd Hoffmann 
205c68082c4SMarc-André Lureau static Property virtio_vga_base_properties[] = {
206c5d4dac8SGerd Hoffmann     DEFINE_VIRTIO_GPU_PCI_PROPERTIES(VirtIOPCIProxy),
207c5d4dac8SGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
208c5d4dac8SGerd Hoffmann };
209c5d4dac8SGerd Hoffmann 
210c68082c4SMarc-André Lureau static void virtio_vga_base_class_init(ObjectClass *klass, void *data)
211c5d4dac8SGerd Hoffmann {
212c5d4dac8SGerd Hoffmann     DeviceClass *dc = DEVICE_CLASS(klass);
213c5d4dac8SGerd Hoffmann     VirtioPCIClass *k = VIRTIO_PCI_CLASS(klass);
214c68082c4SMarc-André Lureau     VirtIOVGABaseClass *v = VIRTIO_VGA_BASE_CLASS(klass);
215c5d4dac8SGerd Hoffmann     PCIDeviceClass *pcidev_k = PCI_DEVICE_CLASS(klass);
216c5d4dac8SGerd Hoffmann 
217c5d4dac8SGerd Hoffmann     set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories);
2184f67d30bSMarc-André Lureau     device_class_set_props(dc, virtio_vga_base_properties);
219c68082c4SMarc-André Lureau     dc->vmsd = &vmstate_virtio_vga_base;
220c5d4dac8SGerd Hoffmann     dc->hotpluggable = false;
221c68082c4SMarc-André Lureau     device_class_set_parent_reset(dc, virtio_vga_base_reset,
2223912e66aSGerd Hoffmann                                   &v->parent_reset);
223c5d4dac8SGerd Hoffmann 
224c68082c4SMarc-André Lureau     k->realize = virtio_vga_base_realize;
225c5d4dac8SGerd Hoffmann     pcidev_k->romfile = "vgabios-virtio.bin";
226c5d4dac8SGerd Hoffmann     pcidev_k->class_id = PCI_CLASS_DISPLAY_VGA;
2278be61ce2SGerd Hoffmann 
2288be61ce2SGerd Hoffmann     /* Expose framebuffer byteorder via QOM */
2298be61ce2SGerd Hoffmann     object_class_property_add_bool(klass, "big-endian-framebuffer",
2308be61ce2SGerd Hoffmann                                    virtio_vga_get_big_endian_fb,
2318be61ce2SGerd Hoffmann                                    virtio_vga_set_big_endian_fb);
232c5d4dac8SGerd Hoffmann }
233c5d4dac8SGerd Hoffmann 
234c68082c4SMarc-André Lureau static TypeInfo virtio_vga_base_info = {
235c68082c4SMarc-André Lureau     .name          = TYPE_VIRTIO_VGA_BASE,
236c68082c4SMarc-André Lureau     .parent        = TYPE_VIRTIO_PCI,
237b84bf23cSEduardo Habkost     .instance_size = sizeof(VirtIOVGABase),
238b84bf23cSEduardo Habkost     .class_size    = sizeof(VirtIOVGABaseClass),
239c68082c4SMarc-André Lureau     .class_init    = virtio_vga_base_class_init,
240c68082c4SMarc-André Lureau     .abstract      = true,
241c68082c4SMarc-André Lureau };
242*561d0f45SGerd Hoffmann module_obj(TYPE_VIRTIO_VGA_BASE);
243c68082c4SMarc-André Lureau 
244c68082c4SMarc-André Lureau #define TYPE_VIRTIO_VGA "virtio-vga"
245c68082c4SMarc-André Lureau 
246db1015e9SEduardo Habkost typedef struct VirtIOVGA VirtIOVGA;
2478110fa1dSEduardo Habkost DECLARE_INSTANCE_CHECKER(VirtIOVGA, VIRTIO_VGA,
2488110fa1dSEduardo Habkost                          TYPE_VIRTIO_VGA)
249c68082c4SMarc-André Lureau 
250db1015e9SEduardo Habkost struct VirtIOVGA {
251c68082c4SMarc-André Lureau     VirtIOVGABase parent_obj;
252c68082c4SMarc-André Lureau 
253c68082c4SMarc-André Lureau     VirtIOGPU     vdev;
254db1015e9SEduardo Habkost };
255c68082c4SMarc-André Lureau 
256c5d4dac8SGerd Hoffmann static void virtio_vga_inst_initfn(Object *obj)
257c5d4dac8SGerd Hoffmann {
258c5d4dac8SGerd Hoffmann     VirtIOVGA *dev = VIRTIO_VGA(obj);
259b3409a31SGerd Hoffmann 
260b3409a31SGerd Hoffmann     virtio_instance_init_common(obj, &dev->vdev, sizeof(dev->vdev),
261b3409a31SGerd Hoffmann                                 TYPE_VIRTIO_GPU);
262c68082c4SMarc-André Lureau     VIRTIO_VGA_BASE(dev)->vgpu = VIRTIO_GPU_BASE(&dev->vdev);
263c5d4dac8SGerd Hoffmann }
264c5d4dac8SGerd Hoffmann 
265c68082c4SMarc-André Lureau 
266a4ee4c8bSEduardo Habkost static VirtioPCIDeviceTypeInfo virtio_vga_info = {
267a4ee4c8bSEduardo Habkost     .generic_name  = TYPE_VIRTIO_VGA,
268c68082c4SMarc-André Lureau     .parent        = TYPE_VIRTIO_VGA_BASE,
269b84bf23cSEduardo Habkost     .instance_size = sizeof(VirtIOVGA),
270c5d4dac8SGerd Hoffmann     .instance_init = virtio_vga_inst_initfn,
271c5d4dac8SGerd Hoffmann };
272*561d0f45SGerd Hoffmann module_obj(TYPE_VIRTIO_VGA);
273c5d4dac8SGerd Hoffmann 
274c5d4dac8SGerd Hoffmann static void virtio_vga_register_types(void)
275c5d4dac8SGerd Hoffmann {
276c68082c4SMarc-André Lureau     type_register_static(&virtio_vga_base_info);
277a4ee4c8bSEduardo Habkost     virtio_pci_types_register(&virtio_vga_info);
278c5d4dac8SGerd Hoffmann }
279c5d4dac8SGerd Hoffmann 
280c5d4dac8SGerd Hoffmann type_init(virtio_vga_register_types)
281