xref: /qemu/hw/display/virtio-vga.c (revision 362239c05f28e8185d00d66884729a726ec4d226)
19b8bfe21SPeter Maydell #include "qemu/osdep.h"
2c5d4dac8SGerd Hoffmann #include "hw/pci/pci.h"
3a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
47ecb381fSJuan Quintela #include "hw/virtio/virtio-gpu.h"
5d0f0c865SMarc-André Lureau #include "qapi/error.h"
60b8fa32fSMarkus Armbruster #include "qemu/module.h"
7c68082c4SMarc-André Lureau #include "virtio-vga.h"
8db1015e9SEduardo Habkost #include "qom/object.h"
9c5d4dac8SGerd Hoffmann 
10c68082c4SMarc-André Lureau static void virtio_vga_base_invalidate_display(void *opaque)
11c5d4dac8SGerd Hoffmann {
12c68082c4SMarc-André Lureau     VirtIOVGABase *vvga = opaque;
13c68082c4SMarc-André Lureau     VirtIOGPUBase *g = vvga->vgpu;
14c5d4dac8SGerd Hoffmann 
1550d8e25eSMarc-André Lureau     if (g->enable) {
163b593b3fSGerd Hoffmann         g->hw_ops->invalidate(g);
17c5d4dac8SGerd Hoffmann     } else {
18c5d4dac8SGerd Hoffmann         vvga->vga.hw_ops->invalidate(&vvga->vga);
19c5d4dac8SGerd Hoffmann     }
20c5d4dac8SGerd Hoffmann }
21c5d4dac8SGerd Hoffmann 
22c68082c4SMarc-André Lureau static void virtio_vga_base_update_display(void *opaque)
23c5d4dac8SGerd Hoffmann {
24c68082c4SMarc-André Lureau     VirtIOVGABase *vvga = opaque;
25c68082c4SMarc-André Lureau     VirtIOGPUBase *g = vvga->vgpu;
26c5d4dac8SGerd Hoffmann 
2750d8e25eSMarc-André Lureau     if (g->enable) {
283b593b3fSGerd Hoffmann         g->hw_ops->gfx_update(g);
29c5d4dac8SGerd Hoffmann     } else {
30c5d4dac8SGerd Hoffmann         vvga->vga.hw_ops->gfx_update(&vvga->vga);
31c5d4dac8SGerd Hoffmann     }
32c5d4dac8SGerd Hoffmann }
33c5d4dac8SGerd Hoffmann 
34c68082c4SMarc-André Lureau static void virtio_vga_base_text_update(void *opaque, console_ch_t *chardata)
35c5d4dac8SGerd Hoffmann {
36c68082c4SMarc-André Lureau     VirtIOVGABase *vvga = opaque;
37c68082c4SMarc-André Lureau     VirtIOGPUBase *g = vvga->vgpu;
38c5d4dac8SGerd Hoffmann 
3950d8e25eSMarc-André Lureau     if (g->enable) {
403b593b3fSGerd Hoffmann         if (g->hw_ops->text_update) {
413b593b3fSGerd Hoffmann             g->hw_ops->text_update(g, chardata);
42c5d4dac8SGerd Hoffmann         }
43c5d4dac8SGerd Hoffmann     } else {
44c5d4dac8SGerd Hoffmann         if (vvga->vga.hw_ops->text_update) {
45c5d4dac8SGerd Hoffmann             vvga->vga.hw_ops->text_update(&vvga->vga, chardata);
46c5d4dac8SGerd Hoffmann         }
47c5d4dac8SGerd Hoffmann     }
48c5d4dac8SGerd Hoffmann }
49c5d4dac8SGerd Hoffmann 
50*362239c0SAkihiko Odaki static void virtio_vga_base_ui_info(void *opaque, uint32_t idx, QemuUIInfo *info)
51c5d4dac8SGerd Hoffmann {
52c68082c4SMarc-André Lureau     VirtIOVGABase *vvga = opaque;
53c68082c4SMarc-André Lureau     VirtIOGPUBase *g = vvga->vgpu;
54c5d4dac8SGerd Hoffmann 
553b593b3fSGerd Hoffmann     if (g->hw_ops->ui_info) {
56*362239c0SAkihiko Odaki         g->hw_ops->ui_info(g, idx, info);
57c5d4dac8SGerd Hoffmann     }
58c5d4dac8SGerd Hoffmann }
59c5d4dac8SGerd Hoffmann 
60c68082c4SMarc-André Lureau static void virtio_vga_base_gl_block(void *opaque, bool block)
61321c9adbSGerd Hoffmann {
62c68082c4SMarc-André Lureau     VirtIOVGABase *vvga = opaque;
63c68082c4SMarc-André Lureau     VirtIOGPUBase *g = vvga->vgpu;
64321c9adbSGerd Hoffmann 
653b593b3fSGerd Hoffmann     if (g->hw_ops->gl_block) {
663b593b3fSGerd Hoffmann         g->hw_ops->gl_block(g, block);
67321c9adbSGerd Hoffmann     }
68321c9adbSGerd Hoffmann }
69321c9adbSGerd Hoffmann 
70a7dfbe28SMarc-André Lureau static int virtio_vga_base_get_flags(void *opaque)
71a7dfbe28SMarc-André Lureau {
72a7dfbe28SMarc-André Lureau     VirtIOVGABase *vvga = opaque;
73a7dfbe28SMarc-André Lureau     VirtIOGPUBase *g = vvga->vgpu;
74a7dfbe28SMarc-André Lureau 
75a7dfbe28SMarc-André Lureau     return g->hw_ops->get_flags(g);
76a7dfbe28SMarc-André Lureau }
77a7dfbe28SMarc-André Lureau 
78c68082c4SMarc-André Lureau static const GraphicHwOps virtio_vga_base_ops = {
79a7dfbe28SMarc-André Lureau     .get_flags = virtio_vga_base_get_flags,
80c68082c4SMarc-André Lureau     .invalidate = virtio_vga_base_invalidate_display,
81c68082c4SMarc-André Lureau     .gfx_update = virtio_vga_base_update_display,
82c68082c4SMarc-André Lureau     .text_update = virtio_vga_base_text_update,
83c68082c4SMarc-André Lureau     .ui_info = virtio_vga_base_ui_info,
84c68082c4SMarc-André Lureau     .gl_block = virtio_vga_base_gl_block,
85c5d4dac8SGerd Hoffmann };
86c5d4dac8SGerd Hoffmann 
87c68082c4SMarc-André Lureau static const VMStateDescription vmstate_virtio_vga_base = {
880c244e50SGerd Hoffmann     .name = "virtio-vga",
890c244e50SGerd Hoffmann     .version_id = 2,
900c244e50SGerd Hoffmann     .minimum_version_id = 2,
910c244e50SGerd Hoffmann     .fields = (VMStateField[]) {
920c244e50SGerd Hoffmann         /* no pci stuff here, saving the virtio device will handle that */
93c68082c4SMarc-André Lureau         VMSTATE_STRUCT(vga, VirtIOVGABase, 0,
94c68082c4SMarc-André Lureau                        vmstate_vga_common, VGACommonState),
950c244e50SGerd Hoffmann         VMSTATE_END_OF_LIST()
960c244e50SGerd Hoffmann     }
970c244e50SGerd Hoffmann };
980c244e50SGerd Hoffmann 
99c5d4dac8SGerd Hoffmann /* VGA device wrapper around PCI device around virtio GPU */
100c68082c4SMarc-André Lureau static void virtio_vga_base_realize(VirtIOPCIProxy *vpci_dev, Error **errp)
101c5d4dac8SGerd Hoffmann {
102c68082c4SMarc-André Lureau     VirtIOVGABase *vvga = VIRTIO_VGA_BASE(vpci_dev);
103c68082c4SMarc-André Lureau     VirtIOGPUBase *g = vvga->vgpu;
104c5d4dac8SGerd Hoffmann     VGACommonState *vga = &vvga->vga;
105c5d4dac8SGerd Hoffmann     uint32_t offset;
106e1888295SGerd Hoffmann     int i;
107c5d4dac8SGerd Hoffmann 
108c5d4dac8SGerd Hoffmann     /* init vga compat bits */
109c5d4dac8SGerd Hoffmann     vga->vram_size_mb = 8;
1106832deb8SThomas Huth     if (!vga_common_init(vga, OBJECT(vpci_dev), errp)) {
1116832deb8SThomas Huth         return;
1126832deb8SThomas Huth     }
113c5d4dac8SGerd Hoffmann     vga_init(vga, OBJECT(vpci_dev), pci_address_space(&vpci_dev->pci_dev),
114c5d4dac8SGerd Hoffmann              pci_address_space_io(&vpci_dev->pci_dev), true);
115c5d4dac8SGerd Hoffmann     pci_register_bar(&vpci_dev->pci_dev, 0,
116c5d4dac8SGerd Hoffmann                      PCI_BASE_ADDRESS_MEM_PREFETCH, &vga->vram);
117c5d4dac8SGerd Hoffmann 
118c5d4dac8SGerd Hoffmann     /*
119c5d4dac8SGerd Hoffmann      * Configure virtio bar and regions
120c5d4dac8SGerd Hoffmann      *
121c5d4dac8SGerd Hoffmann      * We use bar #2 for the mmio regions, to be compatible with stdvga.
122c5d4dac8SGerd Hoffmann      * virtio regions are moved to the end of bar #2, to make room for
123c5d4dac8SGerd Hoffmann      * the stdvga mmio registers at the start of bar #2.
124c5d4dac8SGerd Hoffmann      */
1257a25126dSChen Fan     vpci_dev->modern_mem_bar_idx = 2;
1267a25126dSChen Fan     vpci_dev->msix_bar_idx = 4;
12715138b5eSAnthoine Bourgeois     vpci_dev->modern_io_bar_idx = 5;
128c2843e93SGerd Hoffmann 
129c2843e93SGerd Hoffmann     if (!(vpci_dev->flags & VIRTIO_PCI_FLAG_PAGE_PER_VQ)) {
130c2843e93SGerd Hoffmann         /*
131c2843e93SGerd Hoffmann          * with page-per-vq=off there is no padding space we can use
132c2843e93SGerd Hoffmann          * for the stdvga registers.  Make the common and isr regions
133c2843e93SGerd Hoffmann          * smaller then.
134c2843e93SGerd Hoffmann          */
135c2843e93SGerd Hoffmann         vpci_dev->common.size /= 2;
136c2843e93SGerd Hoffmann         vpci_dev->isr.size /= 2;
137c2843e93SGerd Hoffmann     }
138c2843e93SGerd Hoffmann 
139c5d4dac8SGerd Hoffmann     offset = memory_region_size(&vpci_dev->modern_bar);
140c5d4dac8SGerd Hoffmann     offset -= vpci_dev->notify.size;
141c5d4dac8SGerd Hoffmann     vpci_dev->notify.offset = offset;
142c5d4dac8SGerd Hoffmann     offset -= vpci_dev->device.size;
143c5d4dac8SGerd Hoffmann     vpci_dev->device.offset = offset;
144c5d4dac8SGerd Hoffmann     offset -= vpci_dev->isr.size;
145c5d4dac8SGerd Hoffmann     vpci_dev->isr.offset = offset;
146c5d4dac8SGerd Hoffmann     offset -= vpci_dev->common.size;
147c5d4dac8SGerd Hoffmann     vpci_dev->common.offset = offset;
148c5d4dac8SGerd Hoffmann 
149c5d4dac8SGerd Hoffmann     /* init virtio bits */
150dd56040dSDr. David Alan Gilbert     virtio_pci_force_virtio_1(vpci_dev);
151668f62ecSMarkus Armbruster     if (!qdev_realize(DEVICE(g), BUS(&vpci_dev->bus), errp)) {
152d0f0c865SMarc-André Lureau         return;
153d0f0c865SMarc-André Lureau     }
154c5d4dac8SGerd Hoffmann 
155c5d4dac8SGerd Hoffmann     /* add stdvga mmio regions */
15693abfc88SGerd Hoffmann     pci_std_vga_mmio_region_init(vga, OBJECT(vvga), &vpci_dev->modern_bar,
157d46b40fcSGerd Hoffmann                                  vvga->vga_mrs, true, false);
158c5d4dac8SGerd Hoffmann 
159c5d4dac8SGerd Hoffmann     vga->con = g->scanout[0].con;
160c68082c4SMarc-André Lureau     graphic_console_set_hwops(vga->con, &virtio_vga_base_ops, vvga);
161e1888295SGerd Hoffmann 
162e1888295SGerd Hoffmann     for (i = 0; i < g->conf.max_outputs; i++) {
1635325cc34SMarkus Armbruster         object_property_set_link(OBJECT(g->scanout[i].con), "device",
1645325cc34SMarkus Armbruster                                  OBJECT(vpci_dev), &error_abort);
165e1888295SGerd Hoffmann     }
166c5d4dac8SGerd Hoffmann }
167c5d4dac8SGerd Hoffmann 
168c68082c4SMarc-André Lureau static void virtio_vga_base_reset(DeviceState *dev)
169c5d4dac8SGerd Hoffmann {
170c68082c4SMarc-André Lureau     VirtIOVGABaseClass *klass = VIRTIO_VGA_BASE_GET_CLASS(dev);
171c68082c4SMarc-André Lureau     VirtIOVGABase *vvga = VIRTIO_VGA_BASE(dev);
172c5d4dac8SGerd Hoffmann 
17343e4dbe2SGerd Hoffmann     /* reset virtio-gpu */
1743912e66aSGerd Hoffmann     klass->parent_reset(dev);
17543e4dbe2SGerd Hoffmann 
17643e4dbe2SGerd Hoffmann     /* reset vga */
17743e4dbe2SGerd Hoffmann     vga_common_reset(&vvga->vga);
178c5d4dac8SGerd Hoffmann     vga_dirty_log_start(&vvga->vga);
179c5d4dac8SGerd Hoffmann }
180c5d4dac8SGerd Hoffmann 
1818be61ce2SGerd Hoffmann static bool virtio_vga_get_big_endian_fb(Object *obj, Error **errp)
1828be61ce2SGerd Hoffmann {
1838be61ce2SGerd Hoffmann     VirtIOVGABase *d = VIRTIO_VGA_BASE(obj);
1848be61ce2SGerd Hoffmann 
1858be61ce2SGerd Hoffmann     return d->vga.big_endian_fb;
1868be61ce2SGerd Hoffmann }
1878be61ce2SGerd Hoffmann 
1888be61ce2SGerd Hoffmann static void virtio_vga_set_big_endian_fb(Object *obj, bool value, Error **errp)
1898be61ce2SGerd Hoffmann {
1908be61ce2SGerd Hoffmann     VirtIOVGABase *d = VIRTIO_VGA_BASE(obj);
1918be61ce2SGerd Hoffmann 
1928be61ce2SGerd Hoffmann     d->vga.big_endian_fb = value;
1938be61ce2SGerd Hoffmann }
1948be61ce2SGerd Hoffmann 
195c68082c4SMarc-André Lureau static Property virtio_vga_base_properties[] = {
196c5d4dac8SGerd Hoffmann     DEFINE_VIRTIO_GPU_PCI_PROPERTIES(VirtIOPCIProxy),
197c5d4dac8SGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
198c5d4dac8SGerd Hoffmann };
199c5d4dac8SGerd Hoffmann 
200c68082c4SMarc-André Lureau static void virtio_vga_base_class_init(ObjectClass *klass, void *data)
201c5d4dac8SGerd Hoffmann {
202c5d4dac8SGerd Hoffmann     DeviceClass *dc = DEVICE_CLASS(klass);
203c5d4dac8SGerd Hoffmann     VirtioPCIClass *k = VIRTIO_PCI_CLASS(klass);
204c68082c4SMarc-André Lureau     VirtIOVGABaseClass *v = VIRTIO_VGA_BASE_CLASS(klass);
205c5d4dac8SGerd Hoffmann     PCIDeviceClass *pcidev_k = PCI_DEVICE_CLASS(klass);
206c5d4dac8SGerd Hoffmann 
207c5d4dac8SGerd Hoffmann     set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories);
2084f67d30bSMarc-André Lureau     device_class_set_props(dc, virtio_vga_base_properties);
209c68082c4SMarc-André Lureau     dc->vmsd = &vmstate_virtio_vga_base;
210c5d4dac8SGerd Hoffmann     dc->hotpluggable = false;
211c68082c4SMarc-André Lureau     device_class_set_parent_reset(dc, virtio_vga_base_reset,
2123912e66aSGerd Hoffmann                                   &v->parent_reset);
213c5d4dac8SGerd Hoffmann 
214c68082c4SMarc-André Lureau     k->realize = virtio_vga_base_realize;
215c5d4dac8SGerd Hoffmann     pcidev_k->romfile = "vgabios-virtio.bin";
216c5d4dac8SGerd Hoffmann     pcidev_k->class_id = PCI_CLASS_DISPLAY_VGA;
2178be61ce2SGerd Hoffmann 
2188be61ce2SGerd Hoffmann     /* Expose framebuffer byteorder via QOM */
2198be61ce2SGerd Hoffmann     object_class_property_add_bool(klass, "big-endian-framebuffer",
2208be61ce2SGerd Hoffmann                                    virtio_vga_get_big_endian_fb,
2218be61ce2SGerd Hoffmann                                    virtio_vga_set_big_endian_fb);
222c5d4dac8SGerd Hoffmann }
223c5d4dac8SGerd Hoffmann 
2245e78c98bSBernhard Beschow static const TypeInfo virtio_vga_base_info = {
225c68082c4SMarc-André Lureau     .name          = TYPE_VIRTIO_VGA_BASE,
226c68082c4SMarc-André Lureau     .parent        = TYPE_VIRTIO_PCI,
227b84bf23cSEduardo Habkost     .instance_size = sizeof(VirtIOVGABase),
228b84bf23cSEduardo Habkost     .class_size    = sizeof(VirtIOVGABaseClass),
229c68082c4SMarc-André Lureau     .class_init    = virtio_vga_base_class_init,
230c68082c4SMarc-André Lureau     .abstract      = true,
231c68082c4SMarc-André Lureau };
232561d0f45SGerd Hoffmann module_obj(TYPE_VIRTIO_VGA_BASE);
23324ce7aa7SJose R. Ziviani module_kconfig(VIRTIO_VGA);
234c68082c4SMarc-André Lureau 
235c68082c4SMarc-André Lureau #define TYPE_VIRTIO_VGA "virtio-vga"
236c68082c4SMarc-André Lureau 
237db1015e9SEduardo Habkost typedef struct VirtIOVGA VirtIOVGA;
2388110fa1dSEduardo Habkost DECLARE_INSTANCE_CHECKER(VirtIOVGA, VIRTIO_VGA,
2398110fa1dSEduardo Habkost                          TYPE_VIRTIO_VGA)
240c68082c4SMarc-André Lureau 
241db1015e9SEduardo Habkost struct VirtIOVGA {
242c68082c4SMarc-André Lureau     VirtIOVGABase parent_obj;
243c68082c4SMarc-André Lureau 
244c68082c4SMarc-André Lureau     VirtIOGPU     vdev;
245db1015e9SEduardo Habkost };
246c68082c4SMarc-André Lureau 
247c5d4dac8SGerd Hoffmann static void virtio_vga_inst_initfn(Object *obj)
248c5d4dac8SGerd Hoffmann {
249c5d4dac8SGerd Hoffmann     VirtIOVGA *dev = VIRTIO_VGA(obj);
250b3409a31SGerd Hoffmann 
251b3409a31SGerd Hoffmann     virtio_instance_init_common(obj, &dev->vdev, sizeof(dev->vdev),
252b3409a31SGerd Hoffmann                                 TYPE_VIRTIO_GPU);
253c68082c4SMarc-André Lureau     VIRTIO_VGA_BASE(dev)->vgpu = VIRTIO_GPU_BASE(&dev->vdev);
254c5d4dac8SGerd Hoffmann }
255c5d4dac8SGerd Hoffmann 
256c68082c4SMarc-André Lureau 
257a4ee4c8bSEduardo Habkost static VirtioPCIDeviceTypeInfo virtio_vga_info = {
258a4ee4c8bSEduardo Habkost     .generic_name  = TYPE_VIRTIO_VGA,
259c68082c4SMarc-André Lureau     .parent        = TYPE_VIRTIO_VGA_BASE,
260b84bf23cSEduardo Habkost     .instance_size = sizeof(VirtIOVGA),
261c5d4dac8SGerd Hoffmann     .instance_init = virtio_vga_inst_initfn,
262c5d4dac8SGerd Hoffmann };
263561d0f45SGerd Hoffmann module_obj(TYPE_VIRTIO_VGA);
264c5d4dac8SGerd Hoffmann 
265c5d4dac8SGerd Hoffmann static void virtio_vga_register_types(void)
266c5d4dac8SGerd Hoffmann {
267c68082c4SMarc-André Lureau     type_register_static(&virtio_vga_base_info);
268a4ee4c8bSEduardo Habkost     virtio_pci_types_register(&virtio_vga_info);
269c5d4dac8SGerd Hoffmann }
270c5d4dac8SGerd Hoffmann 
271c5d4dac8SGerd Hoffmann type_init(virtio_vga_register_types)
272