xref: /qemu/hw/display/virtio-vga.c (revision 15138b5e6ff28a8e68a2e1cb6f4ca2fb7e5b057c)
19b8bfe21SPeter Maydell #include "qemu/osdep.h"
2c5d4dac8SGerd Hoffmann #include "hw/pci/pci.h"
3a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
47ecb381fSJuan Quintela #include "hw/virtio/virtio-gpu.h"
5d0f0c865SMarc-André Lureau #include "qapi/error.h"
60b8fa32fSMarkus Armbruster #include "qemu/module.h"
7c68082c4SMarc-André Lureau #include "virtio-vga.h"
8c5d4dac8SGerd Hoffmann 
9c68082c4SMarc-André Lureau static void virtio_vga_base_invalidate_display(void *opaque)
10c5d4dac8SGerd Hoffmann {
11c68082c4SMarc-André Lureau     VirtIOVGABase *vvga = opaque;
12c68082c4SMarc-André Lureau     VirtIOGPUBase *g = vvga->vgpu;
13c5d4dac8SGerd Hoffmann 
1450d8e25eSMarc-André Lureau     if (g->enable) {
15c68082c4SMarc-André Lureau         virtio_gpu_ops.invalidate(g);
16c5d4dac8SGerd Hoffmann     } else {
17c5d4dac8SGerd Hoffmann         vvga->vga.hw_ops->invalidate(&vvga->vga);
18c5d4dac8SGerd Hoffmann     }
19c5d4dac8SGerd Hoffmann }
20c5d4dac8SGerd Hoffmann 
21c68082c4SMarc-André Lureau static void virtio_vga_base_update_display(void *opaque)
22c5d4dac8SGerd Hoffmann {
23c68082c4SMarc-André Lureau     VirtIOVGABase *vvga = opaque;
24c68082c4SMarc-André Lureau     VirtIOGPUBase *g = vvga->vgpu;
25c5d4dac8SGerd Hoffmann 
2650d8e25eSMarc-André Lureau     if (g->enable) {
27c68082c4SMarc-André Lureau         virtio_gpu_ops.gfx_update(g);
28c5d4dac8SGerd Hoffmann     } else {
29c5d4dac8SGerd Hoffmann         vvga->vga.hw_ops->gfx_update(&vvga->vga);
30c5d4dac8SGerd Hoffmann     }
31c5d4dac8SGerd Hoffmann }
32c5d4dac8SGerd Hoffmann 
33c68082c4SMarc-André Lureau static void virtio_vga_base_text_update(void *opaque, console_ch_t *chardata)
34c5d4dac8SGerd Hoffmann {
35c68082c4SMarc-André Lureau     VirtIOVGABase *vvga = opaque;
36c68082c4SMarc-André Lureau     VirtIOGPUBase *g = vvga->vgpu;
37c5d4dac8SGerd Hoffmann 
3850d8e25eSMarc-André Lureau     if (g->enable) {
39c5d4dac8SGerd Hoffmann         if (virtio_gpu_ops.text_update) {
40c68082c4SMarc-André Lureau             virtio_gpu_ops.text_update(g, chardata);
41c5d4dac8SGerd Hoffmann         }
42c5d4dac8SGerd Hoffmann     } else {
43c5d4dac8SGerd Hoffmann         if (vvga->vga.hw_ops->text_update) {
44c5d4dac8SGerd Hoffmann             vvga->vga.hw_ops->text_update(&vvga->vga, chardata);
45c5d4dac8SGerd Hoffmann         }
46c5d4dac8SGerd Hoffmann     }
47c5d4dac8SGerd Hoffmann }
48c5d4dac8SGerd Hoffmann 
49c68082c4SMarc-André Lureau static int virtio_vga_base_ui_info(void *opaque, uint32_t idx, QemuUIInfo *info)
50c5d4dac8SGerd Hoffmann {
51c68082c4SMarc-André Lureau     VirtIOVGABase *vvga = opaque;
52c68082c4SMarc-André Lureau     VirtIOGPUBase *g = vvga->vgpu;
53c5d4dac8SGerd Hoffmann 
54c5d4dac8SGerd Hoffmann     if (virtio_gpu_ops.ui_info) {
55c68082c4SMarc-André Lureau         return virtio_gpu_ops.ui_info(g, idx, info);
56c5d4dac8SGerd Hoffmann     }
57c5d4dac8SGerd Hoffmann     return -1;
58c5d4dac8SGerd Hoffmann }
59c5d4dac8SGerd Hoffmann 
60c68082c4SMarc-André Lureau static void virtio_vga_base_gl_block(void *opaque, bool block)
61321c9adbSGerd Hoffmann {
62c68082c4SMarc-André Lureau     VirtIOVGABase *vvga = opaque;
63c68082c4SMarc-André Lureau     VirtIOGPUBase *g = vvga->vgpu;
64321c9adbSGerd Hoffmann 
65321c9adbSGerd Hoffmann     if (virtio_gpu_ops.gl_block) {
66c68082c4SMarc-André Lureau         virtio_gpu_ops.gl_block(g, block);
67321c9adbSGerd Hoffmann     }
68321c9adbSGerd Hoffmann }
69321c9adbSGerd Hoffmann 
70c68082c4SMarc-André Lureau static const GraphicHwOps virtio_vga_base_ops = {
71c68082c4SMarc-André Lureau     .invalidate = virtio_vga_base_invalidate_display,
72c68082c4SMarc-André Lureau     .gfx_update = virtio_vga_base_update_display,
73c68082c4SMarc-André Lureau     .text_update = virtio_vga_base_text_update,
74c68082c4SMarc-André Lureau     .ui_info = virtio_vga_base_ui_info,
75c68082c4SMarc-André Lureau     .gl_block = virtio_vga_base_gl_block,
76c5d4dac8SGerd Hoffmann };
77c5d4dac8SGerd Hoffmann 
78c68082c4SMarc-André Lureau static const VMStateDescription vmstate_virtio_vga_base = {
790c244e50SGerd Hoffmann     .name = "virtio-vga",
800c244e50SGerd Hoffmann     .version_id = 2,
810c244e50SGerd Hoffmann     .minimum_version_id = 2,
820c244e50SGerd Hoffmann     .fields = (VMStateField[]) {
830c244e50SGerd Hoffmann         /* no pci stuff here, saving the virtio device will handle that */
84c68082c4SMarc-André Lureau         VMSTATE_STRUCT(vga, VirtIOVGABase, 0,
85c68082c4SMarc-André Lureau                        vmstate_vga_common, VGACommonState),
860c244e50SGerd Hoffmann         VMSTATE_END_OF_LIST()
870c244e50SGerd Hoffmann     }
880c244e50SGerd Hoffmann };
890c244e50SGerd Hoffmann 
90c5d4dac8SGerd Hoffmann /* VGA device wrapper around PCI device around virtio GPU */
91c68082c4SMarc-André Lureau static void virtio_vga_base_realize(VirtIOPCIProxy *vpci_dev, Error **errp)
92c5d4dac8SGerd Hoffmann {
93c68082c4SMarc-André Lureau     VirtIOVGABase *vvga = VIRTIO_VGA_BASE(vpci_dev);
94c68082c4SMarc-André Lureau     VirtIOGPUBase *g = vvga->vgpu;
95c5d4dac8SGerd Hoffmann     VGACommonState *vga = &vvga->vga;
96d0f0c865SMarc-André Lureau     Error *err = NULL;
97c5d4dac8SGerd Hoffmann     uint32_t offset;
98e1888295SGerd Hoffmann     int i;
99c5d4dac8SGerd Hoffmann 
100c5d4dac8SGerd Hoffmann     /* init vga compat bits */
101c5d4dac8SGerd Hoffmann     vga->vram_size_mb = 8;
1021fcfdc43SGerd Hoffmann     vga_common_init(vga, OBJECT(vpci_dev));
103c5d4dac8SGerd Hoffmann     vga_init(vga, OBJECT(vpci_dev), pci_address_space(&vpci_dev->pci_dev),
104c5d4dac8SGerd Hoffmann              pci_address_space_io(&vpci_dev->pci_dev), true);
105c5d4dac8SGerd Hoffmann     pci_register_bar(&vpci_dev->pci_dev, 0,
106c5d4dac8SGerd Hoffmann                      PCI_BASE_ADDRESS_MEM_PREFETCH, &vga->vram);
107c5d4dac8SGerd Hoffmann 
108c5d4dac8SGerd Hoffmann     /*
109c5d4dac8SGerd Hoffmann      * Configure virtio bar and regions
110c5d4dac8SGerd Hoffmann      *
111c5d4dac8SGerd Hoffmann      * We use bar #2 for the mmio regions, to be compatible with stdvga.
112c5d4dac8SGerd Hoffmann      * virtio regions are moved to the end of bar #2, to make room for
113c5d4dac8SGerd Hoffmann      * the stdvga mmio registers at the start of bar #2.
114c5d4dac8SGerd Hoffmann      */
1157a25126dSChen Fan     vpci_dev->modern_mem_bar_idx = 2;
1167a25126dSChen Fan     vpci_dev->msix_bar_idx = 4;
117*15138b5eSAnthoine Bourgeois     vpci_dev->modern_io_bar_idx = 5;
118c2843e93SGerd Hoffmann 
119c2843e93SGerd Hoffmann     if (!(vpci_dev->flags & VIRTIO_PCI_FLAG_PAGE_PER_VQ)) {
120c2843e93SGerd Hoffmann         /*
121c2843e93SGerd Hoffmann          * with page-per-vq=off there is no padding space we can use
122c2843e93SGerd Hoffmann          * for the stdvga registers.  Make the common and isr regions
123c2843e93SGerd Hoffmann          * smaller then.
124c2843e93SGerd Hoffmann          */
125c2843e93SGerd Hoffmann         vpci_dev->common.size /= 2;
126c2843e93SGerd Hoffmann         vpci_dev->isr.size /= 2;
127c2843e93SGerd Hoffmann     }
128c2843e93SGerd Hoffmann 
129c5d4dac8SGerd Hoffmann     offset = memory_region_size(&vpci_dev->modern_bar);
130c5d4dac8SGerd Hoffmann     offset -= vpci_dev->notify.size;
131c5d4dac8SGerd Hoffmann     vpci_dev->notify.offset = offset;
132c5d4dac8SGerd Hoffmann     offset -= vpci_dev->device.size;
133c5d4dac8SGerd Hoffmann     vpci_dev->device.offset = offset;
134c5d4dac8SGerd Hoffmann     offset -= vpci_dev->isr.size;
135c5d4dac8SGerd Hoffmann     vpci_dev->isr.offset = offset;
136c5d4dac8SGerd Hoffmann     offset -= vpci_dev->common.size;
137c5d4dac8SGerd Hoffmann     vpci_dev->common.offset = offset;
138c5d4dac8SGerd Hoffmann 
139c5d4dac8SGerd Hoffmann     /* init virtio bits */
140c5d4dac8SGerd Hoffmann     qdev_set_parent_bus(DEVICE(g), BUS(&vpci_dev->bus));
141dd56040dSDr. David Alan Gilbert     virtio_pci_force_virtio_1(vpci_dev);
142d0f0c865SMarc-André Lureau     object_property_set_bool(OBJECT(g), true, "realized", &err);
143d0f0c865SMarc-André Lureau     if (err) {
144d0f0c865SMarc-André Lureau         error_propagate(errp, err);
145d0f0c865SMarc-André Lureau         return;
146d0f0c865SMarc-André Lureau     }
147c5d4dac8SGerd Hoffmann 
148c5d4dac8SGerd Hoffmann     /* add stdvga mmio regions */
14993abfc88SGerd Hoffmann     pci_std_vga_mmio_region_init(vga, OBJECT(vvga), &vpci_dev->modern_bar,
150d46b40fcSGerd Hoffmann                                  vvga->vga_mrs, true, false);
151c5d4dac8SGerd Hoffmann 
152c5d4dac8SGerd Hoffmann     vga->con = g->scanout[0].con;
153c68082c4SMarc-André Lureau     graphic_console_set_hwops(vga->con, &virtio_vga_base_ops, vvga);
154e1888295SGerd Hoffmann 
155e1888295SGerd Hoffmann     for (i = 0; i < g->conf.max_outputs; i++) {
156e1888295SGerd Hoffmann         object_property_set_link(OBJECT(g->scanout[i].con),
157e1888295SGerd Hoffmann                                  OBJECT(vpci_dev),
158e1888295SGerd Hoffmann                                  "device", errp);
159e1888295SGerd Hoffmann     }
160c5d4dac8SGerd Hoffmann }
161c5d4dac8SGerd Hoffmann 
162c68082c4SMarc-André Lureau static void virtio_vga_base_reset(DeviceState *dev)
163c5d4dac8SGerd Hoffmann {
164c68082c4SMarc-André Lureau     VirtIOVGABaseClass *klass = VIRTIO_VGA_BASE_GET_CLASS(dev);
165c68082c4SMarc-André Lureau     VirtIOVGABase *vvga = VIRTIO_VGA_BASE(dev);
166c5d4dac8SGerd Hoffmann 
16743e4dbe2SGerd Hoffmann     /* reset virtio-gpu */
1683912e66aSGerd Hoffmann     klass->parent_reset(dev);
16943e4dbe2SGerd Hoffmann 
17043e4dbe2SGerd Hoffmann     /* reset vga */
17143e4dbe2SGerd Hoffmann     vga_common_reset(&vvga->vga);
172c5d4dac8SGerd Hoffmann     vga_dirty_log_start(&vvga->vga);
173c5d4dac8SGerd Hoffmann }
174c5d4dac8SGerd Hoffmann 
175c68082c4SMarc-André Lureau static Property virtio_vga_base_properties[] = {
176c5d4dac8SGerd Hoffmann     DEFINE_VIRTIO_GPU_PCI_PROPERTIES(VirtIOPCIProxy),
177c5d4dac8SGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
178c5d4dac8SGerd Hoffmann };
179c5d4dac8SGerd Hoffmann 
180c68082c4SMarc-André Lureau static void virtio_vga_base_class_init(ObjectClass *klass, void *data)
181c5d4dac8SGerd Hoffmann {
182c5d4dac8SGerd Hoffmann     DeviceClass *dc = DEVICE_CLASS(klass);
183c5d4dac8SGerd Hoffmann     VirtioPCIClass *k = VIRTIO_PCI_CLASS(klass);
184c68082c4SMarc-André Lureau     VirtIOVGABaseClass *v = VIRTIO_VGA_BASE_CLASS(klass);
185c5d4dac8SGerd Hoffmann     PCIDeviceClass *pcidev_k = PCI_DEVICE_CLASS(klass);
186c5d4dac8SGerd Hoffmann 
187c5d4dac8SGerd Hoffmann     set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories);
1884f67d30bSMarc-André Lureau     device_class_set_props(dc, virtio_vga_base_properties);
189c68082c4SMarc-André Lureau     dc->vmsd = &vmstate_virtio_vga_base;
190c5d4dac8SGerd Hoffmann     dc->hotpluggable = false;
191c68082c4SMarc-André Lureau     device_class_set_parent_reset(dc, virtio_vga_base_reset,
1923912e66aSGerd Hoffmann                                   &v->parent_reset);
193c5d4dac8SGerd Hoffmann 
194c68082c4SMarc-André Lureau     k->realize = virtio_vga_base_realize;
195c5d4dac8SGerd Hoffmann     pcidev_k->romfile = "vgabios-virtio.bin";
196c5d4dac8SGerd Hoffmann     pcidev_k->class_id = PCI_CLASS_DISPLAY_VGA;
197c5d4dac8SGerd Hoffmann }
198c5d4dac8SGerd Hoffmann 
199c68082c4SMarc-André Lureau static TypeInfo virtio_vga_base_info = {
200c68082c4SMarc-André Lureau     .name          = TYPE_VIRTIO_VGA_BASE,
201c68082c4SMarc-André Lureau     .parent        = TYPE_VIRTIO_PCI,
202c68082c4SMarc-André Lureau     .instance_size = sizeof(struct VirtIOVGABase),
203c68082c4SMarc-André Lureau     .class_size    = sizeof(struct VirtIOVGABaseClass),
204c68082c4SMarc-André Lureau     .class_init    = virtio_vga_base_class_init,
205c68082c4SMarc-André Lureau     .abstract      = true,
206c68082c4SMarc-André Lureau };
207c68082c4SMarc-André Lureau 
208c68082c4SMarc-André Lureau #define TYPE_VIRTIO_VGA "virtio-vga"
209c68082c4SMarc-André Lureau 
210c68082c4SMarc-André Lureau #define VIRTIO_VGA(obj)                             \
211c68082c4SMarc-André Lureau     OBJECT_CHECK(VirtIOVGA, (obj), TYPE_VIRTIO_VGA)
212c68082c4SMarc-André Lureau 
213c68082c4SMarc-André Lureau typedef struct VirtIOVGA {
214c68082c4SMarc-André Lureau     VirtIOVGABase parent_obj;
215c68082c4SMarc-André Lureau 
216c68082c4SMarc-André Lureau     VirtIOGPU     vdev;
217c68082c4SMarc-André Lureau } VirtIOVGA;
218c68082c4SMarc-André Lureau 
219c5d4dac8SGerd Hoffmann static void virtio_vga_inst_initfn(Object *obj)
220c5d4dac8SGerd Hoffmann {
221c5d4dac8SGerd Hoffmann     VirtIOVGA *dev = VIRTIO_VGA(obj);
222b3409a31SGerd Hoffmann 
223b3409a31SGerd Hoffmann     virtio_instance_init_common(obj, &dev->vdev, sizeof(dev->vdev),
224b3409a31SGerd Hoffmann                                 TYPE_VIRTIO_GPU);
225c68082c4SMarc-André Lureau     VIRTIO_VGA_BASE(dev)->vgpu = VIRTIO_GPU_BASE(&dev->vdev);
226c5d4dac8SGerd Hoffmann }
227c5d4dac8SGerd Hoffmann 
228c68082c4SMarc-André Lureau 
229a4ee4c8bSEduardo Habkost static VirtioPCIDeviceTypeInfo virtio_vga_info = {
230a4ee4c8bSEduardo Habkost     .generic_name  = TYPE_VIRTIO_VGA,
231c68082c4SMarc-André Lureau     .parent        = TYPE_VIRTIO_VGA_BASE,
232c5d4dac8SGerd Hoffmann     .instance_size = sizeof(struct VirtIOVGA),
233c5d4dac8SGerd Hoffmann     .instance_init = virtio_vga_inst_initfn,
234c5d4dac8SGerd Hoffmann };
235c5d4dac8SGerd Hoffmann 
236c5d4dac8SGerd Hoffmann static void virtio_vga_register_types(void)
237c5d4dac8SGerd Hoffmann {
238c68082c4SMarc-André Lureau     type_register_static(&virtio_vga_base_info);
239a4ee4c8bSEduardo Habkost     virtio_pci_types_register(&virtio_vga_info);
240c5d4dac8SGerd Hoffmann }
241c5d4dac8SGerd Hoffmann 
242c5d4dac8SGerd Hoffmann type_init(virtio_vga_register_types)
243