xref: /qemu/hw/display/vga-pci.c (revision fd3b02c8896d597dd8b9e053dec579cf0386aee1)
147d37dd9SJuan Quintela /*
247d37dd9SJuan Quintela  * QEMU PCI VGA Emulator.
347d37dd9SJuan Quintela  *
4cc228248SGerd Hoffmann  * see docs/specs/standard-vga.txt for virtual hardware specs.
5cc228248SGerd Hoffmann  *
647d37dd9SJuan Quintela  * Copyright (c) 2003 Fabrice Bellard
747d37dd9SJuan Quintela  *
847d37dd9SJuan Quintela  * Permission is hereby granted, free of charge, to any person obtaining a copy
947d37dd9SJuan Quintela  * of this software and associated documentation files (the "Software"), to deal
1047d37dd9SJuan Quintela  * in the Software without restriction, including without limitation the rights
1147d37dd9SJuan Quintela  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
1247d37dd9SJuan Quintela  * copies of the Software, and to permit persons to whom the Software is
1347d37dd9SJuan Quintela  * furnished to do so, subject to the following conditions:
1447d37dd9SJuan Quintela  *
1547d37dd9SJuan Quintela  * The above copyright notice and this permission notice shall be included in
1647d37dd9SJuan Quintela  * all copies or substantial portions of the Software.
1747d37dd9SJuan Quintela  *
1847d37dd9SJuan Quintela  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1947d37dd9SJuan Quintela  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
2047d37dd9SJuan Quintela  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
2147d37dd9SJuan Quintela  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
2247d37dd9SJuan Quintela  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
2347d37dd9SJuan Quintela  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
2447d37dd9SJuan Quintela  * THE SOFTWARE.
2547d37dd9SJuan Quintela  */
2647df5154SPeter Maydell #include "qemu/osdep.h"
2783c9f4caSPaolo Bonzini #include "hw/hw.h"
2828ecbaeeSPaolo Bonzini #include "ui/console.h"
2983c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
3047b43a1fSPaolo Bonzini #include "vga_int.h"
3128ecbaeeSPaolo Bonzini #include "ui/pixel_ops.h"
321de7afc9SPaolo Bonzini #include "qemu/timer.h"
3383c9f4caSPaolo Bonzini #include "hw/loader.h"
3447d37dd9SJuan Quintela 
35803ff052SGerd Hoffmann #define PCI_VGA_IOPORT_OFFSET 0x400
36803ff052SGerd Hoffmann #define PCI_VGA_IOPORT_SIZE   (0x3e0 - 0x3c0)
37803ff052SGerd Hoffmann #define PCI_VGA_BOCHS_OFFSET  0x500
38803ff052SGerd Hoffmann #define PCI_VGA_BOCHS_SIZE    (0x0b * 2)
39b5682aa4SGerd Hoffmann #define PCI_VGA_QEXT_OFFSET   0x600
40b5682aa4SGerd Hoffmann #define PCI_VGA_QEXT_SIZE     (2 * 4)
41803ff052SGerd Hoffmann #define PCI_VGA_MMIO_SIZE     0x1000
42803ff052SGerd Hoffmann 
43b5682aa4SGerd Hoffmann #define PCI_VGA_QEXT_REG_SIZE         (0 * 4)
44b5682aa4SGerd Hoffmann #define PCI_VGA_QEXT_REG_BYTEORDER    (1 * 4)
45b5682aa4SGerd Hoffmann #define  PCI_VGA_QEXT_LITTLE_ENDIAN   0x1e1e1e1e
46b5682aa4SGerd Hoffmann #define  PCI_VGA_QEXT_BIG_ENDIAN      0xbebebebe
47b5682aa4SGerd Hoffmann 
48803ff052SGerd Hoffmann enum vga_pci_flags {
49803ff052SGerd Hoffmann     PCI_VGA_FLAG_ENABLE_MMIO = 1,
50b5682aa4SGerd Hoffmann     PCI_VGA_FLAG_ENABLE_QEXT = 2,
51803ff052SGerd Hoffmann };
52803ff052SGerd Hoffmann 
5347d37dd9SJuan Quintela typedef struct PCIVGAState {
5447d37dd9SJuan Quintela     PCIDevice dev;
5547d37dd9SJuan Quintela     VGACommonState vga;
56803ff052SGerd Hoffmann     uint32_t flags;
57803ff052SGerd Hoffmann     MemoryRegion mmio;
58220869e1SGerd Hoffmann     MemoryRegion mrs[3];
5947d37dd9SJuan Quintela } PCIVGAState;
6047d37dd9SJuan Quintela 
61176c324fSGonglei #define TYPE_PCI_VGA "pci-vga"
62176c324fSGonglei #define PCI_VGA(obj) OBJECT_CHECK(PCIVGAState, (obj), TYPE_PCI_VGA)
63176c324fSGonglei 
64a4f9631cSJuan Quintela static const VMStateDescription vmstate_vga_pci = {
65a4f9631cSJuan Quintela     .name = "vga",
66a4f9631cSJuan Quintela     .version_id = 2,
67a4f9631cSJuan Quintela     .minimum_version_id = 2,
68a4f9631cSJuan Quintela     .fields = (VMStateField[]) {
69a4f9631cSJuan Quintela         VMSTATE_PCI_DEVICE(dev, PCIVGAState),
70a4f9631cSJuan Quintela         VMSTATE_STRUCT(vga, PCIVGAState, 0, vmstate_vga_common, VGACommonState),
71a4f9631cSJuan Quintela         VMSTATE_END_OF_LIST()
7247d37dd9SJuan Quintela     }
73a4f9631cSJuan Quintela };
7447d37dd9SJuan Quintela 
75a8170e5eSAvi Kivity static uint64_t pci_vga_ioport_read(void *ptr, hwaddr addr,
76803ff052SGerd Hoffmann                                     unsigned size)
77803ff052SGerd Hoffmann {
78cf45ec6aSGerd Hoffmann     VGACommonState *s = ptr;
79803ff052SGerd Hoffmann     uint64_t ret = 0;
80803ff052SGerd Hoffmann 
81803ff052SGerd Hoffmann     switch (size) {
82803ff052SGerd Hoffmann     case 1:
83cf45ec6aSGerd Hoffmann         ret = vga_ioport_read(s, addr + 0x3c0);
84803ff052SGerd Hoffmann         break;
85803ff052SGerd Hoffmann     case 2:
86cf45ec6aSGerd Hoffmann         ret  = vga_ioport_read(s, addr + 0x3c0);
87cf45ec6aSGerd Hoffmann         ret |= vga_ioport_read(s, addr + 0x3c1) << 8;
88803ff052SGerd Hoffmann         break;
89803ff052SGerd Hoffmann     }
90803ff052SGerd Hoffmann     return ret;
91803ff052SGerd Hoffmann }
92803ff052SGerd Hoffmann 
93a8170e5eSAvi Kivity static void pci_vga_ioport_write(void *ptr, hwaddr addr,
94803ff052SGerd Hoffmann                                  uint64_t val, unsigned size)
95803ff052SGerd Hoffmann {
96cf45ec6aSGerd Hoffmann     VGACommonState *s = ptr;
97c96c53b5SGerd Hoffmann 
98803ff052SGerd Hoffmann     switch (size) {
99803ff052SGerd Hoffmann     case 1:
100cf45ec6aSGerd Hoffmann         vga_ioport_write(s, addr + 0x3c0, val);
101803ff052SGerd Hoffmann         break;
102803ff052SGerd Hoffmann     case 2:
103803ff052SGerd Hoffmann         /*
104803ff052SGerd Hoffmann          * Update bytes in little endian order.  Allows to update
105803ff052SGerd Hoffmann          * indexed registers with a single word write because the
106803ff052SGerd Hoffmann          * index byte is updated first.
107803ff052SGerd Hoffmann          */
108cf45ec6aSGerd Hoffmann         vga_ioport_write(s, addr + 0x3c0, val & 0xff);
109cf45ec6aSGerd Hoffmann         vga_ioport_write(s, addr + 0x3c1, (val >> 8) & 0xff);
110803ff052SGerd Hoffmann         break;
111803ff052SGerd Hoffmann     }
112803ff052SGerd Hoffmann }
113803ff052SGerd Hoffmann 
114803ff052SGerd Hoffmann static const MemoryRegionOps pci_vga_ioport_ops = {
115803ff052SGerd Hoffmann     .read = pci_vga_ioport_read,
116803ff052SGerd Hoffmann     .write = pci_vga_ioport_write,
117803ff052SGerd Hoffmann     .valid.min_access_size = 1,
118803ff052SGerd Hoffmann     .valid.max_access_size = 4,
119803ff052SGerd Hoffmann     .impl.min_access_size = 1,
120803ff052SGerd Hoffmann     .impl.max_access_size = 2,
121803ff052SGerd Hoffmann     .endianness = DEVICE_LITTLE_ENDIAN,
122803ff052SGerd Hoffmann };
123803ff052SGerd Hoffmann 
124a8170e5eSAvi Kivity static uint64_t pci_vga_bochs_read(void *ptr, hwaddr addr,
125803ff052SGerd Hoffmann                                    unsigned size)
126803ff052SGerd Hoffmann {
127cf45ec6aSGerd Hoffmann     VGACommonState *s = ptr;
128803ff052SGerd Hoffmann     int index = addr >> 1;
129803ff052SGerd Hoffmann 
130cf45ec6aSGerd Hoffmann     vbe_ioport_write_index(s, 0, index);
131cf45ec6aSGerd Hoffmann     return vbe_ioport_read_data(s, 0);
132803ff052SGerd Hoffmann }
133803ff052SGerd Hoffmann 
134a8170e5eSAvi Kivity static void pci_vga_bochs_write(void *ptr, hwaddr addr,
135803ff052SGerd Hoffmann                                 uint64_t val, unsigned size)
136803ff052SGerd Hoffmann {
137cf45ec6aSGerd Hoffmann     VGACommonState *s = ptr;
138803ff052SGerd Hoffmann     int index = addr >> 1;
139803ff052SGerd Hoffmann 
140cf45ec6aSGerd Hoffmann     vbe_ioport_write_index(s, 0, index);
141cf45ec6aSGerd Hoffmann     vbe_ioport_write_data(s, 0, val);
142803ff052SGerd Hoffmann }
143803ff052SGerd Hoffmann 
144803ff052SGerd Hoffmann static const MemoryRegionOps pci_vga_bochs_ops = {
145803ff052SGerd Hoffmann     .read = pci_vga_bochs_read,
146803ff052SGerd Hoffmann     .write = pci_vga_bochs_write,
147803ff052SGerd Hoffmann     .valid.min_access_size = 1,
148803ff052SGerd Hoffmann     .valid.max_access_size = 4,
149803ff052SGerd Hoffmann     .impl.min_access_size = 2,
150803ff052SGerd Hoffmann     .impl.max_access_size = 2,
151803ff052SGerd Hoffmann     .endianness = DEVICE_LITTLE_ENDIAN,
152803ff052SGerd Hoffmann };
153803ff052SGerd Hoffmann 
154b5682aa4SGerd Hoffmann static uint64_t pci_vga_qext_read(void *ptr, hwaddr addr, unsigned size)
155b5682aa4SGerd Hoffmann {
156cf45ec6aSGerd Hoffmann     VGACommonState *s = ptr;
157b5682aa4SGerd Hoffmann 
158b5682aa4SGerd Hoffmann     switch (addr) {
159b5682aa4SGerd Hoffmann     case PCI_VGA_QEXT_REG_SIZE:
160b5682aa4SGerd Hoffmann         return PCI_VGA_QEXT_SIZE;
161b5682aa4SGerd Hoffmann     case PCI_VGA_QEXT_REG_BYTEORDER:
162cf45ec6aSGerd Hoffmann         return s->big_endian_fb ?
163b5682aa4SGerd Hoffmann             PCI_VGA_QEXT_BIG_ENDIAN : PCI_VGA_QEXT_LITTLE_ENDIAN;
164b5682aa4SGerd Hoffmann     default:
165b5682aa4SGerd Hoffmann         return 0;
166b5682aa4SGerd Hoffmann     }
167b5682aa4SGerd Hoffmann }
168b5682aa4SGerd Hoffmann 
169b5682aa4SGerd Hoffmann static void pci_vga_qext_write(void *ptr, hwaddr addr,
170b5682aa4SGerd Hoffmann                                uint64_t val, unsigned size)
171b5682aa4SGerd Hoffmann {
172cf45ec6aSGerd Hoffmann     VGACommonState *s = ptr;
173b5682aa4SGerd Hoffmann 
174b5682aa4SGerd Hoffmann     switch (addr) {
175b5682aa4SGerd Hoffmann     case PCI_VGA_QEXT_REG_BYTEORDER:
176b5682aa4SGerd Hoffmann         if (val == PCI_VGA_QEXT_BIG_ENDIAN) {
177cf45ec6aSGerd Hoffmann             s->big_endian_fb = true;
178b5682aa4SGerd Hoffmann         }
179b5682aa4SGerd Hoffmann         if (val == PCI_VGA_QEXT_LITTLE_ENDIAN) {
180cf45ec6aSGerd Hoffmann             s->big_endian_fb = false;
181b5682aa4SGerd Hoffmann         }
182b5682aa4SGerd Hoffmann         break;
183b5682aa4SGerd Hoffmann     }
184b5682aa4SGerd Hoffmann }
185b5682aa4SGerd Hoffmann 
1863c2784fcSDavid Gibson static bool vga_get_big_endian_fb(Object *obj, Error **errp)
1873c2784fcSDavid Gibson {
188176c324fSGonglei     PCIVGAState *d = PCI_VGA(PCI_DEVICE(obj));
1893c2784fcSDavid Gibson 
1903c2784fcSDavid Gibson     return d->vga.big_endian_fb;
1913c2784fcSDavid Gibson }
1923c2784fcSDavid Gibson 
1933c2784fcSDavid Gibson static void vga_set_big_endian_fb(Object *obj, bool value, Error **errp)
1943c2784fcSDavid Gibson {
195176c324fSGonglei     PCIVGAState *d = PCI_VGA(PCI_DEVICE(obj));
1963c2784fcSDavid Gibson 
1973c2784fcSDavid Gibson     d->vga.big_endian_fb = value;
1983c2784fcSDavid Gibson }
1993c2784fcSDavid Gibson 
200b5682aa4SGerd Hoffmann static const MemoryRegionOps pci_vga_qext_ops = {
201b5682aa4SGerd Hoffmann     .read = pci_vga_qext_read,
202b5682aa4SGerd Hoffmann     .write = pci_vga_qext_write,
203b5682aa4SGerd Hoffmann     .valid.min_access_size = 4,
204b5682aa4SGerd Hoffmann     .valid.max_access_size = 4,
205b5682aa4SGerd Hoffmann     .endianness = DEVICE_LITTLE_ENDIAN,
206b5682aa4SGerd Hoffmann };
207b5682aa4SGerd Hoffmann 
208c5d4dac8SGerd Hoffmann void pci_std_vga_mmio_region_init(VGACommonState *s,
209220869e1SGerd Hoffmann                                   MemoryRegion *parent,
210220869e1SGerd Hoffmann                                   MemoryRegion *subs,
211220869e1SGerd Hoffmann                                   bool qext)
212220869e1SGerd Hoffmann {
213220869e1SGerd Hoffmann     memory_region_init_io(&subs[0], NULL, &pci_vga_ioport_ops, s,
214220869e1SGerd Hoffmann                           "vga ioports remapped", PCI_VGA_IOPORT_SIZE);
215220869e1SGerd Hoffmann     memory_region_add_subregion(parent, PCI_VGA_IOPORT_OFFSET,
216220869e1SGerd Hoffmann                                 &subs[0]);
217220869e1SGerd Hoffmann 
218220869e1SGerd Hoffmann     memory_region_init_io(&subs[1], NULL, &pci_vga_bochs_ops, s,
219220869e1SGerd Hoffmann                           "bochs dispi interface", PCI_VGA_BOCHS_SIZE);
220220869e1SGerd Hoffmann     memory_region_add_subregion(parent, PCI_VGA_BOCHS_OFFSET,
221220869e1SGerd Hoffmann                                 &subs[1]);
222220869e1SGerd Hoffmann 
223220869e1SGerd Hoffmann     if (qext) {
224220869e1SGerd Hoffmann         memory_region_init_io(&subs[2], NULL, &pci_vga_qext_ops, s,
225220869e1SGerd Hoffmann                               "qemu extended regs", PCI_VGA_QEXT_SIZE);
226220869e1SGerd Hoffmann         memory_region_add_subregion(parent, PCI_VGA_QEXT_OFFSET,
227220869e1SGerd Hoffmann                                     &subs[2]);
228220869e1SGerd Hoffmann     }
229220869e1SGerd Hoffmann }
230220869e1SGerd Hoffmann 
2319af21dbeSMarkus Armbruster static void pci_std_vga_realize(PCIDevice *dev, Error **errp)
23247d37dd9SJuan Quintela {
233176c324fSGonglei     PCIVGAState *d = PCI_VGA(dev);
23447d37dd9SJuan Quintela     VGACommonState *s = &d->vga;
235220869e1SGerd Hoffmann     bool qext = false;
23647d37dd9SJuan Quintela 
2370d0302e2SGerd Hoffmann     /* vga + console init */
238e2bbfc8eSGerd Hoffmann     vga_common_init(s, OBJECT(dev), true);
239712f0cc7SPaolo Bonzini     vga_init(s, OBJECT(dev), pci_address_space(dev), pci_address_space_io(dev),
240712f0cc7SPaolo Bonzini              true);
24147d37dd9SJuan Quintela 
2425643706aSGerd Hoffmann     s->con = graphic_console_init(DEVICE(dev), 0, s->hw_ops, s);
24347d37dd9SJuan Quintela 
24447d37dd9SJuan Quintela     /* XXX: VGA_RAM_SIZE must be a power of two */
245e824b2ccSAvi Kivity     pci_register_bar(&d->dev, 0, PCI_BASE_ADDRESS_MEM_PREFETCH, &s->vram);
24647d37dd9SJuan Quintela 
247803ff052SGerd Hoffmann     /* mmio bar for vga register access */
248803ff052SGerd Hoffmann     if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_MMIO)) {
2492c9b15caSPaolo Bonzini         memory_region_init(&d->mmio, NULL, "vga.mmio", 4096);
250b5682aa4SGerd Hoffmann 
251b5682aa4SGerd Hoffmann         if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_QEXT)) {
252220869e1SGerd Hoffmann             qext = true;
253b5682aa4SGerd Hoffmann             pci_set_byte(&d->dev.config[PCI_REVISION_ID], 2);
254b5682aa4SGerd Hoffmann         }
255220869e1SGerd Hoffmann         pci_std_vga_mmio_region_init(s, &d->mmio, d->mrs, qext);
256b5682aa4SGerd Hoffmann 
257803ff052SGerd Hoffmann         pci_register_bar(&d->dev, 2, PCI_BASE_ADDRESS_SPACE_MEMORY, &d->mmio);
258803ff052SGerd Hoffmann     }
259803ff052SGerd Hoffmann 
260281a26b1SGerd Hoffmann     if (!dev->rom_bar) {
261281a26b1SGerd Hoffmann         /* compatibility with pc-0.13 and older */
26283118327SPaolo Bonzini         vga_init_vbe(s, OBJECT(dev), pci_address_space(dev));
263281a26b1SGerd Hoffmann     }
26447d37dd9SJuan Quintela }
26547d37dd9SJuan Quintela 
2663c2784fcSDavid Gibson static void pci_std_vga_init(Object *obj)
2673c2784fcSDavid Gibson {
2683c2784fcSDavid Gibson     /* Expose framebuffer byteorder via QOM */
2693c2784fcSDavid Gibson     object_property_add_bool(obj, "big-endian-framebuffer",
2703c2784fcSDavid Gibson                              vga_get_big_endian_fb, vga_set_big_endian_fb, NULL);
2713c2784fcSDavid Gibson }
2723c2784fcSDavid Gibson 
2739af21dbeSMarkus Armbruster static void pci_secondary_vga_realize(PCIDevice *dev, Error **errp)
27463e3e24dSGerd Hoffmann {
275176c324fSGonglei     PCIVGAState *d = PCI_VGA(dev);
27663e3e24dSGerd Hoffmann     VGACommonState *s = &d->vga;
277220869e1SGerd Hoffmann     bool qext = false;
27863e3e24dSGerd Hoffmann 
27963e3e24dSGerd Hoffmann     /* vga + console init */
28063e3e24dSGerd Hoffmann     vga_common_init(s, OBJECT(dev), false);
28163e3e24dSGerd Hoffmann     s->con = graphic_console_init(DEVICE(dev), 0, s->hw_ops, s);
28263e3e24dSGerd Hoffmann 
28363e3e24dSGerd Hoffmann     /* mmio bar */
28463e3e24dSGerd Hoffmann     memory_region_init(&d->mmio, OBJECT(dev), "vga.mmio", 4096);
28563e3e24dSGerd Hoffmann 
286b5682aa4SGerd Hoffmann     if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_QEXT)) {
287220869e1SGerd Hoffmann         qext = true;
288b5682aa4SGerd Hoffmann         pci_set_byte(&d->dev.config[PCI_REVISION_ID], 2);
289b5682aa4SGerd Hoffmann     }
290220869e1SGerd Hoffmann     pci_std_vga_mmio_region_init(s, &d->mmio, d->mrs, qext);
291b5682aa4SGerd Hoffmann 
29263e3e24dSGerd Hoffmann     pci_register_bar(&d->dev, 0, PCI_BASE_ADDRESS_MEM_PREFETCH, &s->vram);
29363e3e24dSGerd Hoffmann     pci_register_bar(&d->dev, 2, PCI_BASE_ADDRESS_SPACE_MEMORY, &d->mmio);
2943c2784fcSDavid Gibson }
29563e3e24dSGerd Hoffmann 
2963c2784fcSDavid Gibson static void pci_secondary_vga_init(Object *obj)
2973c2784fcSDavid Gibson {
2983c2784fcSDavid Gibson     /* Expose framebuffer byteorder via QOM */
2993c2784fcSDavid Gibson     object_property_add_bool(obj, "big-endian-framebuffer",
3003c2784fcSDavid Gibson                              vga_get_big_endian_fb, vga_set_big_endian_fb, NULL);
30163e3e24dSGerd Hoffmann }
30263e3e24dSGerd Hoffmann 
30363e3e24dSGerd Hoffmann static void pci_secondary_vga_reset(DeviceState *dev)
30463e3e24dSGerd Hoffmann {
305176c324fSGonglei     PCIVGAState *d = PCI_VGA(PCI_DEVICE(dev));
30663e3e24dSGerd Hoffmann     vga_common_reset(&d->vga);
30763e3e24dSGerd Hoffmann }
30863e3e24dSGerd Hoffmann 
3094a1e244eSGerd Hoffmann static Property vga_pci_properties[] = {
3109e56edcfSGerd Hoffmann     DEFINE_PROP_UINT32("vgamem_mb", PCIVGAState, vga.vram_size_mb, 16),
311803ff052SGerd Hoffmann     DEFINE_PROP_BIT("mmio", PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_MMIO, true),
312b5682aa4SGerd Hoffmann     DEFINE_PROP_BIT("qemu-extended-regs",
313b5682aa4SGerd Hoffmann                     PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_QEXT, true),
3144a1e244eSGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
3154a1e244eSGerd Hoffmann };
3164a1e244eSGerd Hoffmann 
31763e3e24dSGerd Hoffmann static Property secondary_pci_properties[] = {
31863e3e24dSGerd Hoffmann     DEFINE_PROP_UINT32("vgamem_mb", PCIVGAState, vga.vram_size_mb, 16),
319b5682aa4SGerd Hoffmann     DEFINE_PROP_BIT("qemu-extended-regs",
320b5682aa4SGerd Hoffmann                     PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_QEXT, true),
32163e3e24dSGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
32263e3e24dSGerd Hoffmann };
32363e3e24dSGerd Hoffmann 
324176c324fSGonglei static void vga_pci_class_init(ObjectClass *klass, void *data)
325176c324fSGonglei {
326176c324fSGonglei     DeviceClass *dc = DEVICE_CLASS(klass);
327176c324fSGonglei     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
328176c324fSGonglei 
329176c324fSGonglei     k->vendor_id = PCI_VENDOR_ID_QEMU;
330176c324fSGonglei     k->device_id = PCI_DEVICE_ID_QEMU_VGA;
331176c324fSGonglei     dc->vmsd = &vmstate_vga_pci;
332176c324fSGonglei     set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories);
333176c324fSGonglei }
334176c324fSGonglei 
335176c324fSGonglei static const TypeInfo vga_pci_type_info = {
336176c324fSGonglei     .name = TYPE_PCI_VGA,
337176c324fSGonglei     .parent = TYPE_PCI_DEVICE,
338176c324fSGonglei     .instance_size = sizeof(PCIVGAState),
339176c324fSGonglei     .abstract = true,
340176c324fSGonglei     .class_init = vga_pci_class_init,
341*fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
342*fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
343*fd3b02c8SEduardo Habkost         { },
344*fd3b02c8SEduardo Habkost     },
345176c324fSGonglei };
346176c324fSGonglei 
34740021f08SAnthony Liguori static void vga_class_init(ObjectClass *klass, void *data)
34840021f08SAnthony Liguori {
34939bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
35040021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
35132902772SIsaku Yamahata 
3529af21dbeSMarkus Armbruster     k->realize = pci_std_vga_realize;
35340021f08SAnthony Liguori     k->romfile = "vgabios-stdvga.bin";
35440021f08SAnthony Liguori     k->class_id = PCI_CLASS_DISPLAY_VGA;
3554a1e244eSGerd Hoffmann     dc->props = vga_pci_properties;
3562897ae02SIgor Mammedov     dc->hotpluggable = false;
35740021f08SAnthony Liguori }
35840021f08SAnthony Liguori 
35963e3e24dSGerd Hoffmann static void secondary_class_init(ObjectClass *klass, void *data)
36063e3e24dSGerd Hoffmann {
36163e3e24dSGerd Hoffmann     DeviceClass *dc = DEVICE_CLASS(klass);
36263e3e24dSGerd Hoffmann     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
36363e3e24dSGerd Hoffmann 
3649af21dbeSMarkus Armbruster     k->realize = pci_secondary_vga_realize;
36563e3e24dSGerd Hoffmann     k->class_id = PCI_CLASS_DISPLAY_OTHER;
36663e3e24dSGerd Hoffmann     dc->props = secondary_pci_properties;
36763e3e24dSGerd Hoffmann     dc->reset = pci_secondary_vga_reset;
36863e3e24dSGerd Hoffmann }
36963e3e24dSGerd Hoffmann 
3708c43a6f0SAndreas Färber static const TypeInfo vga_info = {
37140021f08SAnthony Liguori     .name          = "VGA",
372176c324fSGonglei     .parent        = TYPE_PCI_VGA,
3733c2784fcSDavid Gibson     .instance_init = pci_std_vga_init,
37440021f08SAnthony Liguori     .class_init    = vga_class_init,
37547d37dd9SJuan Quintela };
37647d37dd9SJuan Quintela 
37763e3e24dSGerd Hoffmann static const TypeInfo secondary_info = {
37863e3e24dSGerd Hoffmann     .name          = "secondary-vga",
379176c324fSGonglei     .parent        = TYPE_PCI_VGA,
3803c2784fcSDavid Gibson     .instance_init = pci_secondary_vga_init,
38163e3e24dSGerd Hoffmann     .class_init    = secondary_class_init,
38263e3e24dSGerd Hoffmann };
38363e3e24dSGerd Hoffmann 
38483f7d43aSAndreas Färber static void vga_register_types(void)
38547d37dd9SJuan Quintela {
386176c324fSGonglei     type_register_static(&vga_pci_type_info);
38739bffca2SAnthony Liguori     type_register_static(&vga_info);
38863e3e24dSGerd Hoffmann     type_register_static(&secondary_info);
38947d37dd9SJuan Quintela }
39083f7d43aSAndreas Färber 
39183f7d43aSAndreas Färber type_init(vga_register_types)
392