xref: /qemu/hw/display/vga-pci.c (revision fc70514ccfde4c55ccc2a8e66ed2f2e4194b17b2)
147d37dd9SJuan Quintela /*
247d37dd9SJuan Quintela  * QEMU PCI VGA Emulator.
347d37dd9SJuan Quintela  *
4cc228248SGerd Hoffmann  * see docs/specs/standard-vga.txt for virtual hardware specs.
5cc228248SGerd Hoffmann  *
647d37dd9SJuan Quintela  * Copyright (c) 2003 Fabrice Bellard
747d37dd9SJuan Quintela  *
847d37dd9SJuan Quintela  * Permission is hereby granted, free of charge, to any person obtaining a copy
947d37dd9SJuan Quintela  * of this software and associated documentation files (the "Software"), to deal
1047d37dd9SJuan Quintela  * in the Software without restriction, including without limitation the rights
1147d37dd9SJuan Quintela  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
1247d37dd9SJuan Quintela  * copies of the Software, and to permit persons to whom the Software is
1347d37dd9SJuan Quintela  * furnished to do so, subject to the following conditions:
1447d37dd9SJuan Quintela  *
1547d37dd9SJuan Quintela  * The above copyright notice and this permission notice shall be included in
1647d37dd9SJuan Quintela  * all copies or substantial portions of the Software.
1747d37dd9SJuan Quintela  *
1847d37dd9SJuan Quintela  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1947d37dd9SJuan Quintela  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
2047d37dd9SJuan Quintela  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
2147d37dd9SJuan Quintela  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
2247d37dd9SJuan Quintela  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
2347d37dd9SJuan Quintela  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
2447d37dd9SJuan Quintela  * THE SOFTWARE.
2547d37dd9SJuan Quintela  */
2647df5154SPeter Maydell #include "qemu/osdep.h"
2783c9f4caSPaolo Bonzini #include "hw/hw.h"
2883c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
2947b43a1fSPaolo Bonzini #include "vga_int.h"
3028ecbaeeSPaolo Bonzini #include "ui/pixel_ops.h"
311de7afc9SPaolo Bonzini #include "qemu/timer.h"
3283c9f4caSPaolo Bonzini #include "hw/loader.h"
3347d37dd9SJuan Quintela 
34803ff052SGerd Hoffmann #define PCI_VGA_IOPORT_OFFSET 0x400
35803ff052SGerd Hoffmann #define PCI_VGA_IOPORT_SIZE   (0x3e0 - 0x3c0)
36803ff052SGerd Hoffmann #define PCI_VGA_BOCHS_OFFSET  0x500
37803ff052SGerd Hoffmann #define PCI_VGA_BOCHS_SIZE    (0x0b * 2)
38b5682aa4SGerd Hoffmann #define PCI_VGA_QEXT_OFFSET   0x600
39b5682aa4SGerd Hoffmann #define PCI_VGA_QEXT_SIZE     (2 * 4)
40803ff052SGerd Hoffmann #define PCI_VGA_MMIO_SIZE     0x1000
41803ff052SGerd Hoffmann 
42b5682aa4SGerd Hoffmann #define PCI_VGA_QEXT_REG_SIZE         (0 * 4)
43b5682aa4SGerd Hoffmann #define PCI_VGA_QEXT_REG_BYTEORDER    (1 * 4)
44b5682aa4SGerd Hoffmann #define  PCI_VGA_QEXT_LITTLE_ENDIAN   0x1e1e1e1e
45b5682aa4SGerd Hoffmann #define  PCI_VGA_QEXT_BIG_ENDIAN      0xbebebebe
46b5682aa4SGerd Hoffmann 
47803ff052SGerd Hoffmann enum vga_pci_flags {
48803ff052SGerd Hoffmann     PCI_VGA_FLAG_ENABLE_MMIO = 1,
49b5682aa4SGerd Hoffmann     PCI_VGA_FLAG_ENABLE_QEXT = 2,
50803ff052SGerd Hoffmann };
51803ff052SGerd Hoffmann 
5247d37dd9SJuan Quintela typedef struct PCIVGAState {
5347d37dd9SJuan Quintela     PCIDevice dev;
5447d37dd9SJuan Quintela     VGACommonState vga;
55803ff052SGerd Hoffmann     uint32_t flags;
56803ff052SGerd Hoffmann     MemoryRegion mmio;
57220869e1SGerd Hoffmann     MemoryRegion mrs[3];
5847d37dd9SJuan Quintela } PCIVGAState;
5947d37dd9SJuan Quintela 
60176c324fSGonglei #define TYPE_PCI_VGA "pci-vga"
61176c324fSGonglei #define PCI_VGA(obj) OBJECT_CHECK(PCIVGAState, (obj), TYPE_PCI_VGA)
62176c324fSGonglei 
63a4f9631cSJuan Quintela static const VMStateDescription vmstate_vga_pci = {
64a4f9631cSJuan Quintela     .name = "vga",
65a4f9631cSJuan Quintela     .version_id = 2,
66a4f9631cSJuan Quintela     .minimum_version_id = 2,
67a4f9631cSJuan Quintela     .fields = (VMStateField[]) {
68a4f9631cSJuan Quintela         VMSTATE_PCI_DEVICE(dev, PCIVGAState),
69a4f9631cSJuan Quintela         VMSTATE_STRUCT(vga, PCIVGAState, 0, vmstate_vga_common, VGACommonState),
70a4f9631cSJuan Quintela         VMSTATE_END_OF_LIST()
7147d37dd9SJuan Quintela     }
72a4f9631cSJuan Quintela };
7347d37dd9SJuan Quintela 
74a8170e5eSAvi Kivity static uint64_t pci_vga_ioport_read(void *ptr, hwaddr addr,
75803ff052SGerd Hoffmann                                     unsigned size)
76803ff052SGerd Hoffmann {
77cf45ec6aSGerd Hoffmann     VGACommonState *s = ptr;
78803ff052SGerd Hoffmann     uint64_t ret = 0;
79803ff052SGerd Hoffmann 
80803ff052SGerd Hoffmann     switch (size) {
81803ff052SGerd Hoffmann     case 1:
82cf45ec6aSGerd Hoffmann         ret = vga_ioport_read(s, addr + 0x3c0);
83803ff052SGerd Hoffmann         break;
84803ff052SGerd Hoffmann     case 2:
85cf45ec6aSGerd Hoffmann         ret  = vga_ioport_read(s, addr + 0x3c0);
86cf45ec6aSGerd Hoffmann         ret |= vga_ioport_read(s, addr + 0x3c1) << 8;
87803ff052SGerd Hoffmann         break;
88803ff052SGerd Hoffmann     }
89803ff052SGerd Hoffmann     return ret;
90803ff052SGerd Hoffmann }
91803ff052SGerd Hoffmann 
92a8170e5eSAvi Kivity static void pci_vga_ioport_write(void *ptr, hwaddr addr,
93803ff052SGerd Hoffmann                                  uint64_t val, unsigned size)
94803ff052SGerd Hoffmann {
95cf45ec6aSGerd Hoffmann     VGACommonState *s = ptr;
96c96c53b5SGerd Hoffmann 
97803ff052SGerd Hoffmann     switch (size) {
98803ff052SGerd Hoffmann     case 1:
99cf45ec6aSGerd Hoffmann         vga_ioport_write(s, addr + 0x3c0, val);
100803ff052SGerd Hoffmann         break;
101803ff052SGerd Hoffmann     case 2:
102803ff052SGerd Hoffmann         /*
103803ff052SGerd Hoffmann          * Update bytes in little endian order.  Allows to update
104803ff052SGerd Hoffmann          * indexed registers with a single word write because the
105803ff052SGerd Hoffmann          * index byte is updated first.
106803ff052SGerd Hoffmann          */
107cf45ec6aSGerd Hoffmann         vga_ioport_write(s, addr + 0x3c0, val & 0xff);
108cf45ec6aSGerd Hoffmann         vga_ioport_write(s, addr + 0x3c1, (val >> 8) & 0xff);
109803ff052SGerd Hoffmann         break;
110803ff052SGerd Hoffmann     }
111803ff052SGerd Hoffmann }
112803ff052SGerd Hoffmann 
113803ff052SGerd Hoffmann static const MemoryRegionOps pci_vga_ioport_ops = {
114803ff052SGerd Hoffmann     .read = pci_vga_ioport_read,
115803ff052SGerd Hoffmann     .write = pci_vga_ioport_write,
116803ff052SGerd Hoffmann     .valid.min_access_size = 1,
117803ff052SGerd Hoffmann     .valid.max_access_size = 4,
118803ff052SGerd Hoffmann     .impl.min_access_size = 1,
119803ff052SGerd Hoffmann     .impl.max_access_size = 2,
120803ff052SGerd Hoffmann     .endianness = DEVICE_LITTLE_ENDIAN,
121803ff052SGerd Hoffmann };
122803ff052SGerd Hoffmann 
123a8170e5eSAvi Kivity static uint64_t pci_vga_bochs_read(void *ptr, hwaddr addr,
124803ff052SGerd Hoffmann                                    unsigned size)
125803ff052SGerd Hoffmann {
126cf45ec6aSGerd Hoffmann     VGACommonState *s = ptr;
127803ff052SGerd Hoffmann     int index = addr >> 1;
128803ff052SGerd Hoffmann 
129cf45ec6aSGerd Hoffmann     vbe_ioport_write_index(s, 0, index);
130cf45ec6aSGerd Hoffmann     return vbe_ioport_read_data(s, 0);
131803ff052SGerd Hoffmann }
132803ff052SGerd Hoffmann 
133a8170e5eSAvi Kivity static void pci_vga_bochs_write(void *ptr, hwaddr addr,
134803ff052SGerd Hoffmann                                 uint64_t val, unsigned size)
135803ff052SGerd Hoffmann {
136cf45ec6aSGerd Hoffmann     VGACommonState *s = ptr;
137803ff052SGerd Hoffmann     int index = addr >> 1;
138803ff052SGerd Hoffmann 
139cf45ec6aSGerd Hoffmann     vbe_ioport_write_index(s, 0, index);
140cf45ec6aSGerd Hoffmann     vbe_ioport_write_data(s, 0, val);
141803ff052SGerd Hoffmann }
142803ff052SGerd Hoffmann 
143803ff052SGerd Hoffmann static const MemoryRegionOps pci_vga_bochs_ops = {
144803ff052SGerd Hoffmann     .read = pci_vga_bochs_read,
145803ff052SGerd Hoffmann     .write = pci_vga_bochs_write,
146803ff052SGerd Hoffmann     .valid.min_access_size = 1,
147803ff052SGerd Hoffmann     .valid.max_access_size = 4,
148803ff052SGerd Hoffmann     .impl.min_access_size = 2,
149803ff052SGerd Hoffmann     .impl.max_access_size = 2,
150803ff052SGerd Hoffmann     .endianness = DEVICE_LITTLE_ENDIAN,
151803ff052SGerd Hoffmann };
152803ff052SGerd Hoffmann 
153b5682aa4SGerd Hoffmann static uint64_t pci_vga_qext_read(void *ptr, hwaddr addr, unsigned size)
154b5682aa4SGerd Hoffmann {
155cf45ec6aSGerd Hoffmann     VGACommonState *s = ptr;
156b5682aa4SGerd Hoffmann 
157b5682aa4SGerd Hoffmann     switch (addr) {
158b5682aa4SGerd Hoffmann     case PCI_VGA_QEXT_REG_SIZE:
159b5682aa4SGerd Hoffmann         return PCI_VGA_QEXT_SIZE;
160b5682aa4SGerd Hoffmann     case PCI_VGA_QEXT_REG_BYTEORDER:
161cf45ec6aSGerd Hoffmann         return s->big_endian_fb ?
162b5682aa4SGerd Hoffmann             PCI_VGA_QEXT_BIG_ENDIAN : PCI_VGA_QEXT_LITTLE_ENDIAN;
163b5682aa4SGerd Hoffmann     default:
164b5682aa4SGerd Hoffmann         return 0;
165b5682aa4SGerd Hoffmann     }
166b5682aa4SGerd Hoffmann }
167b5682aa4SGerd Hoffmann 
168b5682aa4SGerd Hoffmann static void pci_vga_qext_write(void *ptr, hwaddr addr,
169b5682aa4SGerd Hoffmann                                uint64_t val, unsigned size)
170b5682aa4SGerd Hoffmann {
171cf45ec6aSGerd Hoffmann     VGACommonState *s = ptr;
172b5682aa4SGerd Hoffmann 
173b5682aa4SGerd Hoffmann     switch (addr) {
174b5682aa4SGerd Hoffmann     case PCI_VGA_QEXT_REG_BYTEORDER:
175b5682aa4SGerd Hoffmann         if (val == PCI_VGA_QEXT_BIG_ENDIAN) {
176cf45ec6aSGerd Hoffmann             s->big_endian_fb = true;
177b5682aa4SGerd Hoffmann         }
178b5682aa4SGerd Hoffmann         if (val == PCI_VGA_QEXT_LITTLE_ENDIAN) {
179cf45ec6aSGerd Hoffmann             s->big_endian_fb = false;
180b5682aa4SGerd Hoffmann         }
181b5682aa4SGerd Hoffmann         break;
182b5682aa4SGerd Hoffmann     }
183b5682aa4SGerd Hoffmann }
184b5682aa4SGerd Hoffmann 
1853c2784fcSDavid Gibson static bool vga_get_big_endian_fb(Object *obj, Error **errp)
1863c2784fcSDavid Gibson {
187176c324fSGonglei     PCIVGAState *d = PCI_VGA(PCI_DEVICE(obj));
1883c2784fcSDavid Gibson 
1893c2784fcSDavid Gibson     return d->vga.big_endian_fb;
1903c2784fcSDavid Gibson }
1913c2784fcSDavid Gibson 
1923c2784fcSDavid Gibson static void vga_set_big_endian_fb(Object *obj, bool value, Error **errp)
1933c2784fcSDavid Gibson {
194176c324fSGonglei     PCIVGAState *d = PCI_VGA(PCI_DEVICE(obj));
1953c2784fcSDavid Gibson 
1963c2784fcSDavid Gibson     d->vga.big_endian_fb = value;
1973c2784fcSDavid Gibson }
1983c2784fcSDavid Gibson 
199b5682aa4SGerd Hoffmann static const MemoryRegionOps pci_vga_qext_ops = {
200b5682aa4SGerd Hoffmann     .read = pci_vga_qext_read,
201b5682aa4SGerd Hoffmann     .write = pci_vga_qext_write,
202b5682aa4SGerd Hoffmann     .valid.min_access_size = 4,
203b5682aa4SGerd Hoffmann     .valid.max_access_size = 4,
204b5682aa4SGerd Hoffmann     .endianness = DEVICE_LITTLE_ENDIAN,
205b5682aa4SGerd Hoffmann };
206b5682aa4SGerd Hoffmann 
207c5d4dac8SGerd Hoffmann void pci_std_vga_mmio_region_init(VGACommonState *s,
208220869e1SGerd Hoffmann                                   MemoryRegion *parent,
209220869e1SGerd Hoffmann                                   MemoryRegion *subs,
210220869e1SGerd Hoffmann                                   bool qext)
211220869e1SGerd Hoffmann {
212220869e1SGerd Hoffmann     memory_region_init_io(&subs[0], NULL, &pci_vga_ioport_ops, s,
213220869e1SGerd Hoffmann                           "vga ioports remapped", PCI_VGA_IOPORT_SIZE);
214220869e1SGerd Hoffmann     memory_region_add_subregion(parent, PCI_VGA_IOPORT_OFFSET,
215220869e1SGerd Hoffmann                                 &subs[0]);
216220869e1SGerd Hoffmann 
217220869e1SGerd Hoffmann     memory_region_init_io(&subs[1], NULL, &pci_vga_bochs_ops, s,
218220869e1SGerd Hoffmann                           "bochs dispi interface", PCI_VGA_BOCHS_SIZE);
219220869e1SGerd Hoffmann     memory_region_add_subregion(parent, PCI_VGA_BOCHS_OFFSET,
220220869e1SGerd Hoffmann                                 &subs[1]);
221220869e1SGerd Hoffmann 
222220869e1SGerd Hoffmann     if (qext) {
223220869e1SGerd Hoffmann         memory_region_init_io(&subs[2], NULL, &pci_vga_qext_ops, s,
224220869e1SGerd Hoffmann                               "qemu extended regs", PCI_VGA_QEXT_SIZE);
225220869e1SGerd Hoffmann         memory_region_add_subregion(parent, PCI_VGA_QEXT_OFFSET,
226220869e1SGerd Hoffmann                                     &subs[2]);
227220869e1SGerd Hoffmann     }
228220869e1SGerd Hoffmann }
229220869e1SGerd Hoffmann 
2309af21dbeSMarkus Armbruster static void pci_std_vga_realize(PCIDevice *dev, Error **errp)
23147d37dd9SJuan Quintela {
232176c324fSGonglei     PCIVGAState *d = PCI_VGA(dev);
23347d37dd9SJuan Quintela     VGACommonState *s = &d->vga;
234220869e1SGerd Hoffmann     bool qext = false;
23547d37dd9SJuan Quintela 
2360d0302e2SGerd Hoffmann     /* vga + console init */
237e2bbfc8eSGerd Hoffmann     vga_common_init(s, OBJECT(dev), true);
238712f0cc7SPaolo Bonzini     vga_init(s, OBJECT(dev), pci_address_space(dev), pci_address_space_io(dev),
239712f0cc7SPaolo Bonzini              true);
24047d37dd9SJuan Quintela 
2415643706aSGerd Hoffmann     s->con = graphic_console_init(DEVICE(dev), 0, s->hw_ops, s);
24247d37dd9SJuan Quintela 
24347d37dd9SJuan Quintela     /* XXX: VGA_RAM_SIZE must be a power of two */
244e824b2ccSAvi Kivity     pci_register_bar(&d->dev, 0, PCI_BASE_ADDRESS_MEM_PREFETCH, &s->vram);
24547d37dd9SJuan Quintela 
246803ff052SGerd Hoffmann     /* mmio bar for vga register access */
247803ff052SGerd Hoffmann     if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_MMIO)) {
2482c9b15caSPaolo Bonzini         memory_region_init(&d->mmio, NULL, "vga.mmio", 4096);
249b5682aa4SGerd Hoffmann 
250b5682aa4SGerd Hoffmann         if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_QEXT)) {
251220869e1SGerd Hoffmann             qext = true;
252b5682aa4SGerd Hoffmann             pci_set_byte(&d->dev.config[PCI_REVISION_ID], 2);
253b5682aa4SGerd Hoffmann         }
254220869e1SGerd Hoffmann         pci_std_vga_mmio_region_init(s, &d->mmio, d->mrs, qext);
255b5682aa4SGerd Hoffmann 
256803ff052SGerd Hoffmann         pci_register_bar(&d->dev, 2, PCI_BASE_ADDRESS_SPACE_MEMORY, &d->mmio);
257803ff052SGerd Hoffmann     }
258803ff052SGerd Hoffmann 
259281a26b1SGerd Hoffmann     if (!dev->rom_bar) {
260281a26b1SGerd Hoffmann         /* compatibility with pc-0.13 and older */
26183118327SPaolo Bonzini         vga_init_vbe(s, OBJECT(dev), pci_address_space(dev));
262281a26b1SGerd Hoffmann     }
26347d37dd9SJuan Quintela }
26447d37dd9SJuan Quintela 
2653c2784fcSDavid Gibson static void pci_std_vga_init(Object *obj)
2663c2784fcSDavid Gibson {
2673c2784fcSDavid Gibson     /* Expose framebuffer byteorder via QOM */
2683c2784fcSDavid Gibson     object_property_add_bool(obj, "big-endian-framebuffer",
2693c2784fcSDavid Gibson                              vga_get_big_endian_fb, vga_set_big_endian_fb, NULL);
2703c2784fcSDavid Gibson }
2713c2784fcSDavid Gibson 
2729af21dbeSMarkus Armbruster static void pci_secondary_vga_realize(PCIDevice *dev, Error **errp)
27363e3e24dSGerd Hoffmann {
274176c324fSGonglei     PCIVGAState *d = PCI_VGA(dev);
27563e3e24dSGerd Hoffmann     VGACommonState *s = &d->vga;
276220869e1SGerd Hoffmann     bool qext = false;
27763e3e24dSGerd Hoffmann 
27863e3e24dSGerd Hoffmann     /* vga + console init */
27963e3e24dSGerd Hoffmann     vga_common_init(s, OBJECT(dev), false);
28063e3e24dSGerd Hoffmann     s->con = graphic_console_init(DEVICE(dev), 0, s->hw_ops, s);
28163e3e24dSGerd Hoffmann 
28263e3e24dSGerd Hoffmann     /* mmio bar */
28363e3e24dSGerd Hoffmann     memory_region_init(&d->mmio, OBJECT(dev), "vga.mmio", 4096);
28463e3e24dSGerd Hoffmann 
285b5682aa4SGerd Hoffmann     if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_QEXT)) {
286220869e1SGerd Hoffmann         qext = true;
287b5682aa4SGerd Hoffmann         pci_set_byte(&d->dev.config[PCI_REVISION_ID], 2);
288b5682aa4SGerd Hoffmann     }
289220869e1SGerd Hoffmann     pci_std_vga_mmio_region_init(s, &d->mmio, d->mrs, qext);
290b5682aa4SGerd Hoffmann 
29163e3e24dSGerd Hoffmann     pci_register_bar(&d->dev, 0, PCI_BASE_ADDRESS_MEM_PREFETCH, &s->vram);
29263e3e24dSGerd Hoffmann     pci_register_bar(&d->dev, 2, PCI_BASE_ADDRESS_SPACE_MEMORY, &d->mmio);
2933c2784fcSDavid Gibson }
29463e3e24dSGerd Hoffmann 
295*fc70514cSGerd Hoffmann static void pci_secondary_vga_exit(PCIDevice *dev)
296*fc70514cSGerd Hoffmann {
297*fc70514cSGerd Hoffmann     PCIVGAState *d = PCI_VGA(dev);
298*fc70514cSGerd Hoffmann     VGACommonState *s = &d->vga;
299*fc70514cSGerd Hoffmann 
300*fc70514cSGerd Hoffmann     graphic_console_close(s->con);
301*fc70514cSGerd Hoffmann }
302*fc70514cSGerd Hoffmann 
3033c2784fcSDavid Gibson static void pci_secondary_vga_init(Object *obj)
3043c2784fcSDavid Gibson {
3053c2784fcSDavid Gibson     /* Expose framebuffer byteorder via QOM */
3063c2784fcSDavid Gibson     object_property_add_bool(obj, "big-endian-framebuffer",
3073c2784fcSDavid Gibson                              vga_get_big_endian_fb, vga_set_big_endian_fb, NULL);
30863e3e24dSGerd Hoffmann }
30963e3e24dSGerd Hoffmann 
31063e3e24dSGerd Hoffmann static void pci_secondary_vga_reset(DeviceState *dev)
31163e3e24dSGerd Hoffmann {
312176c324fSGonglei     PCIVGAState *d = PCI_VGA(PCI_DEVICE(dev));
31363e3e24dSGerd Hoffmann     vga_common_reset(&d->vga);
31463e3e24dSGerd Hoffmann }
31563e3e24dSGerd Hoffmann 
3164a1e244eSGerd Hoffmann static Property vga_pci_properties[] = {
3179e56edcfSGerd Hoffmann     DEFINE_PROP_UINT32("vgamem_mb", PCIVGAState, vga.vram_size_mb, 16),
318803ff052SGerd Hoffmann     DEFINE_PROP_BIT("mmio", PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_MMIO, true),
319b5682aa4SGerd Hoffmann     DEFINE_PROP_BIT("qemu-extended-regs",
320b5682aa4SGerd Hoffmann                     PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_QEXT, true),
3214a1e244eSGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
3224a1e244eSGerd Hoffmann };
3234a1e244eSGerd Hoffmann 
32463e3e24dSGerd Hoffmann static Property secondary_pci_properties[] = {
32563e3e24dSGerd Hoffmann     DEFINE_PROP_UINT32("vgamem_mb", PCIVGAState, vga.vram_size_mb, 16),
326b5682aa4SGerd Hoffmann     DEFINE_PROP_BIT("qemu-extended-regs",
327b5682aa4SGerd Hoffmann                     PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_QEXT, true),
32863e3e24dSGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
32963e3e24dSGerd Hoffmann };
33063e3e24dSGerd Hoffmann 
331176c324fSGonglei static void vga_pci_class_init(ObjectClass *klass, void *data)
332176c324fSGonglei {
333176c324fSGonglei     DeviceClass *dc = DEVICE_CLASS(klass);
334176c324fSGonglei     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
335176c324fSGonglei 
336176c324fSGonglei     k->vendor_id = PCI_VENDOR_ID_QEMU;
337176c324fSGonglei     k->device_id = PCI_DEVICE_ID_QEMU_VGA;
338176c324fSGonglei     dc->vmsd = &vmstate_vga_pci;
339176c324fSGonglei     set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories);
340176c324fSGonglei }
341176c324fSGonglei 
342176c324fSGonglei static const TypeInfo vga_pci_type_info = {
343176c324fSGonglei     .name = TYPE_PCI_VGA,
344176c324fSGonglei     .parent = TYPE_PCI_DEVICE,
345176c324fSGonglei     .instance_size = sizeof(PCIVGAState),
346176c324fSGonglei     .abstract = true,
347176c324fSGonglei     .class_init = vga_pci_class_init,
348fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
349fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
350fd3b02c8SEduardo Habkost         { },
351fd3b02c8SEduardo Habkost     },
352176c324fSGonglei };
353176c324fSGonglei 
35440021f08SAnthony Liguori static void vga_class_init(ObjectClass *klass, void *data)
35540021f08SAnthony Liguori {
35639bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
35740021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
35832902772SIsaku Yamahata 
3599af21dbeSMarkus Armbruster     k->realize = pci_std_vga_realize;
36040021f08SAnthony Liguori     k->romfile = "vgabios-stdvga.bin";
36140021f08SAnthony Liguori     k->class_id = PCI_CLASS_DISPLAY_VGA;
3624a1e244eSGerd Hoffmann     dc->props = vga_pci_properties;
3632897ae02SIgor Mammedov     dc->hotpluggable = false;
36440021f08SAnthony Liguori }
36540021f08SAnthony Liguori 
36663e3e24dSGerd Hoffmann static void secondary_class_init(ObjectClass *klass, void *data)
36763e3e24dSGerd Hoffmann {
36863e3e24dSGerd Hoffmann     DeviceClass *dc = DEVICE_CLASS(klass);
36963e3e24dSGerd Hoffmann     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
37063e3e24dSGerd Hoffmann 
3719af21dbeSMarkus Armbruster     k->realize = pci_secondary_vga_realize;
372*fc70514cSGerd Hoffmann     k->exit = pci_secondary_vga_exit;
37363e3e24dSGerd Hoffmann     k->class_id = PCI_CLASS_DISPLAY_OTHER;
37463e3e24dSGerd Hoffmann     dc->props = secondary_pci_properties;
37563e3e24dSGerd Hoffmann     dc->reset = pci_secondary_vga_reset;
37663e3e24dSGerd Hoffmann }
37763e3e24dSGerd Hoffmann 
3788c43a6f0SAndreas Färber static const TypeInfo vga_info = {
37940021f08SAnthony Liguori     .name          = "VGA",
380176c324fSGonglei     .parent        = TYPE_PCI_VGA,
3813c2784fcSDavid Gibson     .instance_init = pci_std_vga_init,
38240021f08SAnthony Liguori     .class_init    = vga_class_init,
38347d37dd9SJuan Quintela };
38447d37dd9SJuan Quintela 
38563e3e24dSGerd Hoffmann static const TypeInfo secondary_info = {
38663e3e24dSGerd Hoffmann     .name          = "secondary-vga",
387176c324fSGonglei     .parent        = TYPE_PCI_VGA,
3883c2784fcSDavid Gibson     .instance_init = pci_secondary_vga_init,
38963e3e24dSGerd Hoffmann     .class_init    = secondary_class_init,
39063e3e24dSGerd Hoffmann };
39163e3e24dSGerd Hoffmann 
39283f7d43aSAndreas Färber static void vga_register_types(void)
39347d37dd9SJuan Quintela {
394176c324fSGonglei     type_register_static(&vga_pci_type_info);
39539bffca2SAnthony Liguori     type_register_static(&vga_info);
39663e3e24dSGerd Hoffmann     type_register_static(&secondary_info);
39747d37dd9SJuan Quintela }
39883f7d43aSAndreas Färber 
39983f7d43aSAndreas Färber type_init(vga_register_types)
400