xref: /qemu/hw/display/vga-pci.c (revision edf5ca5dbe8031e7814ea34eb109b8f7d4024ae5)
147d37dd9SJuan Quintela /*
247d37dd9SJuan Quintela  * QEMU PCI VGA Emulator.
347d37dd9SJuan Quintela  *
4cc228248SGerd Hoffmann  * see docs/specs/standard-vga.txt for virtual hardware specs.
5cc228248SGerd Hoffmann  *
647d37dd9SJuan Quintela  * Copyright (c) 2003 Fabrice Bellard
747d37dd9SJuan Quintela  *
847d37dd9SJuan Quintela  * Permission is hereby granted, free of charge, to any person obtaining a copy
947d37dd9SJuan Quintela  * of this software and associated documentation files (the "Software"), to deal
1047d37dd9SJuan Quintela  * in the Software without restriction, including without limitation the rights
1147d37dd9SJuan Quintela  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
1247d37dd9SJuan Quintela  * copies of the Software, and to permit persons to whom the Software is
1347d37dd9SJuan Quintela  * furnished to do so, subject to the following conditions:
1447d37dd9SJuan Quintela  *
1547d37dd9SJuan Quintela  * The above copyright notice and this permission notice shall be included in
1647d37dd9SJuan Quintela  * all copies or substantial portions of the Software.
1747d37dd9SJuan Quintela  *
1847d37dd9SJuan Quintela  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1947d37dd9SJuan Quintela  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
2047d37dd9SJuan Quintela  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
2147d37dd9SJuan Quintela  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
2247d37dd9SJuan Quintela  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
2347d37dd9SJuan Quintela  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
2447d37dd9SJuan Quintela  * THE SOFTWARE.
2547d37dd9SJuan Quintela  */
260b8fa32fSMarkus Armbruster 
2747df5154SPeter Maydell #include "qemu/osdep.h"
28*edf5ca5dSMarkus Armbruster #include "hw/pci/pci_device.h"
29a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
30d6454270SMarkus Armbruster #include "migration/vmstate.h"
3147b43a1fSPaolo Bonzini #include "vga_int.h"
3228ecbaeeSPaolo Bonzini #include "ui/pixel_ops.h"
3328cf3960SMichael S. Tsirkin #include "ui/console.h"
340b8fa32fSMarkus Armbruster #include "qemu/module.h"
351de7afc9SPaolo Bonzini #include "qemu/timer.h"
3683c9f4caSPaolo Bonzini #include "hw/loader.h"
37d46b40fcSGerd Hoffmann #include "hw/display/edid.h"
38db1015e9SEduardo Habkost #include "qom/object.h"
39cfead313SIgor Mammedov #include "hw/acpi/acpi_aml_interface.h"
4047d37dd9SJuan Quintela 
41803ff052SGerd Hoffmann enum vga_pci_flags {
42803ff052SGerd Hoffmann     PCI_VGA_FLAG_ENABLE_MMIO = 1,
43b5682aa4SGerd Hoffmann     PCI_VGA_FLAG_ENABLE_QEXT = 2,
44d46b40fcSGerd Hoffmann     PCI_VGA_FLAG_ENABLE_EDID = 3,
45803ff052SGerd Hoffmann };
46803ff052SGerd Hoffmann 
47db1015e9SEduardo Habkost struct PCIVGAState {
4847d37dd9SJuan Quintela     PCIDevice dev;
4947d37dd9SJuan Quintela     VGACommonState vga;
50803ff052SGerd Hoffmann     uint32_t flags;
51d46b40fcSGerd Hoffmann     qemu_edid_info edid_info;
52803ff052SGerd Hoffmann     MemoryRegion mmio;
53d46b40fcSGerd Hoffmann     MemoryRegion mrs[4];
5435f171a2SKonstantin Nazarov     uint8_t edid[384];
55db1015e9SEduardo Habkost };
5647d37dd9SJuan Quintela 
57176c324fSGonglei #define TYPE_PCI_VGA "pci-vga"
588063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(PCIVGAState, PCI_VGA)
59176c324fSGonglei 
60a4f9631cSJuan Quintela static const VMStateDescription vmstate_vga_pci = {
61a4f9631cSJuan Quintela     .name = "vga",
62a4f9631cSJuan Quintela     .version_id = 2,
63a4f9631cSJuan Quintela     .minimum_version_id = 2,
64a4f9631cSJuan Quintela     .fields = (VMStateField[]) {
65a4f9631cSJuan Quintela         VMSTATE_PCI_DEVICE(dev, PCIVGAState),
66a4f9631cSJuan Quintela         VMSTATE_STRUCT(vga, PCIVGAState, 0, vmstate_vga_common, VGACommonState),
67a4f9631cSJuan Quintela         VMSTATE_END_OF_LIST()
6847d37dd9SJuan Quintela     }
69a4f9631cSJuan Quintela };
7047d37dd9SJuan Quintela 
71a8170e5eSAvi Kivity static uint64_t pci_vga_ioport_read(void *ptr, hwaddr addr,
72803ff052SGerd Hoffmann                                     unsigned size)
73803ff052SGerd Hoffmann {
74cf45ec6aSGerd Hoffmann     VGACommonState *s = ptr;
75803ff052SGerd Hoffmann     uint64_t ret = 0;
76803ff052SGerd Hoffmann 
77803ff052SGerd Hoffmann     switch (size) {
78803ff052SGerd Hoffmann     case 1:
79cf45ec6aSGerd Hoffmann         ret = vga_ioport_read(s, addr + 0x3c0);
80803ff052SGerd Hoffmann         break;
81803ff052SGerd Hoffmann     case 2:
82cf45ec6aSGerd Hoffmann         ret  = vga_ioport_read(s, addr + 0x3c0);
83cf45ec6aSGerd Hoffmann         ret |= vga_ioport_read(s, addr + 0x3c1) << 8;
84803ff052SGerd Hoffmann         break;
85803ff052SGerd Hoffmann     }
86803ff052SGerd Hoffmann     return ret;
87803ff052SGerd Hoffmann }
88803ff052SGerd Hoffmann 
89a8170e5eSAvi Kivity static void pci_vga_ioport_write(void *ptr, hwaddr addr,
90803ff052SGerd Hoffmann                                  uint64_t val, unsigned size)
91803ff052SGerd Hoffmann {
92cf45ec6aSGerd Hoffmann     VGACommonState *s = ptr;
93c96c53b5SGerd Hoffmann 
94803ff052SGerd Hoffmann     switch (size) {
95803ff052SGerd Hoffmann     case 1:
96cf45ec6aSGerd Hoffmann         vga_ioport_write(s, addr + 0x3c0, val);
97803ff052SGerd Hoffmann         break;
98803ff052SGerd Hoffmann     case 2:
99803ff052SGerd Hoffmann         /*
100803ff052SGerd Hoffmann          * Update bytes in little endian order.  Allows to update
101803ff052SGerd Hoffmann          * indexed registers with a single word write because the
102803ff052SGerd Hoffmann          * index byte is updated first.
103803ff052SGerd Hoffmann          */
104cf45ec6aSGerd Hoffmann         vga_ioport_write(s, addr + 0x3c0, val & 0xff);
105cf45ec6aSGerd Hoffmann         vga_ioport_write(s, addr + 0x3c1, (val >> 8) & 0xff);
106803ff052SGerd Hoffmann         break;
107803ff052SGerd Hoffmann     }
108803ff052SGerd Hoffmann }
109803ff052SGerd Hoffmann 
110803ff052SGerd Hoffmann static const MemoryRegionOps pci_vga_ioport_ops = {
111803ff052SGerd Hoffmann     .read = pci_vga_ioport_read,
112803ff052SGerd Hoffmann     .write = pci_vga_ioport_write,
113803ff052SGerd Hoffmann     .valid.min_access_size = 1,
114803ff052SGerd Hoffmann     .valid.max_access_size = 4,
115803ff052SGerd Hoffmann     .impl.min_access_size = 1,
116803ff052SGerd Hoffmann     .impl.max_access_size = 2,
117803ff052SGerd Hoffmann     .endianness = DEVICE_LITTLE_ENDIAN,
118803ff052SGerd Hoffmann };
119803ff052SGerd Hoffmann 
120a8170e5eSAvi Kivity static uint64_t pci_vga_bochs_read(void *ptr, hwaddr addr,
121803ff052SGerd Hoffmann                                    unsigned size)
122803ff052SGerd Hoffmann {
123cf45ec6aSGerd Hoffmann     VGACommonState *s = ptr;
124803ff052SGerd Hoffmann     int index = addr >> 1;
125803ff052SGerd Hoffmann 
126cf45ec6aSGerd Hoffmann     vbe_ioport_write_index(s, 0, index);
127cf45ec6aSGerd Hoffmann     return vbe_ioport_read_data(s, 0);
128803ff052SGerd Hoffmann }
129803ff052SGerd Hoffmann 
130a8170e5eSAvi Kivity static void pci_vga_bochs_write(void *ptr, hwaddr addr,
131803ff052SGerd Hoffmann                                 uint64_t val, unsigned size)
132803ff052SGerd Hoffmann {
133cf45ec6aSGerd Hoffmann     VGACommonState *s = ptr;
134803ff052SGerd Hoffmann     int index = addr >> 1;
135803ff052SGerd Hoffmann 
136cf45ec6aSGerd Hoffmann     vbe_ioport_write_index(s, 0, index);
137cf45ec6aSGerd Hoffmann     vbe_ioport_write_data(s, 0, val);
138803ff052SGerd Hoffmann }
139803ff052SGerd Hoffmann 
140803ff052SGerd Hoffmann static const MemoryRegionOps pci_vga_bochs_ops = {
141803ff052SGerd Hoffmann     .read = pci_vga_bochs_read,
142803ff052SGerd Hoffmann     .write = pci_vga_bochs_write,
143803ff052SGerd Hoffmann     .valid.min_access_size = 1,
144803ff052SGerd Hoffmann     .valid.max_access_size = 4,
145803ff052SGerd Hoffmann     .impl.min_access_size = 2,
146803ff052SGerd Hoffmann     .impl.max_access_size = 2,
147803ff052SGerd Hoffmann     .endianness = DEVICE_LITTLE_ENDIAN,
148803ff052SGerd Hoffmann };
149803ff052SGerd Hoffmann 
150b5682aa4SGerd Hoffmann static uint64_t pci_vga_qext_read(void *ptr, hwaddr addr, unsigned size)
151b5682aa4SGerd Hoffmann {
152cf45ec6aSGerd Hoffmann     VGACommonState *s = ptr;
153b5682aa4SGerd Hoffmann 
154b5682aa4SGerd Hoffmann     switch (addr) {
155b5682aa4SGerd Hoffmann     case PCI_VGA_QEXT_REG_SIZE:
156b5682aa4SGerd Hoffmann         return PCI_VGA_QEXT_SIZE;
157b5682aa4SGerd Hoffmann     case PCI_VGA_QEXT_REG_BYTEORDER:
158cf45ec6aSGerd Hoffmann         return s->big_endian_fb ?
159b5682aa4SGerd Hoffmann             PCI_VGA_QEXT_BIG_ENDIAN : PCI_VGA_QEXT_LITTLE_ENDIAN;
160b5682aa4SGerd Hoffmann     default:
161b5682aa4SGerd Hoffmann         return 0;
162b5682aa4SGerd Hoffmann     }
163b5682aa4SGerd Hoffmann }
164b5682aa4SGerd Hoffmann 
165b5682aa4SGerd Hoffmann static void pci_vga_qext_write(void *ptr, hwaddr addr,
166b5682aa4SGerd Hoffmann                                uint64_t val, unsigned size)
167b5682aa4SGerd Hoffmann {
168cf45ec6aSGerd Hoffmann     VGACommonState *s = ptr;
169b5682aa4SGerd Hoffmann 
170b5682aa4SGerd Hoffmann     switch (addr) {
171b5682aa4SGerd Hoffmann     case PCI_VGA_QEXT_REG_BYTEORDER:
172b5682aa4SGerd Hoffmann         if (val == PCI_VGA_QEXT_BIG_ENDIAN) {
173cf45ec6aSGerd Hoffmann             s->big_endian_fb = true;
174b5682aa4SGerd Hoffmann         }
175b5682aa4SGerd Hoffmann         if (val == PCI_VGA_QEXT_LITTLE_ENDIAN) {
176cf45ec6aSGerd Hoffmann             s->big_endian_fb = false;
177b5682aa4SGerd Hoffmann         }
178b5682aa4SGerd Hoffmann         break;
179b5682aa4SGerd Hoffmann     }
180b5682aa4SGerd Hoffmann }
181b5682aa4SGerd Hoffmann 
1823c2784fcSDavid Gibson static bool vga_get_big_endian_fb(Object *obj, Error **errp)
1833c2784fcSDavid Gibson {
184176c324fSGonglei     PCIVGAState *d = PCI_VGA(PCI_DEVICE(obj));
1853c2784fcSDavid Gibson 
1863c2784fcSDavid Gibson     return d->vga.big_endian_fb;
1873c2784fcSDavid Gibson }
1883c2784fcSDavid Gibson 
1893c2784fcSDavid Gibson static void vga_set_big_endian_fb(Object *obj, bool value, Error **errp)
1903c2784fcSDavid Gibson {
191176c324fSGonglei     PCIVGAState *d = PCI_VGA(PCI_DEVICE(obj));
1923c2784fcSDavid Gibson 
1933c2784fcSDavid Gibson     d->vga.big_endian_fb = value;
1943c2784fcSDavid Gibson }
1953c2784fcSDavid Gibson 
196b5682aa4SGerd Hoffmann static const MemoryRegionOps pci_vga_qext_ops = {
197b5682aa4SGerd Hoffmann     .read = pci_vga_qext_read,
198b5682aa4SGerd Hoffmann     .write = pci_vga_qext_write,
199b5682aa4SGerd Hoffmann     .valid.min_access_size = 4,
200b5682aa4SGerd Hoffmann     .valid.max_access_size = 4,
201b5682aa4SGerd Hoffmann     .endianness = DEVICE_LITTLE_ENDIAN,
202b5682aa4SGerd Hoffmann };
203b5682aa4SGerd Hoffmann 
204c5d4dac8SGerd Hoffmann void pci_std_vga_mmio_region_init(VGACommonState *s,
20593abfc88SGerd Hoffmann                                   Object *owner,
206220869e1SGerd Hoffmann                                   MemoryRegion *parent,
207220869e1SGerd Hoffmann                                   MemoryRegion *subs,
208d46b40fcSGerd Hoffmann                                   bool qext, bool edid)
209220869e1SGerd Hoffmann {
210d46b40fcSGerd Hoffmann     PCIVGAState *d = container_of(s, PCIVGAState, vga);
211d46b40fcSGerd Hoffmann 
21293abfc88SGerd Hoffmann     memory_region_init_io(&subs[0], owner, &pci_vga_ioport_ops, s,
213220869e1SGerd Hoffmann                           "vga ioports remapped", PCI_VGA_IOPORT_SIZE);
214220869e1SGerd Hoffmann     memory_region_add_subregion(parent, PCI_VGA_IOPORT_OFFSET,
215220869e1SGerd Hoffmann                                 &subs[0]);
216220869e1SGerd Hoffmann 
21793abfc88SGerd Hoffmann     memory_region_init_io(&subs[1], owner, &pci_vga_bochs_ops, s,
218220869e1SGerd Hoffmann                           "bochs dispi interface", PCI_VGA_BOCHS_SIZE);
219220869e1SGerd Hoffmann     memory_region_add_subregion(parent, PCI_VGA_BOCHS_OFFSET,
220220869e1SGerd Hoffmann                                 &subs[1]);
221220869e1SGerd Hoffmann 
222220869e1SGerd Hoffmann     if (qext) {
22393abfc88SGerd Hoffmann         memory_region_init_io(&subs[2], owner, &pci_vga_qext_ops, s,
224220869e1SGerd Hoffmann                               "qemu extended regs", PCI_VGA_QEXT_SIZE);
225220869e1SGerd Hoffmann         memory_region_add_subregion(parent, PCI_VGA_QEXT_OFFSET,
226220869e1SGerd Hoffmann                                     &subs[2]);
227220869e1SGerd Hoffmann     }
228d46b40fcSGerd Hoffmann 
229d46b40fcSGerd Hoffmann     if (edid) {
230d46b40fcSGerd Hoffmann         qemu_edid_generate(d->edid, sizeof(d->edid), &d->edid_info);
231d46b40fcSGerd Hoffmann         qemu_edid_region_io(&subs[3], owner, d->edid, sizeof(d->edid));
232d46b40fcSGerd Hoffmann         memory_region_add_subregion(parent, 0, &subs[3]);
233d46b40fcSGerd Hoffmann     }
234220869e1SGerd Hoffmann }
235220869e1SGerd Hoffmann 
2369af21dbeSMarkus Armbruster static void pci_std_vga_realize(PCIDevice *dev, Error **errp)
23747d37dd9SJuan Quintela {
238176c324fSGonglei     PCIVGAState *d = PCI_VGA(dev);
23947d37dd9SJuan Quintela     VGACommonState *s = &d->vga;
240220869e1SGerd Hoffmann     bool qext = false;
241d46b40fcSGerd Hoffmann     bool edid = false;
24247d37dd9SJuan Quintela 
2430d0302e2SGerd Hoffmann     /* vga + console init */
2446832deb8SThomas Huth     if (!vga_common_init(s, OBJECT(dev), errp)) {
2456832deb8SThomas Huth         return;
2466832deb8SThomas Huth     }
247712f0cc7SPaolo Bonzini     vga_init(s, OBJECT(dev), pci_address_space(dev), pci_address_space_io(dev),
248712f0cc7SPaolo Bonzini              true);
24947d37dd9SJuan Quintela 
2505643706aSGerd Hoffmann     s->con = graphic_console_init(DEVICE(dev), 0, s->hw_ops, s);
25147d37dd9SJuan Quintela 
25247d37dd9SJuan Quintela     /* XXX: VGA_RAM_SIZE must be a power of two */
253e824b2ccSAvi Kivity     pci_register_bar(&d->dev, 0, PCI_BASE_ADDRESS_MEM_PREFETCH, &s->vram);
25447d37dd9SJuan Quintela 
255803ff052SGerd Hoffmann     /* mmio bar for vga register access */
256803ff052SGerd Hoffmann     if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_MMIO)) {
257f872c762SGerd Hoffmann         memory_region_init_io(&d->mmio, OBJECT(dev), &unassigned_io_ops, NULL,
258f872c762SGerd Hoffmann                               "vga.mmio", PCI_VGA_MMIO_SIZE);
259b5682aa4SGerd Hoffmann 
260b5682aa4SGerd Hoffmann         if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_QEXT)) {
261220869e1SGerd Hoffmann             qext = true;
262b5682aa4SGerd Hoffmann             pci_set_byte(&d->dev.config[PCI_REVISION_ID], 2);
263b5682aa4SGerd Hoffmann         }
264d46b40fcSGerd Hoffmann         if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_EDID)) {
265d46b40fcSGerd Hoffmann             edid = true;
266d46b40fcSGerd Hoffmann         }
267d46b40fcSGerd Hoffmann         pci_std_vga_mmio_region_init(s, OBJECT(dev), &d->mmio, d->mrs,
268d46b40fcSGerd Hoffmann                                      qext, edid);
269b5682aa4SGerd Hoffmann 
270803ff052SGerd Hoffmann         pci_register_bar(&d->dev, 2, PCI_BASE_ADDRESS_SPACE_MEMORY, &d->mmio);
271803ff052SGerd Hoffmann     }
27247d37dd9SJuan Quintela }
27347d37dd9SJuan Quintela 
2749af21dbeSMarkus Armbruster static void pci_secondary_vga_realize(PCIDevice *dev, Error **errp)
27563e3e24dSGerd Hoffmann {
276176c324fSGonglei     PCIVGAState *d = PCI_VGA(dev);
27763e3e24dSGerd Hoffmann     VGACommonState *s = &d->vga;
278220869e1SGerd Hoffmann     bool qext = false;
279d46b40fcSGerd Hoffmann     bool edid = false;
28063e3e24dSGerd Hoffmann 
28163e3e24dSGerd Hoffmann     /* vga + console init */
2826832deb8SThomas Huth     if (!vga_common_init(s, OBJECT(dev), errp)) {
2836832deb8SThomas Huth         return;
2846832deb8SThomas Huth     }
28563e3e24dSGerd Hoffmann     s->con = graphic_console_init(DEVICE(dev), 0, s->hw_ops, s);
28663e3e24dSGerd Hoffmann 
28763e3e24dSGerd Hoffmann     /* mmio bar */
288f872c762SGerd Hoffmann     memory_region_init_io(&d->mmio, OBJECT(dev), &unassigned_io_ops, NULL,
289f872c762SGerd Hoffmann                           "vga.mmio", PCI_VGA_MMIO_SIZE);
29063e3e24dSGerd Hoffmann 
291b5682aa4SGerd Hoffmann     if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_QEXT)) {
292220869e1SGerd Hoffmann         qext = true;
293b5682aa4SGerd Hoffmann         pci_set_byte(&d->dev.config[PCI_REVISION_ID], 2);
294b5682aa4SGerd Hoffmann     }
295d46b40fcSGerd Hoffmann     if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_EDID)) {
296d46b40fcSGerd Hoffmann         edid = true;
297d46b40fcSGerd Hoffmann     }
298d46b40fcSGerd Hoffmann     pci_std_vga_mmio_region_init(s, OBJECT(dev), &d->mmio, d->mrs, qext, edid);
299b5682aa4SGerd Hoffmann 
30063e3e24dSGerd Hoffmann     pci_register_bar(&d->dev, 0, PCI_BASE_ADDRESS_MEM_PREFETCH, &s->vram);
30163e3e24dSGerd Hoffmann     pci_register_bar(&d->dev, 2, PCI_BASE_ADDRESS_SPACE_MEMORY, &d->mmio);
3023c2784fcSDavid Gibson }
30363e3e24dSGerd Hoffmann 
304fc70514cSGerd Hoffmann static void pci_secondary_vga_exit(PCIDevice *dev)
305fc70514cSGerd Hoffmann {
306fc70514cSGerd Hoffmann     PCIVGAState *d = PCI_VGA(dev);
307fc70514cSGerd Hoffmann     VGACommonState *s = &d->vga;
308fc70514cSGerd Hoffmann 
309fc70514cSGerd Hoffmann     graphic_console_close(s->con);
3100ab90e61Sremy.noel     memory_region_del_subregion(&d->mmio, &d->mrs[0]);
3110ab90e61Sremy.noel     memory_region_del_subregion(&d->mmio, &d->mrs[1]);
3120ab90e61Sremy.noel     if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_QEXT)) {
3130ab90e61Sremy.noel         memory_region_del_subregion(&d->mmio, &d->mrs[2]);
3140ab90e61Sremy.noel     }
3150ab90e61Sremy.noel     if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_EDID)) {
3160ab90e61Sremy.noel         memory_region_del_subregion(&d->mmio, &d->mrs[3]);
3170ab90e61Sremy.noel     }
318fc70514cSGerd Hoffmann }
319fc70514cSGerd Hoffmann 
3203c2784fcSDavid Gibson static void pci_secondary_vga_init(Object *obj)
3213c2784fcSDavid Gibson {
3223c2784fcSDavid Gibson     /* Expose framebuffer byteorder via QOM */
3233c2784fcSDavid Gibson     object_property_add_bool(obj, "big-endian-framebuffer",
324d2623129SMarkus Armbruster                              vga_get_big_endian_fb, vga_set_big_endian_fb);
32563e3e24dSGerd Hoffmann }
32663e3e24dSGerd Hoffmann 
32763e3e24dSGerd Hoffmann static void pci_secondary_vga_reset(DeviceState *dev)
32863e3e24dSGerd Hoffmann {
329176c324fSGonglei     PCIVGAState *d = PCI_VGA(PCI_DEVICE(dev));
33063e3e24dSGerd Hoffmann     vga_common_reset(&d->vga);
33163e3e24dSGerd Hoffmann }
33263e3e24dSGerd Hoffmann 
3334a1e244eSGerd Hoffmann static Property vga_pci_properties[] = {
3349e56edcfSGerd Hoffmann     DEFINE_PROP_UINT32("vgamem_mb", PCIVGAState, vga.vram_size_mb, 16),
335803ff052SGerd Hoffmann     DEFINE_PROP_BIT("mmio", PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_MMIO, true),
336b5682aa4SGerd Hoffmann     DEFINE_PROP_BIT("qemu-extended-regs",
337b5682aa4SGerd Hoffmann                     PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_QEXT, true),
338d46b40fcSGerd Hoffmann     DEFINE_PROP_BIT("edid",
3390a719662SGerd Hoffmann                     PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_EDID, true),
340d46b40fcSGerd Hoffmann     DEFINE_EDID_PROPERTIES(PCIVGAState, edid_info),
3411fcfdc43SGerd Hoffmann     DEFINE_PROP_BOOL("global-vmstate", PCIVGAState, vga.global_vmstate, false),
3424a1e244eSGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
3434a1e244eSGerd Hoffmann };
3444a1e244eSGerd Hoffmann 
34563e3e24dSGerd Hoffmann static Property secondary_pci_properties[] = {
34663e3e24dSGerd Hoffmann     DEFINE_PROP_UINT32("vgamem_mb", PCIVGAState, vga.vram_size_mb, 16),
347b5682aa4SGerd Hoffmann     DEFINE_PROP_BIT("qemu-extended-regs",
348b5682aa4SGerd Hoffmann                     PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_QEXT, true),
349d46b40fcSGerd Hoffmann     DEFINE_PROP_BIT("edid",
3500a719662SGerd Hoffmann                     PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_EDID, true),
351d46b40fcSGerd Hoffmann     DEFINE_EDID_PROPERTIES(PCIVGAState, edid_info),
35263e3e24dSGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
35363e3e24dSGerd Hoffmann };
35463e3e24dSGerd Hoffmann 
355176c324fSGonglei static void vga_pci_class_init(ObjectClass *klass, void *data)
356176c324fSGonglei {
357176c324fSGonglei     DeviceClass *dc = DEVICE_CLASS(klass);
358176c324fSGonglei     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
359cfead313SIgor Mammedov     AcpiDevAmlIfClass *adevc = ACPI_DEV_AML_IF_CLASS(klass);
360176c324fSGonglei 
361176c324fSGonglei     k->vendor_id = PCI_VENDOR_ID_QEMU;
362176c324fSGonglei     k->device_id = PCI_DEVICE_ID_QEMU_VGA;
363176c324fSGonglei     dc->vmsd = &vmstate_vga_pci;
364176c324fSGonglei     set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories);
365cfead313SIgor Mammedov     adevc->build_dev_aml = build_vga_aml;
366176c324fSGonglei }
367176c324fSGonglei 
368176c324fSGonglei static const TypeInfo vga_pci_type_info = {
369176c324fSGonglei     .name = TYPE_PCI_VGA,
370176c324fSGonglei     .parent = TYPE_PCI_DEVICE,
371176c324fSGonglei     .instance_size = sizeof(PCIVGAState),
372176c324fSGonglei     .abstract = true,
373176c324fSGonglei     .class_init = vga_pci_class_init,
374fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
375fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
376cfead313SIgor Mammedov         { TYPE_ACPI_DEV_AML_IF },
377fd3b02c8SEduardo Habkost         { },
378fd3b02c8SEduardo Habkost     },
379176c324fSGonglei };
380176c324fSGonglei 
38140021f08SAnthony Liguori static void vga_class_init(ObjectClass *klass, void *data)
38240021f08SAnthony Liguori {
38339bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
38440021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
38532902772SIsaku Yamahata 
3869af21dbeSMarkus Armbruster     k->realize = pci_std_vga_realize;
38740021f08SAnthony Liguori     k->romfile = "vgabios-stdvga.bin";
38840021f08SAnthony Liguori     k->class_id = PCI_CLASS_DISPLAY_VGA;
3894f67d30bSMarc-André Lureau     device_class_set_props(dc, vga_pci_properties);
3902897ae02SIgor Mammedov     dc->hotpluggable = false;
39159497037SEduardo Habkost 
39259497037SEduardo Habkost     /* Expose framebuffer byteorder via QOM */
39359497037SEduardo Habkost     object_class_property_add_bool(klass, "big-endian-framebuffer",
39459497037SEduardo Habkost                                    vga_get_big_endian_fb, vga_set_big_endian_fb);
39540021f08SAnthony Liguori }
39640021f08SAnthony Liguori 
39763e3e24dSGerd Hoffmann static void secondary_class_init(ObjectClass *klass, void *data)
39863e3e24dSGerd Hoffmann {
39963e3e24dSGerd Hoffmann     DeviceClass *dc = DEVICE_CLASS(klass);
40063e3e24dSGerd Hoffmann     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
40163e3e24dSGerd Hoffmann 
4029af21dbeSMarkus Armbruster     k->realize = pci_secondary_vga_realize;
403fc70514cSGerd Hoffmann     k->exit = pci_secondary_vga_exit;
40463e3e24dSGerd Hoffmann     k->class_id = PCI_CLASS_DISPLAY_OTHER;
4054f67d30bSMarc-André Lureau     device_class_set_props(dc, secondary_pci_properties);
40663e3e24dSGerd Hoffmann     dc->reset = pci_secondary_vga_reset;
40763e3e24dSGerd Hoffmann }
40863e3e24dSGerd Hoffmann 
4098c43a6f0SAndreas Färber static const TypeInfo vga_info = {
41040021f08SAnthony Liguori     .name          = "VGA",
411176c324fSGonglei     .parent        = TYPE_PCI_VGA,
41240021f08SAnthony Liguori     .class_init    = vga_class_init,
41347d37dd9SJuan Quintela };
41447d37dd9SJuan Quintela 
41563e3e24dSGerd Hoffmann static const TypeInfo secondary_info = {
41663e3e24dSGerd Hoffmann     .name          = "secondary-vga",
417176c324fSGonglei     .parent        = TYPE_PCI_VGA,
4183c2784fcSDavid Gibson     .instance_init = pci_secondary_vga_init,
41963e3e24dSGerd Hoffmann     .class_init    = secondary_class_init,
42063e3e24dSGerd Hoffmann };
42163e3e24dSGerd Hoffmann 
42283f7d43aSAndreas Färber static void vga_register_types(void)
42347d37dd9SJuan Quintela {
424176c324fSGonglei     type_register_static(&vga_pci_type_info);
42539bffca2SAnthony Liguori     type_register_static(&vga_info);
42663e3e24dSGerd Hoffmann     type_register_static(&secondary_info);
42747d37dd9SJuan Quintela }
42883f7d43aSAndreas Färber 
42983f7d43aSAndreas Färber type_init(vga_register_types)
430