xref: /qemu/hw/display/vga-pci.c (revision aa2beaa1f57ca329cfceece08cc19d52368e6a8f)
147d37dd9SJuan Quintela /*
247d37dd9SJuan Quintela  * QEMU PCI VGA Emulator.
347d37dd9SJuan Quintela  *
4cc228248SGerd Hoffmann  * see docs/specs/standard-vga.txt for virtual hardware specs.
5cc228248SGerd Hoffmann  *
647d37dd9SJuan Quintela  * Copyright (c) 2003 Fabrice Bellard
747d37dd9SJuan Quintela  *
847d37dd9SJuan Quintela  * Permission is hereby granted, free of charge, to any person obtaining a copy
947d37dd9SJuan Quintela  * of this software and associated documentation files (the "Software"), to deal
1047d37dd9SJuan Quintela  * in the Software without restriction, including without limitation the rights
1147d37dd9SJuan Quintela  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
1247d37dd9SJuan Quintela  * copies of the Software, and to permit persons to whom the Software is
1347d37dd9SJuan Quintela  * furnished to do so, subject to the following conditions:
1447d37dd9SJuan Quintela  *
1547d37dd9SJuan Quintela  * The above copyright notice and this permission notice shall be included in
1647d37dd9SJuan Quintela  * all copies or substantial portions of the Software.
1747d37dd9SJuan Quintela  *
1847d37dd9SJuan Quintela  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1947d37dd9SJuan Quintela  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
2047d37dd9SJuan Quintela  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
2147d37dd9SJuan Quintela  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
2247d37dd9SJuan Quintela  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
2347d37dd9SJuan Quintela  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
2447d37dd9SJuan Quintela  * THE SOFTWARE.
2547d37dd9SJuan Quintela  */
2683c9f4caSPaolo Bonzini #include "hw/hw.h"
2728ecbaeeSPaolo Bonzini #include "ui/console.h"
2883c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
2947b43a1fSPaolo Bonzini #include "vga_int.h"
3028ecbaeeSPaolo Bonzini #include "ui/pixel_ops.h"
311de7afc9SPaolo Bonzini #include "qemu/timer.h"
3283c9f4caSPaolo Bonzini #include "hw/loader.h"
3347d37dd9SJuan Quintela 
34803ff052SGerd Hoffmann #define PCI_VGA_IOPORT_OFFSET 0x400
35803ff052SGerd Hoffmann #define PCI_VGA_IOPORT_SIZE   (0x3e0 - 0x3c0)
36803ff052SGerd Hoffmann #define PCI_VGA_BOCHS_OFFSET  0x500
37803ff052SGerd Hoffmann #define PCI_VGA_BOCHS_SIZE    (0x0b * 2)
38803ff052SGerd Hoffmann #define PCI_VGA_MMIO_SIZE     0x1000
39803ff052SGerd Hoffmann 
40803ff052SGerd Hoffmann enum vga_pci_flags {
41803ff052SGerd Hoffmann     PCI_VGA_FLAG_ENABLE_MMIO = 1,
42803ff052SGerd Hoffmann };
43803ff052SGerd Hoffmann 
4447d37dd9SJuan Quintela typedef struct PCIVGAState {
4547d37dd9SJuan Quintela     PCIDevice dev;
4647d37dd9SJuan Quintela     VGACommonState vga;
47803ff052SGerd Hoffmann     uint32_t flags;
48803ff052SGerd Hoffmann     MemoryRegion mmio;
49803ff052SGerd Hoffmann     MemoryRegion ioport;
50803ff052SGerd Hoffmann     MemoryRegion bochs;
5147d37dd9SJuan Quintela } PCIVGAState;
5247d37dd9SJuan Quintela 
53a4f9631cSJuan Quintela static const VMStateDescription vmstate_vga_pci = {
54a4f9631cSJuan Quintela     .name = "vga",
55a4f9631cSJuan Quintela     .version_id = 2,
56a4f9631cSJuan Quintela     .minimum_version_id = 2,
57a4f9631cSJuan Quintela     .minimum_version_id_old = 2,
58a4f9631cSJuan Quintela     .fields      = (VMStateField []) {
59a4f9631cSJuan Quintela         VMSTATE_PCI_DEVICE(dev, PCIVGAState),
60a4f9631cSJuan Quintela         VMSTATE_STRUCT(vga, PCIVGAState, 0, vmstate_vga_common, VGACommonState),
61a4f9631cSJuan Quintela         VMSTATE_END_OF_LIST()
6247d37dd9SJuan Quintela     }
63a4f9631cSJuan Quintela };
6447d37dd9SJuan Quintela 
65a8170e5eSAvi Kivity static uint64_t pci_vga_ioport_read(void *ptr, hwaddr addr,
66803ff052SGerd Hoffmann                                     unsigned size)
67803ff052SGerd Hoffmann {
68803ff052SGerd Hoffmann     PCIVGAState *d = ptr;
69803ff052SGerd Hoffmann     uint64_t ret = 0;
70803ff052SGerd Hoffmann 
71803ff052SGerd Hoffmann     switch (size) {
72803ff052SGerd Hoffmann     case 1:
73803ff052SGerd Hoffmann         ret = vga_ioport_read(&d->vga, addr);
74803ff052SGerd Hoffmann         break;
75803ff052SGerd Hoffmann     case 2:
76803ff052SGerd Hoffmann         ret  = vga_ioport_read(&d->vga, addr);
77803ff052SGerd Hoffmann         ret |= vga_ioport_read(&d->vga, addr+1) << 8;
78803ff052SGerd Hoffmann         break;
79803ff052SGerd Hoffmann     }
80803ff052SGerd Hoffmann     return ret;
81803ff052SGerd Hoffmann }
82803ff052SGerd Hoffmann 
83a8170e5eSAvi Kivity static void pci_vga_ioport_write(void *ptr, hwaddr addr,
84803ff052SGerd Hoffmann                                  uint64_t val, unsigned size)
85803ff052SGerd Hoffmann {
86803ff052SGerd Hoffmann     PCIVGAState *d = ptr;
87c96c53b5SGerd Hoffmann 
88803ff052SGerd Hoffmann     switch (size) {
89803ff052SGerd Hoffmann     case 1:
90c96c53b5SGerd Hoffmann         vga_ioport_write(&d->vga, addr + 0x3c0, val);
91803ff052SGerd Hoffmann         break;
92803ff052SGerd Hoffmann     case 2:
93803ff052SGerd Hoffmann         /*
94803ff052SGerd Hoffmann          * Update bytes in little endian order.  Allows to update
95803ff052SGerd Hoffmann          * indexed registers with a single word write because the
96803ff052SGerd Hoffmann          * index byte is updated first.
97803ff052SGerd Hoffmann          */
98c96c53b5SGerd Hoffmann         vga_ioport_write(&d->vga, addr + 0x3c0, val & 0xff);
99c96c53b5SGerd Hoffmann         vga_ioport_write(&d->vga, addr + 0x3c1, (val >> 8) & 0xff);
100803ff052SGerd Hoffmann         break;
101803ff052SGerd Hoffmann     }
102803ff052SGerd Hoffmann }
103803ff052SGerd Hoffmann 
104803ff052SGerd Hoffmann static const MemoryRegionOps pci_vga_ioport_ops = {
105803ff052SGerd Hoffmann     .read = pci_vga_ioport_read,
106803ff052SGerd Hoffmann     .write = pci_vga_ioport_write,
107803ff052SGerd Hoffmann     .valid.min_access_size = 1,
108803ff052SGerd Hoffmann     .valid.max_access_size = 4,
109803ff052SGerd Hoffmann     .impl.min_access_size = 1,
110803ff052SGerd Hoffmann     .impl.max_access_size = 2,
111803ff052SGerd Hoffmann     .endianness = DEVICE_LITTLE_ENDIAN,
112803ff052SGerd Hoffmann };
113803ff052SGerd Hoffmann 
114a8170e5eSAvi Kivity static uint64_t pci_vga_bochs_read(void *ptr, hwaddr addr,
115803ff052SGerd Hoffmann                                    unsigned size)
116803ff052SGerd Hoffmann {
117803ff052SGerd Hoffmann     PCIVGAState *d = ptr;
118803ff052SGerd Hoffmann     int index = addr >> 1;
119803ff052SGerd Hoffmann 
120803ff052SGerd Hoffmann     vbe_ioport_write_index(&d->vga, 0, index);
121803ff052SGerd Hoffmann     return vbe_ioport_read_data(&d->vga, 0);
122803ff052SGerd Hoffmann }
123803ff052SGerd Hoffmann 
124a8170e5eSAvi Kivity static void pci_vga_bochs_write(void *ptr, hwaddr addr,
125803ff052SGerd Hoffmann                                 uint64_t val, unsigned size)
126803ff052SGerd Hoffmann {
127803ff052SGerd Hoffmann     PCIVGAState *d = ptr;
128803ff052SGerd Hoffmann     int index = addr >> 1;
129803ff052SGerd Hoffmann 
130803ff052SGerd Hoffmann     vbe_ioport_write_index(&d->vga, 0, index);
131803ff052SGerd Hoffmann     vbe_ioport_write_data(&d->vga, 0, val);
132803ff052SGerd Hoffmann }
133803ff052SGerd Hoffmann 
134803ff052SGerd Hoffmann static const MemoryRegionOps pci_vga_bochs_ops = {
135803ff052SGerd Hoffmann     .read = pci_vga_bochs_read,
136803ff052SGerd Hoffmann     .write = pci_vga_bochs_write,
137803ff052SGerd Hoffmann     .valid.min_access_size = 1,
138803ff052SGerd Hoffmann     .valid.max_access_size = 4,
139803ff052SGerd Hoffmann     .impl.min_access_size = 2,
140803ff052SGerd Hoffmann     .impl.max_access_size = 2,
141803ff052SGerd Hoffmann     .endianness = DEVICE_LITTLE_ENDIAN,
142803ff052SGerd Hoffmann };
143803ff052SGerd Hoffmann 
144a1e47211SAurelien Jarno static int pci_std_vga_initfn(PCIDevice *dev)
14547d37dd9SJuan Quintela {
14647d37dd9SJuan Quintela     PCIVGAState *d = DO_UPCAST(PCIVGAState, dev, dev);
14747d37dd9SJuan Quintela     VGACommonState *s = &d->vga;
14847d37dd9SJuan Quintela 
1490d0302e2SGerd Hoffmann     /* vga + console init */
1504a1e244eSGerd Hoffmann     vga_common_init(s);
1510a039dc7SRichard Henderson     vga_init(s, pci_address_space(dev), pci_address_space_io(dev), true);
15247d37dd9SJuan Quintela 
153*aa2beaa1SGerd Hoffmann     s->con = graphic_console_init(DEVICE(dev), s->hw_ops, s);
15447d37dd9SJuan Quintela 
15547d37dd9SJuan Quintela     /* XXX: VGA_RAM_SIZE must be a power of two */
156e824b2ccSAvi Kivity     pci_register_bar(&d->dev, 0, PCI_BASE_ADDRESS_MEM_PREFETCH, &s->vram);
15747d37dd9SJuan Quintela 
158803ff052SGerd Hoffmann     /* mmio bar for vga register access */
159803ff052SGerd Hoffmann     if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_MMIO)) {
160803ff052SGerd Hoffmann         memory_region_init(&d->mmio, "vga.mmio", 4096);
161803ff052SGerd Hoffmann         memory_region_init_io(&d->ioport, &pci_vga_ioport_ops, d,
162803ff052SGerd Hoffmann                               "vga ioports remapped", PCI_VGA_IOPORT_SIZE);
163803ff052SGerd Hoffmann         memory_region_init_io(&d->bochs, &pci_vga_bochs_ops, d,
164803ff052SGerd Hoffmann                               "bochs dispi interface", PCI_VGA_BOCHS_SIZE);
165803ff052SGerd Hoffmann 
166803ff052SGerd Hoffmann         memory_region_add_subregion(&d->mmio, PCI_VGA_IOPORT_OFFSET,
167803ff052SGerd Hoffmann                                     &d->ioport);
168803ff052SGerd Hoffmann         memory_region_add_subregion(&d->mmio, PCI_VGA_BOCHS_OFFSET,
169803ff052SGerd Hoffmann                                     &d->bochs);
170803ff052SGerd Hoffmann         pci_register_bar(&d->dev, 2, PCI_BASE_ADDRESS_SPACE_MEMORY, &d->mmio);
171803ff052SGerd Hoffmann     }
172803ff052SGerd Hoffmann 
173281a26b1SGerd Hoffmann     if (!dev->rom_bar) {
174281a26b1SGerd Hoffmann         /* compatibility with pc-0.13 and older */
175be20f9e9SAvi Kivity         vga_init_vbe(s, pci_address_space(dev));
176281a26b1SGerd Hoffmann     }
177281a26b1SGerd Hoffmann 
17847d37dd9SJuan Quintela     return 0;
17947d37dd9SJuan Quintela }
18047d37dd9SJuan Quintela 
1814a1e244eSGerd Hoffmann static Property vga_pci_properties[] = {
1829e56edcfSGerd Hoffmann     DEFINE_PROP_UINT32("vgamem_mb", PCIVGAState, vga.vram_size_mb, 16),
183803ff052SGerd Hoffmann     DEFINE_PROP_BIT("mmio", PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_MMIO, true),
1844a1e244eSGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
1854a1e244eSGerd Hoffmann };
1864a1e244eSGerd Hoffmann 
18740021f08SAnthony Liguori static void vga_class_init(ObjectClass *klass, void *data)
18840021f08SAnthony Liguori {
18939bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
19040021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
19132902772SIsaku Yamahata 
19240021f08SAnthony Liguori     k->no_hotplug = 1;
193a1e47211SAurelien Jarno     k->init = pci_std_vga_initfn;
19440021f08SAnthony Liguori     k->romfile = "vgabios-stdvga.bin";
19540021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_QEMU;
19640021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_QEMU_VGA;
19740021f08SAnthony Liguori     k->class_id = PCI_CLASS_DISPLAY_VGA;
19839bffca2SAnthony Liguori     dc->vmsd = &vmstate_vga_pci;
1994a1e244eSGerd Hoffmann     dc->props = vga_pci_properties;
20040021f08SAnthony Liguori }
20140021f08SAnthony Liguori 
2028c43a6f0SAndreas Färber static const TypeInfo vga_info = {
20340021f08SAnthony Liguori     .name          = "VGA",
20439bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
20539bffca2SAnthony Liguori     .instance_size = sizeof(PCIVGAState),
20640021f08SAnthony Liguori     .class_init    = vga_class_init,
20747d37dd9SJuan Quintela };
20847d37dd9SJuan Quintela 
20983f7d43aSAndreas Färber static void vga_register_types(void)
21047d37dd9SJuan Quintela {
21139bffca2SAnthony Liguori     type_register_static(&vga_info);
21247d37dd9SJuan Quintela }
21383f7d43aSAndreas Färber 
21483f7d43aSAndreas Färber type_init(vga_register_types)
215