147d37dd9SJuan Quintela /* 247d37dd9SJuan Quintela * QEMU PCI VGA Emulator. 347d37dd9SJuan Quintela * 4cc228248SGerd Hoffmann * see docs/specs/standard-vga.txt for virtual hardware specs. 5cc228248SGerd Hoffmann * 647d37dd9SJuan Quintela * Copyright (c) 2003 Fabrice Bellard 747d37dd9SJuan Quintela * 847d37dd9SJuan Quintela * Permission is hereby granted, free of charge, to any person obtaining a copy 947d37dd9SJuan Quintela * of this software and associated documentation files (the "Software"), to deal 1047d37dd9SJuan Quintela * in the Software without restriction, including without limitation the rights 1147d37dd9SJuan Quintela * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 1247d37dd9SJuan Quintela * copies of the Software, and to permit persons to whom the Software is 1347d37dd9SJuan Quintela * furnished to do so, subject to the following conditions: 1447d37dd9SJuan Quintela * 1547d37dd9SJuan Quintela * The above copyright notice and this permission notice shall be included in 1647d37dd9SJuan Quintela * all copies or substantial portions of the Software. 1747d37dd9SJuan Quintela * 1847d37dd9SJuan Quintela * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1947d37dd9SJuan Quintela * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 2047d37dd9SJuan Quintela * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 2147d37dd9SJuan Quintela * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 2247d37dd9SJuan Quintela * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 2347d37dd9SJuan Quintela * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 2447d37dd9SJuan Quintela * THE SOFTWARE. 2547d37dd9SJuan Quintela */ 260b8fa32fSMarkus Armbruster 2747df5154SPeter Maydell #include "qemu/osdep.h" 2883c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 29*a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 30d6454270SMarkus Armbruster #include "migration/vmstate.h" 3147b43a1fSPaolo Bonzini #include "vga_int.h" 3228ecbaeeSPaolo Bonzini #include "ui/pixel_ops.h" 330b8fa32fSMarkus Armbruster #include "qemu/module.h" 341de7afc9SPaolo Bonzini #include "qemu/timer.h" 3583c9f4caSPaolo Bonzini #include "hw/loader.h" 36d46b40fcSGerd Hoffmann #include "hw/display/edid.h" 3747d37dd9SJuan Quintela 38803ff052SGerd Hoffmann enum vga_pci_flags { 39803ff052SGerd Hoffmann PCI_VGA_FLAG_ENABLE_MMIO = 1, 40b5682aa4SGerd Hoffmann PCI_VGA_FLAG_ENABLE_QEXT = 2, 41d46b40fcSGerd Hoffmann PCI_VGA_FLAG_ENABLE_EDID = 3, 42803ff052SGerd Hoffmann }; 43803ff052SGerd Hoffmann 4447d37dd9SJuan Quintela typedef struct PCIVGAState { 4547d37dd9SJuan Quintela PCIDevice dev; 4647d37dd9SJuan Quintela VGACommonState vga; 47803ff052SGerd Hoffmann uint32_t flags; 48d46b40fcSGerd Hoffmann qemu_edid_info edid_info; 49803ff052SGerd Hoffmann MemoryRegion mmio; 50d46b40fcSGerd Hoffmann MemoryRegion mrs[4]; 51d46b40fcSGerd Hoffmann uint8_t edid[256]; 5247d37dd9SJuan Quintela } PCIVGAState; 5347d37dd9SJuan Quintela 54176c324fSGonglei #define TYPE_PCI_VGA "pci-vga" 55176c324fSGonglei #define PCI_VGA(obj) OBJECT_CHECK(PCIVGAState, (obj), TYPE_PCI_VGA) 56176c324fSGonglei 57a4f9631cSJuan Quintela static const VMStateDescription vmstate_vga_pci = { 58a4f9631cSJuan Quintela .name = "vga", 59a4f9631cSJuan Quintela .version_id = 2, 60a4f9631cSJuan Quintela .minimum_version_id = 2, 61a4f9631cSJuan Quintela .fields = (VMStateField[]) { 62a4f9631cSJuan Quintela VMSTATE_PCI_DEVICE(dev, PCIVGAState), 63a4f9631cSJuan Quintela VMSTATE_STRUCT(vga, PCIVGAState, 0, vmstate_vga_common, VGACommonState), 64a4f9631cSJuan Quintela VMSTATE_END_OF_LIST() 6547d37dd9SJuan Quintela } 66a4f9631cSJuan Quintela }; 6747d37dd9SJuan Quintela 68a8170e5eSAvi Kivity static uint64_t pci_vga_ioport_read(void *ptr, hwaddr addr, 69803ff052SGerd Hoffmann unsigned size) 70803ff052SGerd Hoffmann { 71cf45ec6aSGerd Hoffmann VGACommonState *s = ptr; 72803ff052SGerd Hoffmann uint64_t ret = 0; 73803ff052SGerd Hoffmann 74803ff052SGerd Hoffmann switch (size) { 75803ff052SGerd Hoffmann case 1: 76cf45ec6aSGerd Hoffmann ret = vga_ioport_read(s, addr + 0x3c0); 77803ff052SGerd Hoffmann break; 78803ff052SGerd Hoffmann case 2: 79cf45ec6aSGerd Hoffmann ret = vga_ioport_read(s, addr + 0x3c0); 80cf45ec6aSGerd Hoffmann ret |= vga_ioport_read(s, addr + 0x3c1) << 8; 81803ff052SGerd Hoffmann break; 82803ff052SGerd Hoffmann } 83803ff052SGerd Hoffmann return ret; 84803ff052SGerd Hoffmann } 85803ff052SGerd Hoffmann 86a8170e5eSAvi Kivity static void pci_vga_ioport_write(void *ptr, hwaddr addr, 87803ff052SGerd Hoffmann uint64_t val, unsigned size) 88803ff052SGerd Hoffmann { 89cf45ec6aSGerd Hoffmann VGACommonState *s = ptr; 90c96c53b5SGerd Hoffmann 91803ff052SGerd Hoffmann switch (size) { 92803ff052SGerd Hoffmann case 1: 93cf45ec6aSGerd Hoffmann vga_ioport_write(s, addr + 0x3c0, val); 94803ff052SGerd Hoffmann break; 95803ff052SGerd Hoffmann case 2: 96803ff052SGerd Hoffmann /* 97803ff052SGerd Hoffmann * Update bytes in little endian order. Allows to update 98803ff052SGerd Hoffmann * indexed registers with a single word write because the 99803ff052SGerd Hoffmann * index byte is updated first. 100803ff052SGerd Hoffmann */ 101cf45ec6aSGerd Hoffmann vga_ioport_write(s, addr + 0x3c0, val & 0xff); 102cf45ec6aSGerd Hoffmann vga_ioport_write(s, addr + 0x3c1, (val >> 8) & 0xff); 103803ff052SGerd Hoffmann break; 104803ff052SGerd Hoffmann } 105803ff052SGerd Hoffmann } 106803ff052SGerd Hoffmann 107803ff052SGerd Hoffmann static const MemoryRegionOps pci_vga_ioport_ops = { 108803ff052SGerd Hoffmann .read = pci_vga_ioport_read, 109803ff052SGerd Hoffmann .write = pci_vga_ioport_write, 110803ff052SGerd Hoffmann .valid.min_access_size = 1, 111803ff052SGerd Hoffmann .valid.max_access_size = 4, 112803ff052SGerd Hoffmann .impl.min_access_size = 1, 113803ff052SGerd Hoffmann .impl.max_access_size = 2, 114803ff052SGerd Hoffmann .endianness = DEVICE_LITTLE_ENDIAN, 115803ff052SGerd Hoffmann }; 116803ff052SGerd Hoffmann 117a8170e5eSAvi Kivity static uint64_t pci_vga_bochs_read(void *ptr, hwaddr addr, 118803ff052SGerd Hoffmann unsigned size) 119803ff052SGerd Hoffmann { 120cf45ec6aSGerd Hoffmann VGACommonState *s = ptr; 121803ff052SGerd Hoffmann int index = addr >> 1; 122803ff052SGerd Hoffmann 123cf45ec6aSGerd Hoffmann vbe_ioport_write_index(s, 0, index); 124cf45ec6aSGerd Hoffmann return vbe_ioport_read_data(s, 0); 125803ff052SGerd Hoffmann } 126803ff052SGerd Hoffmann 127a8170e5eSAvi Kivity static void pci_vga_bochs_write(void *ptr, hwaddr addr, 128803ff052SGerd Hoffmann uint64_t val, unsigned size) 129803ff052SGerd Hoffmann { 130cf45ec6aSGerd Hoffmann VGACommonState *s = ptr; 131803ff052SGerd Hoffmann int index = addr >> 1; 132803ff052SGerd Hoffmann 133cf45ec6aSGerd Hoffmann vbe_ioport_write_index(s, 0, index); 134cf45ec6aSGerd Hoffmann vbe_ioport_write_data(s, 0, val); 135803ff052SGerd Hoffmann } 136803ff052SGerd Hoffmann 137803ff052SGerd Hoffmann static const MemoryRegionOps pci_vga_bochs_ops = { 138803ff052SGerd Hoffmann .read = pci_vga_bochs_read, 139803ff052SGerd Hoffmann .write = pci_vga_bochs_write, 140803ff052SGerd Hoffmann .valid.min_access_size = 1, 141803ff052SGerd Hoffmann .valid.max_access_size = 4, 142803ff052SGerd Hoffmann .impl.min_access_size = 2, 143803ff052SGerd Hoffmann .impl.max_access_size = 2, 144803ff052SGerd Hoffmann .endianness = DEVICE_LITTLE_ENDIAN, 145803ff052SGerd Hoffmann }; 146803ff052SGerd Hoffmann 147b5682aa4SGerd Hoffmann static uint64_t pci_vga_qext_read(void *ptr, hwaddr addr, unsigned size) 148b5682aa4SGerd Hoffmann { 149cf45ec6aSGerd Hoffmann VGACommonState *s = ptr; 150b5682aa4SGerd Hoffmann 151b5682aa4SGerd Hoffmann switch (addr) { 152b5682aa4SGerd Hoffmann case PCI_VGA_QEXT_REG_SIZE: 153b5682aa4SGerd Hoffmann return PCI_VGA_QEXT_SIZE; 154b5682aa4SGerd Hoffmann case PCI_VGA_QEXT_REG_BYTEORDER: 155cf45ec6aSGerd Hoffmann return s->big_endian_fb ? 156b5682aa4SGerd Hoffmann PCI_VGA_QEXT_BIG_ENDIAN : PCI_VGA_QEXT_LITTLE_ENDIAN; 157b5682aa4SGerd Hoffmann default: 158b5682aa4SGerd Hoffmann return 0; 159b5682aa4SGerd Hoffmann } 160b5682aa4SGerd Hoffmann } 161b5682aa4SGerd Hoffmann 162b5682aa4SGerd Hoffmann static void pci_vga_qext_write(void *ptr, hwaddr addr, 163b5682aa4SGerd Hoffmann uint64_t val, unsigned size) 164b5682aa4SGerd Hoffmann { 165cf45ec6aSGerd Hoffmann VGACommonState *s = ptr; 166b5682aa4SGerd Hoffmann 167b5682aa4SGerd Hoffmann switch (addr) { 168b5682aa4SGerd Hoffmann case PCI_VGA_QEXT_REG_BYTEORDER: 169b5682aa4SGerd Hoffmann if (val == PCI_VGA_QEXT_BIG_ENDIAN) { 170cf45ec6aSGerd Hoffmann s->big_endian_fb = true; 171b5682aa4SGerd Hoffmann } 172b5682aa4SGerd Hoffmann if (val == PCI_VGA_QEXT_LITTLE_ENDIAN) { 173cf45ec6aSGerd Hoffmann s->big_endian_fb = false; 174b5682aa4SGerd Hoffmann } 175b5682aa4SGerd Hoffmann break; 176b5682aa4SGerd Hoffmann } 177b5682aa4SGerd Hoffmann } 178b5682aa4SGerd Hoffmann 1793c2784fcSDavid Gibson static bool vga_get_big_endian_fb(Object *obj, Error **errp) 1803c2784fcSDavid Gibson { 181176c324fSGonglei PCIVGAState *d = PCI_VGA(PCI_DEVICE(obj)); 1823c2784fcSDavid Gibson 1833c2784fcSDavid Gibson return d->vga.big_endian_fb; 1843c2784fcSDavid Gibson } 1853c2784fcSDavid Gibson 1863c2784fcSDavid Gibson static void vga_set_big_endian_fb(Object *obj, bool value, Error **errp) 1873c2784fcSDavid Gibson { 188176c324fSGonglei PCIVGAState *d = PCI_VGA(PCI_DEVICE(obj)); 1893c2784fcSDavid Gibson 1903c2784fcSDavid Gibson d->vga.big_endian_fb = value; 1913c2784fcSDavid Gibson } 1923c2784fcSDavid Gibson 193b5682aa4SGerd Hoffmann static const MemoryRegionOps pci_vga_qext_ops = { 194b5682aa4SGerd Hoffmann .read = pci_vga_qext_read, 195b5682aa4SGerd Hoffmann .write = pci_vga_qext_write, 196b5682aa4SGerd Hoffmann .valid.min_access_size = 4, 197b5682aa4SGerd Hoffmann .valid.max_access_size = 4, 198b5682aa4SGerd Hoffmann .endianness = DEVICE_LITTLE_ENDIAN, 199b5682aa4SGerd Hoffmann }; 200b5682aa4SGerd Hoffmann 201c5d4dac8SGerd Hoffmann void pci_std_vga_mmio_region_init(VGACommonState *s, 20293abfc88SGerd Hoffmann Object *owner, 203220869e1SGerd Hoffmann MemoryRegion *parent, 204220869e1SGerd Hoffmann MemoryRegion *subs, 205d46b40fcSGerd Hoffmann bool qext, bool edid) 206220869e1SGerd Hoffmann { 207d46b40fcSGerd Hoffmann PCIVGAState *d = container_of(s, PCIVGAState, vga); 208d46b40fcSGerd Hoffmann 20993abfc88SGerd Hoffmann memory_region_init_io(&subs[0], owner, &pci_vga_ioport_ops, s, 210220869e1SGerd Hoffmann "vga ioports remapped", PCI_VGA_IOPORT_SIZE); 211220869e1SGerd Hoffmann memory_region_add_subregion(parent, PCI_VGA_IOPORT_OFFSET, 212220869e1SGerd Hoffmann &subs[0]); 213220869e1SGerd Hoffmann 21493abfc88SGerd Hoffmann memory_region_init_io(&subs[1], owner, &pci_vga_bochs_ops, s, 215220869e1SGerd Hoffmann "bochs dispi interface", PCI_VGA_BOCHS_SIZE); 216220869e1SGerd Hoffmann memory_region_add_subregion(parent, PCI_VGA_BOCHS_OFFSET, 217220869e1SGerd Hoffmann &subs[1]); 218220869e1SGerd Hoffmann 219220869e1SGerd Hoffmann if (qext) { 22093abfc88SGerd Hoffmann memory_region_init_io(&subs[2], owner, &pci_vga_qext_ops, s, 221220869e1SGerd Hoffmann "qemu extended regs", PCI_VGA_QEXT_SIZE); 222220869e1SGerd Hoffmann memory_region_add_subregion(parent, PCI_VGA_QEXT_OFFSET, 223220869e1SGerd Hoffmann &subs[2]); 224220869e1SGerd Hoffmann } 225d46b40fcSGerd Hoffmann 226d46b40fcSGerd Hoffmann if (edid) { 227d46b40fcSGerd Hoffmann qemu_edid_generate(d->edid, sizeof(d->edid), &d->edid_info); 228d46b40fcSGerd Hoffmann qemu_edid_region_io(&subs[3], owner, d->edid, sizeof(d->edid)); 229d46b40fcSGerd Hoffmann memory_region_add_subregion(parent, 0, &subs[3]); 230d46b40fcSGerd Hoffmann } 231220869e1SGerd Hoffmann } 232220869e1SGerd Hoffmann 2339af21dbeSMarkus Armbruster static void pci_std_vga_realize(PCIDevice *dev, Error **errp) 23447d37dd9SJuan Quintela { 235176c324fSGonglei PCIVGAState *d = PCI_VGA(dev); 23647d37dd9SJuan Quintela VGACommonState *s = &d->vga; 237220869e1SGerd Hoffmann bool qext = false; 238d46b40fcSGerd Hoffmann bool edid = false; 23947d37dd9SJuan Quintela 2400d0302e2SGerd Hoffmann /* vga + console init */ 2411fcfdc43SGerd Hoffmann vga_common_init(s, OBJECT(dev)); 242712f0cc7SPaolo Bonzini vga_init(s, OBJECT(dev), pci_address_space(dev), pci_address_space_io(dev), 243712f0cc7SPaolo Bonzini true); 24447d37dd9SJuan Quintela 2455643706aSGerd Hoffmann s->con = graphic_console_init(DEVICE(dev), 0, s->hw_ops, s); 24647d37dd9SJuan Quintela 24747d37dd9SJuan Quintela /* XXX: VGA_RAM_SIZE must be a power of two */ 248e824b2ccSAvi Kivity pci_register_bar(&d->dev, 0, PCI_BASE_ADDRESS_MEM_PREFETCH, &s->vram); 24947d37dd9SJuan Quintela 250803ff052SGerd Hoffmann /* mmio bar for vga register access */ 251803ff052SGerd Hoffmann if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_MMIO)) { 25283ff909fSGerd Hoffmann memory_region_init(&d->mmio, NULL, "vga.mmio", 25383ff909fSGerd Hoffmann PCI_VGA_MMIO_SIZE); 254b5682aa4SGerd Hoffmann 255b5682aa4SGerd Hoffmann if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_QEXT)) { 256220869e1SGerd Hoffmann qext = true; 257b5682aa4SGerd Hoffmann pci_set_byte(&d->dev.config[PCI_REVISION_ID], 2); 258b5682aa4SGerd Hoffmann } 259d46b40fcSGerd Hoffmann if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_EDID)) { 260d46b40fcSGerd Hoffmann edid = true; 261d46b40fcSGerd Hoffmann } 262d46b40fcSGerd Hoffmann pci_std_vga_mmio_region_init(s, OBJECT(dev), &d->mmio, d->mrs, 263d46b40fcSGerd Hoffmann qext, edid); 264b5682aa4SGerd Hoffmann 265803ff052SGerd Hoffmann pci_register_bar(&d->dev, 2, PCI_BASE_ADDRESS_SPACE_MEMORY, &d->mmio); 266803ff052SGerd Hoffmann } 267803ff052SGerd Hoffmann 268281a26b1SGerd Hoffmann if (!dev->rom_bar) { 269281a26b1SGerd Hoffmann /* compatibility with pc-0.13 and older */ 27083118327SPaolo Bonzini vga_init_vbe(s, OBJECT(dev), pci_address_space(dev)); 271281a26b1SGerd Hoffmann } 27247d37dd9SJuan Quintela } 27347d37dd9SJuan Quintela 2743c2784fcSDavid Gibson static void pci_std_vga_init(Object *obj) 2753c2784fcSDavid Gibson { 2763c2784fcSDavid Gibson /* Expose framebuffer byteorder via QOM */ 2773c2784fcSDavid Gibson object_property_add_bool(obj, "big-endian-framebuffer", 2783c2784fcSDavid Gibson vga_get_big_endian_fb, vga_set_big_endian_fb, NULL); 2793c2784fcSDavid Gibson } 2803c2784fcSDavid Gibson 2819af21dbeSMarkus Armbruster static void pci_secondary_vga_realize(PCIDevice *dev, Error **errp) 28263e3e24dSGerd Hoffmann { 283176c324fSGonglei PCIVGAState *d = PCI_VGA(dev); 28463e3e24dSGerd Hoffmann VGACommonState *s = &d->vga; 285220869e1SGerd Hoffmann bool qext = false; 286d46b40fcSGerd Hoffmann bool edid = false; 28763e3e24dSGerd Hoffmann 28863e3e24dSGerd Hoffmann /* vga + console init */ 2891fcfdc43SGerd Hoffmann vga_common_init(s, OBJECT(dev)); 29063e3e24dSGerd Hoffmann s->con = graphic_console_init(DEVICE(dev), 0, s->hw_ops, s); 29163e3e24dSGerd Hoffmann 29263e3e24dSGerd Hoffmann /* mmio bar */ 29383ff909fSGerd Hoffmann memory_region_init(&d->mmio, OBJECT(dev), "vga.mmio", 29483ff909fSGerd Hoffmann PCI_VGA_MMIO_SIZE); 29563e3e24dSGerd Hoffmann 296b5682aa4SGerd Hoffmann if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_QEXT)) { 297220869e1SGerd Hoffmann qext = true; 298b5682aa4SGerd Hoffmann pci_set_byte(&d->dev.config[PCI_REVISION_ID], 2); 299b5682aa4SGerd Hoffmann } 300d46b40fcSGerd Hoffmann if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_EDID)) { 301d46b40fcSGerd Hoffmann edid = true; 302d46b40fcSGerd Hoffmann } 303d46b40fcSGerd Hoffmann pci_std_vga_mmio_region_init(s, OBJECT(dev), &d->mmio, d->mrs, qext, edid); 304b5682aa4SGerd Hoffmann 30563e3e24dSGerd Hoffmann pci_register_bar(&d->dev, 0, PCI_BASE_ADDRESS_MEM_PREFETCH, &s->vram); 30663e3e24dSGerd Hoffmann pci_register_bar(&d->dev, 2, PCI_BASE_ADDRESS_SPACE_MEMORY, &d->mmio); 3073c2784fcSDavid Gibson } 30863e3e24dSGerd Hoffmann 309fc70514cSGerd Hoffmann static void pci_secondary_vga_exit(PCIDevice *dev) 310fc70514cSGerd Hoffmann { 311fc70514cSGerd Hoffmann PCIVGAState *d = PCI_VGA(dev); 312fc70514cSGerd Hoffmann VGACommonState *s = &d->vga; 313fc70514cSGerd Hoffmann 314fc70514cSGerd Hoffmann graphic_console_close(s->con); 3150ab90e61Sremy.noel memory_region_del_subregion(&d->mmio, &d->mrs[0]); 3160ab90e61Sremy.noel memory_region_del_subregion(&d->mmio, &d->mrs[1]); 3170ab90e61Sremy.noel if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_QEXT)) { 3180ab90e61Sremy.noel memory_region_del_subregion(&d->mmio, &d->mrs[2]); 3190ab90e61Sremy.noel } 3200ab90e61Sremy.noel if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_EDID)) { 3210ab90e61Sremy.noel memory_region_del_subregion(&d->mmio, &d->mrs[3]); 3220ab90e61Sremy.noel } 323fc70514cSGerd Hoffmann } 324fc70514cSGerd Hoffmann 3253c2784fcSDavid Gibson static void pci_secondary_vga_init(Object *obj) 3263c2784fcSDavid Gibson { 3273c2784fcSDavid Gibson /* Expose framebuffer byteorder via QOM */ 3283c2784fcSDavid Gibson object_property_add_bool(obj, "big-endian-framebuffer", 3293c2784fcSDavid Gibson vga_get_big_endian_fb, vga_set_big_endian_fb, NULL); 33063e3e24dSGerd Hoffmann } 33163e3e24dSGerd Hoffmann 33263e3e24dSGerd Hoffmann static void pci_secondary_vga_reset(DeviceState *dev) 33363e3e24dSGerd Hoffmann { 334176c324fSGonglei PCIVGAState *d = PCI_VGA(PCI_DEVICE(dev)); 33563e3e24dSGerd Hoffmann vga_common_reset(&d->vga); 33663e3e24dSGerd Hoffmann } 33763e3e24dSGerd Hoffmann 3384a1e244eSGerd Hoffmann static Property vga_pci_properties[] = { 3399e56edcfSGerd Hoffmann DEFINE_PROP_UINT32("vgamem_mb", PCIVGAState, vga.vram_size_mb, 16), 340803ff052SGerd Hoffmann DEFINE_PROP_BIT("mmio", PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_MMIO, true), 341b5682aa4SGerd Hoffmann DEFINE_PROP_BIT("qemu-extended-regs", 342b5682aa4SGerd Hoffmann PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_QEXT, true), 343d46b40fcSGerd Hoffmann DEFINE_PROP_BIT("edid", 3440a719662SGerd Hoffmann PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_EDID, true), 345d46b40fcSGerd Hoffmann DEFINE_EDID_PROPERTIES(PCIVGAState, edid_info), 3461fcfdc43SGerd Hoffmann DEFINE_PROP_BOOL("global-vmstate", PCIVGAState, vga.global_vmstate, false), 3474a1e244eSGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 3484a1e244eSGerd Hoffmann }; 3494a1e244eSGerd Hoffmann 35063e3e24dSGerd Hoffmann static Property secondary_pci_properties[] = { 35163e3e24dSGerd Hoffmann DEFINE_PROP_UINT32("vgamem_mb", PCIVGAState, vga.vram_size_mb, 16), 352b5682aa4SGerd Hoffmann DEFINE_PROP_BIT("qemu-extended-regs", 353b5682aa4SGerd Hoffmann PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_QEXT, true), 354d46b40fcSGerd Hoffmann DEFINE_PROP_BIT("edid", 3550a719662SGerd Hoffmann PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_EDID, true), 356d46b40fcSGerd Hoffmann DEFINE_EDID_PROPERTIES(PCIVGAState, edid_info), 35763e3e24dSGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 35863e3e24dSGerd Hoffmann }; 35963e3e24dSGerd Hoffmann 360176c324fSGonglei static void vga_pci_class_init(ObjectClass *klass, void *data) 361176c324fSGonglei { 362176c324fSGonglei DeviceClass *dc = DEVICE_CLASS(klass); 363176c324fSGonglei PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 364176c324fSGonglei 365176c324fSGonglei k->vendor_id = PCI_VENDOR_ID_QEMU; 366176c324fSGonglei k->device_id = PCI_DEVICE_ID_QEMU_VGA; 367176c324fSGonglei dc->vmsd = &vmstate_vga_pci; 368176c324fSGonglei set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories); 369176c324fSGonglei } 370176c324fSGonglei 371176c324fSGonglei static const TypeInfo vga_pci_type_info = { 372176c324fSGonglei .name = TYPE_PCI_VGA, 373176c324fSGonglei .parent = TYPE_PCI_DEVICE, 374176c324fSGonglei .instance_size = sizeof(PCIVGAState), 375176c324fSGonglei .abstract = true, 376176c324fSGonglei .class_init = vga_pci_class_init, 377fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 378fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 379fd3b02c8SEduardo Habkost { }, 380fd3b02c8SEduardo Habkost }, 381176c324fSGonglei }; 382176c324fSGonglei 38340021f08SAnthony Liguori static void vga_class_init(ObjectClass *klass, void *data) 38440021f08SAnthony Liguori { 38539bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 38640021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 38732902772SIsaku Yamahata 3889af21dbeSMarkus Armbruster k->realize = pci_std_vga_realize; 38940021f08SAnthony Liguori k->romfile = "vgabios-stdvga.bin"; 39040021f08SAnthony Liguori k->class_id = PCI_CLASS_DISPLAY_VGA; 3914a1e244eSGerd Hoffmann dc->props = vga_pci_properties; 3922897ae02SIgor Mammedov dc->hotpluggable = false; 39340021f08SAnthony Liguori } 39440021f08SAnthony Liguori 39563e3e24dSGerd Hoffmann static void secondary_class_init(ObjectClass *klass, void *data) 39663e3e24dSGerd Hoffmann { 39763e3e24dSGerd Hoffmann DeviceClass *dc = DEVICE_CLASS(klass); 39863e3e24dSGerd Hoffmann PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 39963e3e24dSGerd Hoffmann 4009af21dbeSMarkus Armbruster k->realize = pci_secondary_vga_realize; 401fc70514cSGerd Hoffmann k->exit = pci_secondary_vga_exit; 40263e3e24dSGerd Hoffmann k->class_id = PCI_CLASS_DISPLAY_OTHER; 40363e3e24dSGerd Hoffmann dc->props = secondary_pci_properties; 40463e3e24dSGerd Hoffmann dc->reset = pci_secondary_vga_reset; 40563e3e24dSGerd Hoffmann } 40663e3e24dSGerd Hoffmann 4078c43a6f0SAndreas Färber static const TypeInfo vga_info = { 40840021f08SAnthony Liguori .name = "VGA", 409176c324fSGonglei .parent = TYPE_PCI_VGA, 4103c2784fcSDavid Gibson .instance_init = pci_std_vga_init, 41140021f08SAnthony Liguori .class_init = vga_class_init, 41247d37dd9SJuan Quintela }; 41347d37dd9SJuan Quintela 41463e3e24dSGerd Hoffmann static const TypeInfo secondary_info = { 41563e3e24dSGerd Hoffmann .name = "secondary-vga", 416176c324fSGonglei .parent = TYPE_PCI_VGA, 4173c2784fcSDavid Gibson .instance_init = pci_secondary_vga_init, 41863e3e24dSGerd Hoffmann .class_init = secondary_class_init, 41963e3e24dSGerd Hoffmann }; 42063e3e24dSGerd Hoffmann 42183f7d43aSAndreas Färber static void vga_register_types(void) 42247d37dd9SJuan Quintela { 423176c324fSGonglei type_register_static(&vga_pci_type_info); 42439bffca2SAnthony Liguori type_register_static(&vga_info); 42563e3e24dSGerd Hoffmann type_register_static(&secondary_info); 42647d37dd9SJuan Quintela } 42783f7d43aSAndreas Färber 42883f7d43aSAndreas Färber type_init(vga_register_types) 429