147d37dd9SJuan Quintela /* 247d37dd9SJuan Quintela * QEMU PCI VGA Emulator. 347d37dd9SJuan Quintela * 4cc228248SGerd Hoffmann * see docs/specs/standard-vga.txt for virtual hardware specs. 5cc228248SGerd Hoffmann * 647d37dd9SJuan Quintela * Copyright (c) 2003 Fabrice Bellard 747d37dd9SJuan Quintela * 847d37dd9SJuan Quintela * Permission is hereby granted, free of charge, to any person obtaining a copy 947d37dd9SJuan Quintela * of this software and associated documentation files (the "Software"), to deal 1047d37dd9SJuan Quintela * in the Software without restriction, including without limitation the rights 1147d37dd9SJuan Quintela * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 1247d37dd9SJuan Quintela * copies of the Software, and to permit persons to whom the Software is 1347d37dd9SJuan Quintela * furnished to do so, subject to the following conditions: 1447d37dd9SJuan Quintela * 1547d37dd9SJuan Quintela * The above copyright notice and this permission notice shall be included in 1647d37dd9SJuan Quintela * all copies or substantial portions of the Software. 1747d37dd9SJuan Quintela * 1847d37dd9SJuan Quintela * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1947d37dd9SJuan Quintela * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 2047d37dd9SJuan Quintela * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 2147d37dd9SJuan Quintela * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 2247d37dd9SJuan Quintela * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 2347d37dd9SJuan Quintela * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 2447d37dd9SJuan Quintela * THE SOFTWARE. 2547d37dd9SJuan Quintela */ 260b8fa32fSMarkus Armbruster 2747df5154SPeter Maydell #include "qemu/osdep.h" 2883c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 29a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 30d6454270SMarkus Armbruster #include "migration/vmstate.h" 3147b43a1fSPaolo Bonzini #include "vga_int.h" 3228ecbaeeSPaolo Bonzini #include "ui/pixel_ops.h" 330b8fa32fSMarkus Armbruster #include "qemu/module.h" 341de7afc9SPaolo Bonzini #include "qemu/timer.h" 3583c9f4caSPaolo Bonzini #include "hw/loader.h" 36d46b40fcSGerd Hoffmann #include "hw/display/edid.h" 37db1015e9SEduardo Habkost #include "qom/object.h" 3847d37dd9SJuan Quintela 39803ff052SGerd Hoffmann enum vga_pci_flags { 40803ff052SGerd Hoffmann PCI_VGA_FLAG_ENABLE_MMIO = 1, 41b5682aa4SGerd Hoffmann PCI_VGA_FLAG_ENABLE_QEXT = 2, 42d46b40fcSGerd Hoffmann PCI_VGA_FLAG_ENABLE_EDID = 3, 43803ff052SGerd Hoffmann }; 44803ff052SGerd Hoffmann 45db1015e9SEduardo Habkost struct PCIVGAState { 4647d37dd9SJuan Quintela PCIDevice dev; 4747d37dd9SJuan Quintela VGACommonState vga; 48803ff052SGerd Hoffmann uint32_t flags; 49d46b40fcSGerd Hoffmann qemu_edid_info edid_info; 50803ff052SGerd Hoffmann MemoryRegion mmio; 51d46b40fcSGerd Hoffmann MemoryRegion mrs[4]; 5235f171a2SKonstantin Nazarov uint8_t edid[384]; 53db1015e9SEduardo Habkost }; 5447d37dd9SJuan Quintela 55176c324fSGonglei #define TYPE_PCI_VGA "pci-vga" 568063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(PCIVGAState, PCI_VGA) 57176c324fSGonglei 58a4f9631cSJuan Quintela static const VMStateDescription vmstate_vga_pci = { 59a4f9631cSJuan Quintela .name = "vga", 60a4f9631cSJuan Quintela .version_id = 2, 61a4f9631cSJuan Quintela .minimum_version_id = 2, 62a4f9631cSJuan Quintela .fields = (VMStateField[]) { 63a4f9631cSJuan Quintela VMSTATE_PCI_DEVICE(dev, PCIVGAState), 64a4f9631cSJuan Quintela VMSTATE_STRUCT(vga, PCIVGAState, 0, vmstate_vga_common, VGACommonState), 65a4f9631cSJuan Quintela VMSTATE_END_OF_LIST() 6647d37dd9SJuan Quintela } 67a4f9631cSJuan Quintela }; 6847d37dd9SJuan Quintela 69a8170e5eSAvi Kivity static uint64_t pci_vga_ioport_read(void *ptr, hwaddr addr, 70803ff052SGerd Hoffmann unsigned size) 71803ff052SGerd Hoffmann { 72cf45ec6aSGerd Hoffmann VGACommonState *s = ptr; 73803ff052SGerd Hoffmann uint64_t ret = 0; 74803ff052SGerd Hoffmann 75803ff052SGerd Hoffmann switch (size) { 76803ff052SGerd Hoffmann case 1: 77cf45ec6aSGerd Hoffmann ret = vga_ioport_read(s, addr + 0x3c0); 78803ff052SGerd Hoffmann break; 79803ff052SGerd Hoffmann case 2: 80cf45ec6aSGerd Hoffmann ret = vga_ioport_read(s, addr + 0x3c0); 81cf45ec6aSGerd Hoffmann ret |= vga_ioport_read(s, addr + 0x3c1) << 8; 82803ff052SGerd Hoffmann break; 83803ff052SGerd Hoffmann } 84803ff052SGerd Hoffmann return ret; 85803ff052SGerd Hoffmann } 86803ff052SGerd Hoffmann 87a8170e5eSAvi Kivity static void pci_vga_ioport_write(void *ptr, hwaddr addr, 88803ff052SGerd Hoffmann uint64_t val, unsigned size) 89803ff052SGerd Hoffmann { 90cf45ec6aSGerd Hoffmann VGACommonState *s = ptr; 91c96c53b5SGerd Hoffmann 92803ff052SGerd Hoffmann switch (size) { 93803ff052SGerd Hoffmann case 1: 94cf45ec6aSGerd Hoffmann vga_ioport_write(s, addr + 0x3c0, val); 95803ff052SGerd Hoffmann break; 96803ff052SGerd Hoffmann case 2: 97803ff052SGerd Hoffmann /* 98803ff052SGerd Hoffmann * Update bytes in little endian order. Allows to update 99803ff052SGerd Hoffmann * indexed registers with a single word write because the 100803ff052SGerd Hoffmann * index byte is updated first. 101803ff052SGerd Hoffmann */ 102cf45ec6aSGerd Hoffmann vga_ioport_write(s, addr + 0x3c0, val & 0xff); 103cf45ec6aSGerd Hoffmann vga_ioport_write(s, addr + 0x3c1, (val >> 8) & 0xff); 104803ff052SGerd Hoffmann break; 105803ff052SGerd Hoffmann } 106803ff052SGerd Hoffmann } 107803ff052SGerd Hoffmann 108803ff052SGerd Hoffmann static const MemoryRegionOps pci_vga_ioport_ops = { 109803ff052SGerd Hoffmann .read = pci_vga_ioport_read, 110803ff052SGerd Hoffmann .write = pci_vga_ioport_write, 111803ff052SGerd Hoffmann .valid.min_access_size = 1, 112803ff052SGerd Hoffmann .valid.max_access_size = 4, 113803ff052SGerd Hoffmann .impl.min_access_size = 1, 114803ff052SGerd Hoffmann .impl.max_access_size = 2, 115803ff052SGerd Hoffmann .endianness = DEVICE_LITTLE_ENDIAN, 116803ff052SGerd Hoffmann }; 117803ff052SGerd Hoffmann 118a8170e5eSAvi Kivity static uint64_t pci_vga_bochs_read(void *ptr, hwaddr addr, 119803ff052SGerd Hoffmann unsigned size) 120803ff052SGerd Hoffmann { 121cf45ec6aSGerd Hoffmann VGACommonState *s = ptr; 122803ff052SGerd Hoffmann int index = addr >> 1; 123803ff052SGerd Hoffmann 124cf45ec6aSGerd Hoffmann vbe_ioport_write_index(s, 0, index); 125cf45ec6aSGerd Hoffmann return vbe_ioport_read_data(s, 0); 126803ff052SGerd Hoffmann } 127803ff052SGerd Hoffmann 128a8170e5eSAvi Kivity static void pci_vga_bochs_write(void *ptr, hwaddr addr, 129803ff052SGerd Hoffmann uint64_t val, unsigned size) 130803ff052SGerd Hoffmann { 131cf45ec6aSGerd Hoffmann VGACommonState *s = ptr; 132803ff052SGerd Hoffmann int index = addr >> 1; 133803ff052SGerd Hoffmann 134cf45ec6aSGerd Hoffmann vbe_ioport_write_index(s, 0, index); 135cf45ec6aSGerd Hoffmann vbe_ioport_write_data(s, 0, val); 136803ff052SGerd Hoffmann } 137803ff052SGerd Hoffmann 138803ff052SGerd Hoffmann static const MemoryRegionOps pci_vga_bochs_ops = { 139803ff052SGerd Hoffmann .read = pci_vga_bochs_read, 140803ff052SGerd Hoffmann .write = pci_vga_bochs_write, 141803ff052SGerd Hoffmann .valid.min_access_size = 1, 142803ff052SGerd Hoffmann .valid.max_access_size = 4, 143803ff052SGerd Hoffmann .impl.min_access_size = 2, 144803ff052SGerd Hoffmann .impl.max_access_size = 2, 145803ff052SGerd Hoffmann .endianness = DEVICE_LITTLE_ENDIAN, 146803ff052SGerd Hoffmann }; 147803ff052SGerd Hoffmann 148b5682aa4SGerd Hoffmann static uint64_t pci_vga_qext_read(void *ptr, hwaddr addr, unsigned size) 149b5682aa4SGerd Hoffmann { 150cf45ec6aSGerd Hoffmann VGACommonState *s = ptr; 151b5682aa4SGerd Hoffmann 152b5682aa4SGerd Hoffmann switch (addr) { 153b5682aa4SGerd Hoffmann case PCI_VGA_QEXT_REG_SIZE: 154b5682aa4SGerd Hoffmann return PCI_VGA_QEXT_SIZE; 155b5682aa4SGerd Hoffmann case PCI_VGA_QEXT_REG_BYTEORDER: 156cf45ec6aSGerd Hoffmann return s->big_endian_fb ? 157b5682aa4SGerd Hoffmann PCI_VGA_QEXT_BIG_ENDIAN : PCI_VGA_QEXT_LITTLE_ENDIAN; 158b5682aa4SGerd Hoffmann default: 159b5682aa4SGerd Hoffmann return 0; 160b5682aa4SGerd Hoffmann } 161b5682aa4SGerd Hoffmann } 162b5682aa4SGerd Hoffmann 163b5682aa4SGerd Hoffmann static void pci_vga_qext_write(void *ptr, hwaddr addr, 164b5682aa4SGerd Hoffmann uint64_t val, unsigned size) 165b5682aa4SGerd Hoffmann { 166cf45ec6aSGerd Hoffmann VGACommonState *s = ptr; 167b5682aa4SGerd Hoffmann 168b5682aa4SGerd Hoffmann switch (addr) { 169b5682aa4SGerd Hoffmann case PCI_VGA_QEXT_REG_BYTEORDER: 170b5682aa4SGerd Hoffmann if (val == PCI_VGA_QEXT_BIG_ENDIAN) { 171cf45ec6aSGerd Hoffmann s->big_endian_fb = true; 172b5682aa4SGerd Hoffmann } 173b5682aa4SGerd Hoffmann if (val == PCI_VGA_QEXT_LITTLE_ENDIAN) { 174cf45ec6aSGerd Hoffmann s->big_endian_fb = false; 175b5682aa4SGerd Hoffmann } 176b5682aa4SGerd Hoffmann break; 177b5682aa4SGerd Hoffmann } 178b5682aa4SGerd Hoffmann } 179b5682aa4SGerd Hoffmann 1803c2784fcSDavid Gibson static bool vga_get_big_endian_fb(Object *obj, Error **errp) 1813c2784fcSDavid Gibson { 182176c324fSGonglei PCIVGAState *d = PCI_VGA(PCI_DEVICE(obj)); 1833c2784fcSDavid Gibson 1843c2784fcSDavid Gibson return d->vga.big_endian_fb; 1853c2784fcSDavid Gibson } 1863c2784fcSDavid Gibson 1873c2784fcSDavid Gibson static void vga_set_big_endian_fb(Object *obj, bool value, Error **errp) 1883c2784fcSDavid Gibson { 189176c324fSGonglei PCIVGAState *d = PCI_VGA(PCI_DEVICE(obj)); 1903c2784fcSDavid Gibson 1913c2784fcSDavid Gibson d->vga.big_endian_fb = value; 1923c2784fcSDavid Gibson } 1933c2784fcSDavid Gibson 194b5682aa4SGerd Hoffmann static const MemoryRegionOps pci_vga_qext_ops = { 195b5682aa4SGerd Hoffmann .read = pci_vga_qext_read, 196b5682aa4SGerd Hoffmann .write = pci_vga_qext_write, 197b5682aa4SGerd Hoffmann .valid.min_access_size = 4, 198b5682aa4SGerd Hoffmann .valid.max_access_size = 4, 199b5682aa4SGerd Hoffmann .endianness = DEVICE_LITTLE_ENDIAN, 200b5682aa4SGerd Hoffmann }; 201b5682aa4SGerd Hoffmann 202c5d4dac8SGerd Hoffmann void pci_std_vga_mmio_region_init(VGACommonState *s, 20393abfc88SGerd Hoffmann Object *owner, 204220869e1SGerd Hoffmann MemoryRegion *parent, 205220869e1SGerd Hoffmann MemoryRegion *subs, 206d46b40fcSGerd Hoffmann bool qext, bool edid) 207220869e1SGerd Hoffmann { 208d46b40fcSGerd Hoffmann PCIVGAState *d = container_of(s, PCIVGAState, vga); 209d46b40fcSGerd Hoffmann 21093abfc88SGerd Hoffmann memory_region_init_io(&subs[0], owner, &pci_vga_ioport_ops, s, 211220869e1SGerd Hoffmann "vga ioports remapped", PCI_VGA_IOPORT_SIZE); 212220869e1SGerd Hoffmann memory_region_add_subregion(parent, PCI_VGA_IOPORT_OFFSET, 213220869e1SGerd Hoffmann &subs[0]); 214220869e1SGerd Hoffmann 21593abfc88SGerd Hoffmann memory_region_init_io(&subs[1], owner, &pci_vga_bochs_ops, s, 216220869e1SGerd Hoffmann "bochs dispi interface", PCI_VGA_BOCHS_SIZE); 217220869e1SGerd Hoffmann memory_region_add_subregion(parent, PCI_VGA_BOCHS_OFFSET, 218220869e1SGerd Hoffmann &subs[1]); 219220869e1SGerd Hoffmann 220220869e1SGerd Hoffmann if (qext) { 22193abfc88SGerd Hoffmann memory_region_init_io(&subs[2], owner, &pci_vga_qext_ops, s, 222220869e1SGerd Hoffmann "qemu extended regs", PCI_VGA_QEXT_SIZE); 223220869e1SGerd Hoffmann memory_region_add_subregion(parent, PCI_VGA_QEXT_OFFSET, 224220869e1SGerd Hoffmann &subs[2]); 225220869e1SGerd Hoffmann } 226d46b40fcSGerd Hoffmann 227d46b40fcSGerd Hoffmann if (edid) { 228d46b40fcSGerd Hoffmann qemu_edid_generate(d->edid, sizeof(d->edid), &d->edid_info); 229d46b40fcSGerd Hoffmann qemu_edid_region_io(&subs[3], owner, d->edid, sizeof(d->edid)); 230d46b40fcSGerd Hoffmann memory_region_add_subregion(parent, 0, &subs[3]); 231d46b40fcSGerd Hoffmann } 232220869e1SGerd Hoffmann } 233220869e1SGerd Hoffmann 2349af21dbeSMarkus Armbruster static void pci_std_vga_realize(PCIDevice *dev, Error **errp) 23547d37dd9SJuan Quintela { 236176c324fSGonglei PCIVGAState *d = PCI_VGA(dev); 23747d37dd9SJuan Quintela VGACommonState *s = &d->vga; 238220869e1SGerd Hoffmann bool qext = false; 239d46b40fcSGerd Hoffmann bool edid = false; 24047d37dd9SJuan Quintela 2410d0302e2SGerd Hoffmann /* vga + console init */ 242*6832deb8SThomas Huth if (!vga_common_init(s, OBJECT(dev), errp)) { 243*6832deb8SThomas Huth return; 244*6832deb8SThomas Huth } 245712f0cc7SPaolo Bonzini vga_init(s, OBJECT(dev), pci_address_space(dev), pci_address_space_io(dev), 246712f0cc7SPaolo Bonzini true); 24747d37dd9SJuan Quintela 2485643706aSGerd Hoffmann s->con = graphic_console_init(DEVICE(dev), 0, s->hw_ops, s); 24947d37dd9SJuan Quintela 25047d37dd9SJuan Quintela /* XXX: VGA_RAM_SIZE must be a power of two */ 251e824b2ccSAvi Kivity pci_register_bar(&d->dev, 0, PCI_BASE_ADDRESS_MEM_PREFETCH, &s->vram); 25247d37dd9SJuan Quintela 253803ff052SGerd Hoffmann /* mmio bar for vga register access */ 254803ff052SGerd Hoffmann if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_MMIO)) { 255f872c762SGerd Hoffmann memory_region_init_io(&d->mmio, OBJECT(dev), &unassigned_io_ops, NULL, 256f872c762SGerd Hoffmann "vga.mmio", PCI_VGA_MMIO_SIZE); 257b5682aa4SGerd Hoffmann 258b5682aa4SGerd Hoffmann if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_QEXT)) { 259220869e1SGerd Hoffmann qext = true; 260b5682aa4SGerd Hoffmann pci_set_byte(&d->dev.config[PCI_REVISION_ID], 2); 261b5682aa4SGerd Hoffmann } 262d46b40fcSGerd Hoffmann if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_EDID)) { 263d46b40fcSGerd Hoffmann edid = true; 264d46b40fcSGerd Hoffmann } 265d46b40fcSGerd Hoffmann pci_std_vga_mmio_region_init(s, OBJECT(dev), &d->mmio, d->mrs, 266d46b40fcSGerd Hoffmann qext, edid); 267b5682aa4SGerd Hoffmann 268803ff052SGerd Hoffmann pci_register_bar(&d->dev, 2, PCI_BASE_ADDRESS_SPACE_MEMORY, &d->mmio); 269803ff052SGerd Hoffmann } 27047d37dd9SJuan Quintela } 27147d37dd9SJuan Quintela 2729af21dbeSMarkus Armbruster static void pci_secondary_vga_realize(PCIDevice *dev, Error **errp) 27363e3e24dSGerd Hoffmann { 274176c324fSGonglei PCIVGAState *d = PCI_VGA(dev); 27563e3e24dSGerd Hoffmann VGACommonState *s = &d->vga; 276220869e1SGerd Hoffmann bool qext = false; 277d46b40fcSGerd Hoffmann bool edid = false; 27863e3e24dSGerd Hoffmann 27963e3e24dSGerd Hoffmann /* vga + console init */ 280*6832deb8SThomas Huth if (!vga_common_init(s, OBJECT(dev), errp)) { 281*6832deb8SThomas Huth return; 282*6832deb8SThomas Huth } 28363e3e24dSGerd Hoffmann s->con = graphic_console_init(DEVICE(dev), 0, s->hw_ops, s); 28463e3e24dSGerd Hoffmann 28563e3e24dSGerd Hoffmann /* mmio bar */ 286f872c762SGerd Hoffmann memory_region_init_io(&d->mmio, OBJECT(dev), &unassigned_io_ops, NULL, 287f872c762SGerd Hoffmann "vga.mmio", PCI_VGA_MMIO_SIZE); 28863e3e24dSGerd Hoffmann 289b5682aa4SGerd Hoffmann if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_QEXT)) { 290220869e1SGerd Hoffmann qext = true; 291b5682aa4SGerd Hoffmann pci_set_byte(&d->dev.config[PCI_REVISION_ID], 2); 292b5682aa4SGerd Hoffmann } 293d46b40fcSGerd Hoffmann if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_EDID)) { 294d46b40fcSGerd Hoffmann edid = true; 295d46b40fcSGerd Hoffmann } 296d46b40fcSGerd Hoffmann pci_std_vga_mmio_region_init(s, OBJECT(dev), &d->mmio, d->mrs, qext, edid); 297b5682aa4SGerd Hoffmann 29863e3e24dSGerd Hoffmann pci_register_bar(&d->dev, 0, PCI_BASE_ADDRESS_MEM_PREFETCH, &s->vram); 29963e3e24dSGerd Hoffmann pci_register_bar(&d->dev, 2, PCI_BASE_ADDRESS_SPACE_MEMORY, &d->mmio); 3003c2784fcSDavid Gibson } 30163e3e24dSGerd Hoffmann 302fc70514cSGerd Hoffmann static void pci_secondary_vga_exit(PCIDevice *dev) 303fc70514cSGerd Hoffmann { 304fc70514cSGerd Hoffmann PCIVGAState *d = PCI_VGA(dev); 305fc70514cSGerd Hoffmann VGACommonState *s = &d->vga; 306fc70514cSGerd Hoffmann 307fc70514cSGerd Hoffmann graphic_console_close(s->con); 3080ab90e61Sremy.noel memory_region_del_subregion(&d->mmio, &d->mrs[0]); 3090ab90e61Sremy.noel memory_region_del_subregion(&d->mmio, &d->mrs[1]); 3100ab90e61Sremy.noel if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_QEXT)) { 3110ab90e61Sremy.noel memory_region_del_subregion(&d->mmio, &d->mrs[2]); 3120ab90e61Sremy.noel } 3130ab90e61Sremy.noel if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_EDID)) { 3140ab90e61Sremy.noel memory_region_del_subregion(&d->mmio, &d->mrs[3]); 3150ab90e61Sremy.noel } 316fc70514cSGerd Hoffmann } 317fc70514cSGerd Hoffmann 3183c2784fcSDavid Gibson static void pci_secondary_vga_init(Object *obj) 3193c2784fcSDavid Gibson { 3203c2784fcSDavid Gibson /* Expose framebuffer byteorder via QOM */ 3213c2784fcSDavid Gibson object_property_add_bool(obj, "big-endian-framebuffer", 322d2623129SMarkus Armbruster vga_get_big_endian_fb, vga_set_big_endian_fb); 32363e3e24dSGerd Hoffmann } 32463e3e24dSGerd Hoffmann 32563e3e24dSGerd Hoffmann static void pci_secondary_vga_reset(DeviceState *dev) 32663e3e24dSGerd Hoffmann { 327176c324fSGonglei PCIVGAState *d = PCI_VGA(PCI_DEVICE(dev)); 32863e3e24dSGerd Hoffmann vga_common_reset(&d->vga); 32963e3e24dSGerd Hoffmann } 33063e3e24dSGerd Hoffmann 3314a1e244eSGerd Hoffmann static Property vga_pci_properties[] = { 3329e56edcfSGerd Hoffmann DEFINE_PROP_UINT32("vgamem_mb", PCIVGAState, vga.vram_size_mb, 16), 333803ff052SGerd Hoffmann DEFINE_PROP_BIT("mmio", PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_MMIO, true), 334b5682aa4SGerd Hoffmann DEFINE_PROP_BIT("qemu-extended-regs", 335b5682aa4SGerd Hoffmann PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_QEXT, true), 336d46b40fcSGerd Hoffmann DEFINE_PROP_BIT("edid", 3370a719662SGerd Hoffmann PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_EDID, true), 338d46b40fcSGerd Hoffmann DEFINE_EDID_PROPERTIES(PCIVGAState, edid_info), 3391fcfdc43SGerd Hoffmann DEFINE_PROP_BOOL("global-vmstate", PCIVGAState, vga.global_vmstate, false), 3404a1e244eSGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 3414a1e244eSGerd Hoffmann }; 3424a1e244eSGerd Hoffmann 34363e3e24dSGerd Hoffmann static Property secondary_pci_properties[] = { 34463e3e24dSGerd Hoffmann DEFINE_PROP_UINT32("vgamem_mb", PCIVGAState, vga.vram_size_mb, 16), 345b5682aa4SGerd Hoffmann DEFINE_PROP_BIT("qemu-extended-regs", 346b5682aa4SGerd Hoffmann PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_QEXT, true), 347d46b40fcSGerd Hoffmann DEFINE_PROP_BIT("edid", 3480a719662SGerd Hoffmann PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_EDID, true), 349d46b40fcSGerd Hoffmann DEFINE_EDID_PROPERTIES(PCIVGAState, edid_info), 35063e3e24dSGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 35163e3e24dSGerd Hoffmann }; 35263e3e24dSGerd Hoffmann 353176c324fSGonglei static void vga_pci_class_init(ObjectClass *klass, void *data) 354176c324fSGonglei { 355176c324fSGonglei DeviceClass *dc = DEVICE_CLASS(klass); 356176c324fSGonglei PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 357176c324fSGonglei 358176c324fSGonglei k->vendor_id = PCI_VENDOR_ID_QEMU; 359176c324fSGonglei k->device_id = PCI_DEVICE_ID_QEMU_VGA; 360176c324fSGonglei dc->vmsd = &vmstate_vga_pci; 361176c324fSGonglei set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories); 362176c324fSGonglei } 363176c324fSGonglei 364176c324fSGonglei static const TypeInfo vga_pci_type_info = { 365176c324fSGonglei .name = TYPE_PCI_VGA, 366176c324fSGonglei .parent = TYPE_PCI_DEVICE, 367176c324fSGonglei .instance_size = sizeof(PCIVGAState), 368176c324fSGonglei .abstract = true, 369176c324fSGonglei .class_init = vga_pci_class_init, 370fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 371fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 372fd3b02c8SEduardo Habkost { }, 373fd3b02c8SEduardo Habkost }, 374176c324fSGonglei }; 375176c324fSGonglei 37640021f08SAnthony Liguori static void vga_class_init(ObjectClass *klass, void *data) 37740021f08SAnthony Liguori { 37839bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 37940021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 38032902772SIsaku Yamahata 3819af21dbeSMarkus Armbruster k->realize = pci_std_vga_realize; 38240021f08SAnthony Liguori k->romfile = "vgabios-stdvga.bin"; 38340021f08SAnthony Liguori k->class_id = PCI_CLASS_DISPLAY_VGA; 3844f67d30bSMarc-André Lureau device_class_set_props(dc, vga_pci_properties); 3852897ae02SIgor Mammedov dc->hotpluggable = false; 38659497037SEduardo Habkost 38759497037SEduardo Habkost /* Expose framebuffer byteorder via QOM */ 38859497037SEduardo Habkost object_class_property_add_bool(klass, "big-endian-framebuffer", 38959497037SEduardo Habkost vga_get_big_endian_fb, vga_set_big_endian_fb); 39040021f08SAnthony Liguori } 39140021f08SAnthony Liguori 39263e3e24dSGerd Hoffmann static void secondary_class_init(ObjectClass *klass, void *data) 39363e3e24dSGerd Hoffmann { 39463e3e24dSGerd Hoffmann DeviceClass *dc = DEVICE_CLASS(klass); 39563e3e24dSGerd Hoffmann PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 39663e3e24dSGerd Hoffmann 3979af21dbeSMarkus Armbruster k->realize = pci_secondary_vga_realize; 398fc70514cSGerd Hoffmann k->exit = pci_secondary_vga_exit; 39963e3e24dSGerd Hoffmann k->class_id = PCI_CLASS_DISPLAY_OTHER; 4004f67d30bSMarc-André Lureau device_class_set_props(dc, secondary_pci_properties); 40163e3e24dSGerd Hoffmann dc->reset = pci_secondary_vga_reset; 40263e3e24dSGerd Hoffmann } 40363e3e24dSGerd Hoffmann 4048c43a6f0SAndreas Färber static const TypeInfo vga_info = { 40540021f08SAnthony Liguori .name = "VGA", 406176c324fSGonglei .parent = TYPE_PCI_VGA, 40740021f08SAnthony Liguori .class_init = vga_class_init, 40847d37dd9SJuan Quintela }; 40947d37dd9SJuan Quintela 41063e3e24dSGerd Hoffmann static const TypeInfo secondary_info = { 41163e3e24dSGerd Hoffmann .name = "secondary-vga", 412176c324fSGonglei .parent = TYPE_PCI_VGA, 4133c2784fcSDavid Gibson .instance_init = pci_secondary_vga_init, 41463e3e24dSGerd Hoffmann .class_init = secondary_class_init, 41563e3e24dSGerd Hoffmann }; 41663e3e24dSGerd Hoffmann 41783f7d43aSAndreas Färber static void vga_register_types(void) 41847d37dd9SJuan Quintela { 419176c324fSGonglei type_register_static(&vga_pci_type_info); 42039bffca2SAnthony Liguori type_register_static(&vga_info); 42163e3e24dSGerd Hoffmann type_register_static(&secondary_info); 42247d37dd9SJuan Quintela } 42383f7d43aSAndreas Färber 42483f7d43aSAndreas Färber type_init(vga_register_types) 425