xref: /qemu/hw/display/vga-pci.c (revision 3c2784fc864d943ff70a2a5c9dea8e9a9b4d9e1d)
147d37dd9SJuan Quintela /*
247d37dd9SJuan Quintela  * QEMU PCI VGA Emulator.
347d37dd9SJuan Quintela  *
4cc228248SGerd Hoffmann  * see docs/specs/standard-vga.txt for virtual hardware specs.
5cc228248SGerd Hoffmann  *
647d37dd9SJuan Quintela  * Copyright (c) 2003 Fabrice Bellard
747d37dd9SJuan Quintela  *
847d37dd9SJuan Quintela  * Permission is hereby granted, free of charge, to any person obtaining a copy
947d37dd9SJuan Quintela  * of this software and associated documentation files (the "Software"), to deal
1047d37dd9SJuan Quintela  * in the Software without restriction, including without limitation the rights
1147d37dd9SJuan Quintela  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
1247d37dd9SJuan Quintela  * copies of the Software, and to permit persons to whom the Software is
1347d37dd9SJuan Quintela  * furnished to do so, subject to the following conditions:
1447d37dd9SJuan Quintela  *
1547d37dd9SJuan Quintela  * The above copyright notice and this permission notice shall be included in
1647d37dd9SJuan Quintela  * all copies or substantial portions of the Software.
1747d37dd9SJuan Quintela  *
1847d37dd9SJuan Quintela  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1947d37dd9SJuan Quintela  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
2047d37dd9SJuan Quintela  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
2147d37dd9SJuan Quintela  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
2247d37dd9SJuan Quintela  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
2347d37dd9SJuan Quintela  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
2447d37dd9SJuan Quintela  * THE SOFTWARE.
2547d37dd9SJuan Quintela  */
2683c9f4caSPaolo Bonzini #include "hw/hw.h"
2728ecbaeeSPaolo Bonzini #include "ui/console.h"
2883c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
2947b43a1fSPaolo Bonzini #include "vga_int.h"
3028ecbaeeSPaolo Bonzini #include "ui/pixel_ops.h"
311de7afc9SPaolo Bonzini #include "qemu/timer.h"
3283c9f4caSPaolo Bonzini #include "hw/loader.h"
3347d37dd9SJuan Quintela 
34803ff052SGerd Hoffmann #define PCI_VGA_IOPORT_OFFSET 0x400
35803ff052SGerd Hoffmann #define PCI_VGA_IOPORT_SIZE   (0x3e0 - 0x3c0)
36803ff052SGerd Hoffmann #define PCI_VGA_BOCHS_OFFSET  0x500
37803ff052SGerd Hoffmann #define PCI_VGA_BOCHS_SIZE    (0x0b * 2)
38b5682aa4SGerd Hoffmann #define PCI_VGA_QEXT_OFFSET   0x600
39b5682aa4SGerd Hoffmann #define PCI_VGA_QEXT_SIZE     (2 * 4)
40803ff052SGerd Hoffmann #define PCI_VGA_MMIO_SIZE     0x1000
41803ff052SGerd Hoffmann 
42b5682aa4SGerd Hoffmann #define PCI_VGA_QEXT_REG_SIZE         (0 * 4)
43b5682aa4SGerd Hoffmann #define PCI_VGA_QEXT_REG_BYTEORDER    (1 * 4)
44b5682aa4SGerd Hoffmann #define  PCI_VGA_QEXT_LITTLE_ENDIAN   0x1e1e1e1e
45b5682aa4SGerd Hoffmann #define  PCI_VGA_QEXT_BIG_ENDIAN      0xbebebebe
46b5682aa4SGerd Hoffmann 
47803ff052SGerd Hoffmann enum vga_pci_flags {
48803ff052SGerd Hoffmann     PCI_VGA_FLAG_ENABLE_MMIO = 1,
49b5682aa4SGerd Hoffmann     PCI_VGA_FLAG_ENABLE_QEXT = 2,
50803ff052SGerd Hoffmann };
51803ff052SGerd Hoffmann 
5247d37dd9SJuan Quintela typedef struct PCIVGAState {
5347d37dd9SJuan Quintela     PCIDevice dev;
5447d37dd9SJuan Quintela     VGACommonState vga;
55803ff052SGerd Hoffmann     uint32_t flags;
56803ff052SGerd Hoffmann     MemoryRegion mmio;
57803ff052SGerd Hoffmann     MemoryRegion ioport;
58803ff052SGerd Hoffmann     MemoryRegion bochs;
59b5682aa4SGerd Hoffmann     MemoryRegion qext;
6047d37dd9SJuan Quintela } PCIVGAState;
6147d37dd9SJuan Quintela 
62a4f9631cSJuan Quintela static const VMStateDescription vmstate_vga_pci = {
63a4f9631cSJuan Quintela     .name = "vga",
64a4f9631cSJuan Quintela     .version_id = 2,
65a4f9631cSJuan Quintela     .minimum_version_id = 2,
66a4f9631cSJuan Quintela     .fields = (VMStateField[]) {
67a4f9631cSJuan Quintela         VMSTATE_PCI_DEVICE(dev, PCIVGAState),
68a4f9631cSJuan Quintela         VMSTATE_STRUCT(vga, PCIVGAState, 0, vmstate_vga_common, VGACommonState),
69a4f9631cSJuan Quintela         VMSTATE_END_OF_LIST()
7047d37dd9SJuan Quintela     }
71a4f9631cSJuan Quintela };
7247d37dd9SJuan Quintela 
73a8170e5eSAvi Kivity static uint64_t pci_vga_ioport_read(void *ptr, hwaddr addr,
74803ff052SGerd Hoffmann                                     unsigned size)
75803ff052SGerd Hoffmann {
76803ff052SGerd Hoffmann     PCIVGAState *d = ptr;
77803ff052SGerd Hoffmann     uint64_t ret = 0;
78803ff052SGerd Hoffmann 
79803ff052SGerd Hoffmann     switch (size) {
80803ff052SGerd Hoffmann     case 1:
81803ff052SGerd Hoffmann         ret = vga_ioport_read(&d->vga, addr);
82803ff052SGerd Hoffmann         break;
83803ff052SGerd Hoffmann     case 2:
84803ff052SGerd Hoffmann         ret  = vga_ioport_read(&d->vga, addr);
85803ff052SGerd Hoffmann         ret |= vga_ioport_read(&d->vga, addr+1) << 8;
86803ff052SGerd Hoffmann         break;
87803ff052SGerd Hoffmann     }
88803ff052SGerd Hoffmann     return ret;
89803ff052SGerd Hoffmann }
90803ff052SGerd Hoffmann 
91a8170e5eSAvi Kivity static void pci_vga_ioport_write(void *ptr, hwaddr addr,
92803ff052SGerd Hoffmann                                  uint64_t val, unsigned size)
93803ff052SGerd Hoffmann {
94803ff052SGerd Hoffmann     PCIVGAState *d = ptr;
95c96c53b5SGerd Hoffmann 
96803ff052SGerd Hoffmann     switch (size) {
97803ff052SGerd Hoffmann     case 1:
98c96c53b5SGerd Hoffmann         vga_ioport_write(&d->vga, addr + 0x3c0, val);
99803ff052SGerd Hoffmann         break;
100803ff052SGerd Hoffmann     case 2:
101803ff052SGerd Hoffmann         /*
102803ff052SGerd Hoffmann          * Update bytes in little endian order.  Allows to update
103803ff052SGerd Hoffmann          * indexed registers with a single word write because the
104803ff052SGerd Hoffmann          * index byte is updated first.
105803ff052SGerd Hoffmann          */
106c96c53b5SGerd Hoffmann         vga_ioport_write(&d->vga, addr + 0x3c0, val & 0xff);
107c96c53b5SGerd Hoffmann         vga_ioport_write(&d->vga, addr + 0x3c1, (val >> 8) & 0xff);
108803ff052SGerd Hoffmann         break;
109803ff052SGerd Hoffmann     }
110803ff052SGerd Hoffmann }
111803ff052SGerd Hoffmann 
112803ff052SGerd Hoffmann static const MemoryRegionOps pci_vga_ioport_ops = {
113803ff052SGerd Hoffmann     .read = pci_vga_ioport_read,
114803ff052SGerd Hoffmann     .write = pci_vga_ioport_write,
115803ff052SGerd Hoffmann     .valid.min_access_size = 1,
116803ff052SGerd Hoffmann     .valid.max_access_size = 4,
117803ff052SGerd Hoffmann     .impl.min_access_size = 1,
118803ff052SGerd Hoffmann     .impl.max_access_size = 2,
119803ff052SGerd Hoffmann     .endianness = DEVICE_LITTLE_ENDIAN,
120803ff052SGerd Hoffmann };
121803ff052SGerd Hoffmann 
122a8170e5eSAvi Kivity static uint64_t pci_vga_bochs_read(void *ptr, hwaddr addr,
123803ff052SGerd Hoffmann                                    unsigned size)
124803ff052SGerd Hoffmann {
125803ff052SGerd Hoffmann     PCIVGAState *d = ptr;
126803ff052SGerd Hoffmann     int index = addr >> 1;
127803ff052SGerd Hoffmann 
128803ff052SGerd Hoffmann     vbe_ioport_write_index(&d->vga, 0, index);
129803ff052SGerd Hoffmann     return vbe_ioport_read_data(&d->vga, 0);
130803ff052SGerd Hoffmann }
131803ff052SGerd Hoffmann 
132a8170e5eSAvi Kivity static void pci_vga_bochs_write(void *ptr, hwaddr addr,
133803ff052SGerd Hoffmann                                 uint64_t val, unsigned size)
134803ff052SGerd Hoffmann {
135803ff052SGerd Hoffmann     PCIVGAState *d = ptr;
136803ff052SGerd Hoffmann     int index = addr >> 1;
137803ff052SGerd Hoffmann 
138803ff052SGerd Hoffmann     vbe_ioport_write_index(&d->vga, 0, index);
139803ff052SGerd Hoffmann     vbe_ioport_write_data(&d->vga, 0, val);
140803ff052SGerd Hoffmann }
141803ff052SGerd Hoffmann 
142803ff052SGerd Hoffmann static const MemoryRegionOps pci_vga_bochs_ops = {
143803ff052SGerd Hoffmann     .read = pci_vga_bochs_read,
144803ff052SGerd Hoffmann     .write = pci_vga_bochs_write,
145803ff052SGerd Hoffmann     .valid.min_access_size = 1,
146803ff052SGerd Hoffmann     .valid.max_access_size = 4,
147803ff052SGerd Hoffmann     .impl.min_access_size = 2,
148803ff052SGerd Hoffmann     .impl.max_access_size = 2,
149803ff052SGerd Hoffmann     .endianness = DEVICE_LITTLE_ENDIAN,
150803ff052SGerd Hoffmann };
151803ff052SGerd Hoffmann 
152b5682aa4SGerd Hoffmann static uint64_t pci_vga_qext_read(void *ptr, hwaddr addr, unsigned size)
153b5682aa4SGerd Hoffmann {
154b5682aa4SGerd Hoffmann     PCIVGAState *d = ptr;
155b5682aa4SGerd Hoffmann 
156b5682aa4SGerd Hoffmann     switch (addr) {
157b5682aa4SGerd Hoffmann     case PCI_VGA_QEXT_REG_SIZE:
158b5682aa4SGerd Hoffmann         return PCI_VGA_QEXT_SIZE;
159b5682aa4SGerd Hoffmann     case PCI_VGA_QEXT_REG_BYTEORDER:
160b5682aa4SGerd Hoffmann         return d->vga.big_endian_fb ?
161b5682aa4SGerd Hoffmann             PCI_VGA_QEXT_BIG_ENDIAN : PCI_VGA_QEXT_LITTLE_ENDIAN;
162b5682aa4SGerd Hoffmann     default:
163b5682aa4SGerd Hoffmann         return 0;
164b5682aa4SGerd Hoffmann     }
165b5682aa4SGerd Hoffmann }
166b5682aa4SGerd Hoffmann 
167b5682aa4SGerd Hoffmann static void pci_vga_qext_write(void *ptr, hwaddr addr,
168b5682aa4SGerd Hoffmann                                uint64_t val, unsigned size)
169b5682aa4SGerd Hoffmann {
170b5682aa4SGerd Hoffmann     PCIVGAState *d = ptr;
171b5682aa4SGerd Hoffmann 
172b5682aa4SGerd Hoffmann     switch (addr) {
173b5682aa4SGerd Hoffmann     case PCI_VGA_QEXT_REG_BYTEORDER:
174b5682aa4SGerd Hoffmann         if (val == PCI_VGA_QEXT_BIG_ENDIAN) {
175b5682aa4SGerd Hoffmann             d->vga.big_endian_fb = true;
176b5682aa4SGerd Hoffmann         }
177b5682aa4SGerd Hoffmann         if (val == PCI_VGA_QEXT_LITTLE_ENDIAN) {
178b5682aa4SGerd Hoffmann             d->vga.big_endian_fb = false;
179b5682aa4SGerd Hoffmann         }
180b5682aa4SGerd Hoffmann         break;
181b5682aa4SGerd Hoffmann     }
182b5682aa4SGerd Hoffmann }
183b5682aa4SGerd Hoffmann 
184*3c2784fcSDavid Gibson static bool vga_get_big_endian_fb(Object *obj, Error **errp)
185*3c2784fcSDavid Gibson {
186*3c2784fcSDavid Gibson     PCIVGAState *d = DO_UPCAST(PCIVGAState, dev, PCI_DEVICE(obj));
187*3c2784fcSDavid Gibson 
188*3c2784fcSDavid Gibson     return d->vga.big_endian_fb;
189*3c2784fcSDavid Gibson }
190*3c2784fcSDavid Gibson 
191*3c2784fcSDavid Gibson static void vga_set_big_endian_fb(Object *obj, bool value, Error **errp)
192*3c2784fcSDavid Gibson {
193*3c2784fcSDavid Gibson     PCIVGAState *d = DO_UPCAST(PCIVGAState, dev, PCI_DEVICE(obj));
194*3c2784fcSDavid Gibson 
195*3c2784fcSDavid Gibson     d->vga.big_endian_fb = value;
196*3c2784fcSDavid Gibson }
197*3c2784fcSDavid Gibson 
198b5682aa4SGerd Hoffmann static const MemoryRegionOps pci_vga_qext_ops = {
199b5682aa4SGerd Hoffmann     .read = pci_vga_qext_read,
200b5682aa4SGerd Hoffmann     .write = pci_vga_qext_write,
201b5682aa4SGerd Hoffmann     .valid.min_access_size = 4,
202b5682aa4SGerd Hoffmann     .valid.max_access_size = 4,
203b5682aa4SGerd Hoffmann     .endianness = DEVICE_LITTLE_ENDIAN,
204b5682aa4SGerd Hoffmann };
205b5682aa4SGerd Hoffmann 
2069af21dbeSMarkus Armbruster static void pci_std_vga_realize(PCIDevice *dev, Error **errp)
20747d37dd9SJuan Quintela {
20847d37dd9SJuan Quintela     PCIVGAState *d = DO_UPCAST(PCIVGAState, dev, dev);
20947d37dd9SJuan Quintela     VGACommonState *s = &d->vga;
21047d37dd9SJuan Quintela 
2110d0302e2SGerd Hoffmann     /* vga + console init */
212e2bbfc8eSGerd Hoffmann     vga_common_init(s, OBJECT(dev), true);
213712f0cc7SPaolo Bonzini     vga_init(s, OBJECT(dev), pci_address_space(dev), pci_address_space_io(dev),
214712f0cc7SPaolo Bonzini              true);
21547d37dd9SJuan Quintela 
2165643706aSGerd Hoffmann     s->con = graphic_console_init(DEVICE(dev), 0, s->hw_ops, s);
21747d37dd9SJuan Quintela 
21847d37dd9SJuan Quintela     /* XXX: VGA_RAM_SIZE must be a power of two */
219e824b2ccSAvi Kivity     pci_register_bar(&d->dev, 0, PCI_BASE_ADDRESS_MEM_PREFETCH, &s->vram);
22047d37dd9SJuan Quintela 
221803ff052SGerd Hoffmann     /* mmio bar for vga register access */
222803ff052SGerd Hoffmann     if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_MMIO)) {
2232c9b15caSPaolo Bonzini         memory_region_init(&d->mmio, NULL, "vga.mmio", 4096);
2242c9b15caSPaolo Bonzini         memory_region_init_io(&d->ioport, NULL, &pci_vga_ioport_ops, d,
225803ff052SGerd Hoffmann                               "vga ioports remapped", PCI_VGA_IOPORT_SIZE);
2262c9b15caSPaolo Bonzini         memory_region_init_io(&d->bochs, NULL, &pci_vga_bochs_ops, d,
227803ff052SGerd Hoffmann                               "bochs dispi interface", PCI_VGA_BOCHS_SIZE);
228803ff052SGerd Hoffmann 
229803ff052SGerd Hoffmann         memory_region_add_subregion(&d->mmio, PCI_VGA_IOPORT_OFFSET,
230803ff052SGerd Hoffmann                                     &d->ioport);
231803ff052SGerd Hoffmann         memory_region_add_subregion(&d->mmio, PCI_VGA_BOCHS_OFFSET,
232803ff052SGerd Hoffmann                                     &d->bochs);
233b5682aa4SGerd Hoffmann 
234b5682aa4SGerd Hoffmann         if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_QEXT)) {
235b5682aa4SGerd Hoffmann             memory_region_init_io(&d->qext, NULL, &pci_vga_qext_ops, d,
236b5682aa4SGerd Hoffmann                                   "qemu extended regs", PCI_VGA_QEXT_SIZE);
237b5682aa4SGerd Hoffmann             memory_region_add_subregion(&d->mmio, PCI_VGA_QEXT_OFFSET,
238b5682aa4SGerd Hoffmann                                         &d->qext);
239b5682aa4SGerd Hoffmann             pci_set_byte(&d->dev.config[PCI_REVISION_ID], 2);
240b5682aa4SGerd Hoffmann         }
241b5682aa4SGerd Hoffmann 
242803ff052SGerd Hoffmann         pci_register_bar(&d->dev, 2, PCI_BASE_ADDRESS_SPACE_MEMORY, &d->mmio);
243803ff052SGerd Hoffmann     }
244803ff052SGerd Hoffmann 
245281a26b1SGerd Hoffmann     if (!dev->rom_bar) {
246281a26b1SGerd Hoffmann         /* compatibility with pc-0.13 and older */
24783118327SPaolo Bonzini         vga_init_vbe(s, OBJECT(dev), pci_address_space(dev));
248281a26b1SGerd Hoffmann     }
24947d37dd9SJuan Quintela }
25047d37dd9SJuan Quintela 
251*3c2784fcSDavid Gibson static void pci_std_vga_init(Object *obj)
252*3c2784fcSDavid Gibson {
253*3c2784fcSDavid Gibson     /* Expose framebuffer byteorder via QOM */
254*3c2784fcSDavid Gibson     object_property_add_bool(obj, "big-endian-framebuffer",
255*3c2784fcSDavid Gibson                              vga_get_big_endian_fb, vga_set_big_endian_fb, NULL);
256*3c2784fcSDavid Gibson }
257*3c2784fcSDavid Gibson 
2589af21dbeSMarkus Armbruster static void pci_secondary_vga_realize(PCIDevice *dev, Error **errp)
25963e3e24dSGerd Hoffmann {
26063e3e24dSGerd Hoffmann     PCIVGAState *d = DO_UPCAST(PCIVGAState, dev, dev);
26163e3e24dSGerd Hoffmann     VGACommonState *s = &d->vga;
26263e3e24dSGerd Hoffmann 
26363e3e24dSGerd Hoffmann     /* vga + console init */
26463e3e24dSGerd Hoffmann     vga_common_init(s, OBJECT(dev), false);
26563e3e24dSGerd Hoffmann     s->con = graphic_console_init(DEVICE(dev), 0, s->hw_ops, s);
26663e3e24dSGerd Hoffmann 
26763e3e24dSGerd Hoffmann     /* mmio bar */
26863e3e24dSGerd Hoffmann     memory_region_init(&d->mmio, OBJECT(dev), "vga.mmio", 4096);
26963e3e24dSGerd Hoffmann     memory_region_init_io(&d->ioport, OBJECT(dev), &pci_vga_ioport_ops, d,
27063e3e24dSGerd Hoffmann                           "vga ioports remapped", PCI_VGA_IOPORT_SIZE);
27163e3e24dSGerd Hoffmann     memory_region_init_io(&d->bochs, OBJECT(dev), &pci_vga_bochs_ops, d,
27263e3e24dSGerd Hoffmann                           "bochs dispi interface", PCI_VGA_BOCHS_SIZE);
27363e3e24dSGerd Hoffmann 
27463e3e24dSGerd Hoffmann     memory_region_add_subregion(&d->mmio, PCI_VGA_IOPORT_OFFSET,
27563e3e24dSGerd Hoffmann                                 &d->ioport);
27663e3e24dSGerd Hoffmann     memory_region_add_subregion(&d->mmio, PCI_VGA_BOCHS_OFFSET,
27763e3e24dSGerd Hoffmann                                 &d->bochs);
27863e3e24dSGerd Hoffmann 
279b5682aa4SGerd Hoffmann     if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_QEXT)) {
280b5682aa4SGerd Hoffmann         memory_region_init_io(&d->qext, NULL, &pci_vga_qext_ops, d,
281b5682aa4SGerd Hoffmann                               "qemu extended regs", PCI_VGA_QEXT_SIZE);
282b5682aa4SGerd Hoffmann         memory_region_add_subregion(&d->mmio, PCI_VGA_QEXT_OFFSET,
283b5682aa4SGerd Hoffmann                                     &d->qext);
284b5682aa4SGerd Hoffmann         pci_set_byte(&d->dev.config[PCI_REVISION_ID], 2);
285b5682aa4SGerd Hoffmann     }
286b5682aa4SGerd Hoffmann 
28763e3e24dSGerd Hoffmann     pci_register_bar(&d->dev, 0, PCI_BASE_ADDRESS_MEM_PREFETCH, &s->vram);
28863e3e24dSGerd Hoffmann     pci_register_bar(&d->dev, 2, PCI_BASE_ADDRESS_SPACE_MEMORY, &d->mmio);
289*3c2784fcSDavid Gibson }
29063e3e24dSGerd Hoffmann 
291*3c2784fcSDavid Gibson static void pci_secondary_vga_init(Object *obj)
292*3c2784fcSDavid Gibson {
293*3c2784fcSDavid Gibson     /* Expose framebuffer byteorder via QOM */
294*3c2784fcSDavid Gibson     object_property_add_bool(obj, "big-endian-framebuffer",
295*3c2784fcSDavid Gibson                              vga_get_big_endian_fb, vga_set_big_endian_fb, NULL);
29663e3e24dSGerd Hoffmann }
29763e3e24dSGerd Hoffmann 
29863e3e24dSGerd Hoffmann static void pci_secondary_vga_reset(DeviceState *dev)
29963e3e24dSGerd Hoffmann {
30063e3e24dSGerd Hoffmann     PCIVGAState *d = DO_UPCAST(PCIVGAState, dev.qdev, dev);
30163e3e24dSGerd Hoffmann 
30263e3e24dSGerd Hoffmann     vga_common_reset(&d->vga);
30363e3e24dSGerd Hoffmann }
30463e3e24dSGerd Hoffmann 
3054a1e244eSGerd Hoffmann static Property vga_pci_properties[] = {
3069e56edcfSGerd Hoffmann     DEFINE_PROP_UINT32("vgamem_mb", PCIVGAState, vga.vram_size_mb, 16),
307803ff052SGerd Hoffmann     DEFINE_PROP_BIT("mmio", PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_MMIO, true),
308b5682aa4SGerd Hoffmann     DEFINE_PROP_BIT("qemu-extended-regs",
309b5682aa4SGerd Hoffmann                     PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_QEXT, true),
3104a1e244eSGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
3114a1e244eSGerd Hoffmann };
3124a1e244eSGerd Hoffmann 
31363e3e24dSGerd Hoffmann static Property secondary_pci_properties[] = {
31463e3e24dSGerd Hoffmann     DEFINE_PROP_UINT32("vgamem_mb", PCIVGAState, vga.vram_size_mb, 16),
315b5682aa4SGerd Hoffmann     DEFINE_PROP_BIT("qemu-extended-regs",
316b5682aa4SGerd Hoffmann                     PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_QEXT, true),
31763e3e24dSGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
31863e3e24dSGerd Hoffmann };
31963e3e24dSGerd Hoffmann 
32040021f08SAnthony Liguori static void vga_class_init(ObjectClass *klass, void *data)
32140021f08SAnthony Liguori {
32239bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
32340021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
32432902772SIsaku Yamahata 
3259af21dbeSMarkus Armbruster     k->realize = pci_std_vga_realize;
32640021f08SAnthony Liguori     k->romfile = "vgabios-stdvga.bin";
32740021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_QEMU;
32840021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_QEMU_VGA;
32940021f08SAnthony Liguori     k->class_id = PCI_CLASS_DISPLAY_VGA;
33039bffca2SAnthony Liguori     dc->vmsd = &vmstate_vga_pci;
3314a1e244eSGerd Hoffmann     dc->props = vga_pci_properties;
3322897ae02SIgor Mammedov     dc->hotpluggable = false;
333125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories);
33440021f08SAnthony Liguori }
33540021f08SAnthony Liguori 
33663e3e24dSGerd Hoffmann static void secondary_class_init(ObjectClass *klass, void *data)
33763e3e24dSGerd Hoffmann {
33863e3e24dSGerd Hoffmann     DeviceClass *dc = DEVICE_CLASS(klass);
33963e3e24dSGerd Hoffmann     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
34063e3e24dSGerd Hoffmann 
3419af21dbeSMarkus Armbruster     k->realize = pci_secondary_vga_realize;
34263e3e24dSGerd Hoffmann     k->vendor_id = PCI_VENDOR_ID_QEMU;
34363e3e24dSGerd Hoffmann     k->device_id = PCI_DEVICE_ID_QEMU_VGA;
34463e3e24dSGerd Hoffmann     k->class_id = PCI_CLASS_DISPLAY_OTHER;
34563e3e24dSGerd Hoffmann     dc->vmsd = &vmstate_vga_pci;
34663e3e24dSGerd Hoffmann     dc->props = secondary_pci_properties;
34763e3e24dSGerd Hoffmann     dc->reset = pci_secondary_vga_reset;
34846817e86SGonglei     set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories);
34963e3e24dSGerd Hoffmann }
35063e3e24dSGerd Hoffmann 
3518c43a6f0SAndreas Färber static const TypeInfo vga_info = {
35240021f08SAnthony Liguori     .name          = "VGA",
35339bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
354*3c2784fcSDavid Gibson     .instance_init = pci_std_vga_init,
35539bffca2SAnthony Liguori     .instance_size = sizeof(PCIVGAState),
35640021f08SAnthony Liguori     .class_init    = vga_class_init,
35747d37dd9SJuan Quintela };
35847d37dd9SJuan Quintela 
35963e3e24dSGerd Hoffmann static const TypeInfo secondary_info = {
36063e3e24dSGerd Hoffmann     .name          = "secondary-vga",
36163e3e24dSGerd Hoffmann     .parent        = TYPE_PCI_DEVICE,
362*3c2784fcSDavid Gibson     .instance_init = pci_secondary_vga_init,
36363e3e24dSGerd Hoffmann     .instance_size = sizeof(PCIVGAState),
36463e3e24dSGerd Hoffmann     .class_init    = secondary_class_init,
36563e3e24dSGerd Hoffmann };
36663e3e24dSGerd Hoffmann 
36783f7d43aSAndreas Färber static void vga_register_types(void)
36847d37dd9SJuan Quintela {
36939bffca2SAnthony Liguori     type_register_static(&vga_info);
37063e3e24dSGerd Hoffmann     type_register_static(&secondary_info);
37147d37dd9SJuan Quintela }
37283f7d43aSAndreas Färber 
37383f7d43aSAndreas Färber type_init(vga_register_types)
374