147d37dd9SJuan Quintela /* 247d37dd9SJuan Quintela * QEMU PCI VGA Emulator. 347d37dd9SJuan Quintela * 4cc228248SGerd Hoffmann * see docs/specs/standard-vga.txt for virtual hardware specs. 5cc228248SGerd Hoffmann * 647d37dd9SJuan Quintela * Copyright (c) 2003 Fabrice Bellard 747d37dd9SJuan Quintela * 847d37dd9SJuan Quintela * Permission is hereby granted, free of charge, to any person obtaining a copy 947d37dd9SJuan Quintela * of this software and associated documentation files (the "Software"), to deal 1047d37dd9SJuan Quintela * in the Software without restriction, including without limitation the rights 1147d37dd9SJuan Quintela * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 1247d37dd9SJuan Quintela * copies of the Software, and to permit persons to whom the Software is 1347d37dd9SJuan Quintela * furnished to do so, subject to the following conditions: 1447d37dd9SJuan Quintela * 1547d37dd9SJuan Quintela * The above copyright notice and this permission notice shall be included in 1647d37dd9SJuan Quintela * all copies or substantial portions of the Software. 1747d37dd9SJuan Quintela * 1847d37dd9SJuan Quintela * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1947d37dd9SJuan Quintela * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 2047d37dd9SJuan Quintela * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 2147d37dd9SJuan Quintela * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 2247d37dd9SJuan Quintela * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 2347d37dd9SJuan Quintela * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 2447d37dd9SJuan Quintela * THE SOFTWARE. 2547d37dd9SJuan Quintela */ 2647df5154SPeter Maydell #include "qemu/osdep.h" 2783c9f4caSPaolo Bonzini #include "hw/hw.h" 2883c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 2947b43a1fSPaolo Bonzini #include "vga_int.h" 3028ecbaeeSPaolo Bonzini #include "ui/pixel_ops.h" 311de7afc9SPaolo Bonzini #include "qemu/timer.h" 3283c9f4caSPaolo Bonzini #include "hw/loader.h" 3347d37dd9SJuan Quintela 34803ff052SGerd Hoffmann enum vga_pci_flags { 35803ff052SGerd Hoffmann PCI_VGA_FLAG_ENABLE_MMIO = 1, 36b5682aa4SGerd Hoffmann PCI_VGA_FLAG_ENABLE_QEXT = 2, 37803ff052SGerd Hoffmann }; 38803ff052SGerd Hoffmann 3947d37dd9SJuan Quintela typedef struct PCIVGAState { 4047d37dd9SJuan Quintela PCIDevice dev; 4147d37dd9SJuan Quintela VGACommonState vga; 42803ff052SGerd Hoffmann uint32_t flags; 43803ff052SGerd Hoffmann MemoryRegion mmio; 44220869e1SGerd Hoffmann MemoryRegion mrs[3]; 4547d37dd9SJuan Quintela } PCIVGAState; 4647d37dd9SJuan Quintela 47176c324fSGonglei #define TYPE_PCI_VGA "pci-vga" 48176c324fSGonglei #define PCI_VGA(obj) OBJECT_CHECK(PCIVGAState, (obj), TYPE_PCI_VGA) 49176c324fSGonglei 50a4f9631cSJuan Quintela static const VMStateDescription vmstate_vga_pci = { 51a4f9631cSJuan Quintela .name = "vga", 52a4f9631cSJuan Quintela .version_id = 2, 53a4f9631cSJuan Quintela .minimum_version_id = 2, 54a4f9631cSJuan Quintela .fields = (VMStateField[]) { 55a4f9631cSJuan Quintela VMSTATE_PCI_DEVICE(dev, PCIVGAState), 56a4f9631cSJuan Quintela VMSTATE_STRUCT(vga, PCIVGAState, 0, vmstate_vga_common, VGACommonState), 57a4f9631cSJuan Quintela VMSTATE_END_OF_LIST() 5847d37dd9SJuan Quintela } 59a4f9631cSJuan Quintela }; 6047d37dd9SJuan Quintela 61a8170e5eSAvi Kivity static uint64_t pci_vga_ioport_read(void *ptr, hwaddr addr, 62803ff052SGerd Hoffmann unsigned size) 63803ff052SGerd Hoffmann { 64cf45ec6aSGerd Hoffmann VGACommonState *s = ptr; 65803ff052SGerd Hoffmann uint64_t ret = 0; 66803ff052SGerd Hoffmann 67803ff052SGerd Hoffmann switch (size) { 68803ff052SGerd Hoffmann case 1: 69cf45ec6aSGerd Hoffmann ret = vga_ioport_read(s, addr + 0x3c0); 70803ff052SGerd Hoffmann break; 71803ff052SGerd Hoffmann case 2: 72cf45ec6aSGerd Hoffmann ret = vga_ioport_read(s, addr + 0x3c0); 73cf45ec6aSGerd Hoffmann ret |= vga_ioport_read(s, addr + 0x3c1) << 8; 74803ff052SGerd Hoffmann break; 75803ff052SGerd Hoffmann } 76803ff052SGerd Hoffmann return ret; 77803ff052SGerd Hoffmann } 78803ff052SGerd Hoffmann 79a8170e5eSAvi Kivity static void pci_vga_ioport_write(void *ptr, hwaddr addr, 80803ff052SGerd Hoffmann uint64_t val, unsigned size) 81803ff052SGerd Hoffmann { 82cf45ec6aSGerd Hoffmann VGACommonState *s = ptr; 83c96c53b5SGerd Hoffmann 84803ff052SGerd Hoffmann switch (size) { 85803ff052SGerd Hoffmann case 1: 86cf45ec6aSGerd Hoffmann vga_ioport_write(s, addr + 0x3c0, val); 87803ff052SGerd Hoffmann break; 88803ff052SGerd Hoffmann case 2: 89803ff052SGerd Hoffmann /* 90803ff052SGerd Hoffmann * Update bytes in little endian order. Allows to update 91803ff052SGerd Hoffmann * indexed registers with a single word write because the 92803ff052SGerd Hoffmann * index byte is updated first. 93803ff052SGerd Hoffmann */ 94cf45ec6aSGerd Hoffmann vga_ioport_write(s, addr + 0x3c0, val & 0xff); 95cf45ec6aSGerd Hoffmann vga_ioport_write(s, addr + 0x3c1, (val >> 8) & 0xff); 96803ff052SGerd Hoffmann break; 97803ff052SGerd Hoffmann } 98803ff052SGerd Hoffmann } 99803ff052SGerd Hoffmann 100803ff052SGerd Hoffmann static const MemoryRegionOps pci_vga_ioport_ops = { 101803ff052SGerd Hoffmann .read = pci_vga_ioport_read, 102803ff052SGerd Hoffmann .write = pci_vga_ioport_write, 103803ff052SGerd Hoffmann .valid.min_access_size = 1, 104803ff052SGerd Hoffmann .valid.max_access_size = 4, 105803ff052SGerd Hoffmann .impl.min_access_size = 1, 106803ff052SGerd Hoffmann .impl.max_access_size = 2, 107803ff052SGerd Hoffmann .endianness = DEVICE_LITTLE_ENDIAN, 108803ff052SGerd Hoffmann }; 109803ff052SGerd Hoffmann 110a8170e5eSAvi Kivity static uint64_t pci_vga_bochs_read(void *ptr, hwaddr addr, 111803ff052SGerd Hoffmann unsigned size) 112803ff052SGerd Hoffmann { 113cf45ec6aSGerd Hoffmann VGACommonState *s = ptr; 114803ff052SGerd Hoffmann int index = addr >> 1; 115803ff052SGerd Hoffmann 116cf45ec6aSGerd Hoffmann vbe_ioport_write_index(s, 0, index); 117cf45ec6aSGerd Hoffmann return vbe_ioport_read_data(s, 0); 118803ff052SGerd Hoffmann } 119803ff052SGerd Hoffmann 120a8170e5eSAvi Kivity static void pci_vga_bochs_write(void *ptr, hwaddr addr, 121803ff052SGerd Hoffmann uint64_t val, unsigned size) 122803ff052SGerd Hoffmann { 123cf45ec6aSGerd Hoffmann VGACommonState *s = ptr; 124803ff052SGerd Hoffmann int index = addr >> 1; 125803ff052SGerd Hoffmann 126cf45ec6aSGerd Hoffmann vbe_ioport_write_index(s, 0, index); 127cf45ec6aSGerd Hoffmann vbe_ioport_write_data(s, 0, val); 128803ff052SGerd Hoffmann } 129803ff052SGerd Hoffmann 130803ff052SGerd Hoffmann static const MemoryRegionOps pci_vga_bochs_ops = { 131803ff052SGerd Hoffmann .read = pci_vga_bochs_read, 132803ff052SGerd Hoffmann .write = pci_vga_bochs_write, 133803ff052SGerd Hoffmann .valid.min_access_size = 1, 134803ff052SGerd Hoffmann .valid.max_access_size = 4, 135803ff052SGerd Hoffmann .impl.min_access_size = 2, 136803ff052SGerd Hoffmann .impl.max_access_size = 2, 137803ff052SGerd Hoffmann .endianness = DEVICE_LITTLE_ENDIAN, 138803ff052SGerd Hoffmann }; 139803ff052SGerd Hoffmann 140b5682aa4SGerd Hoffmann static uint64_t pci_vga_qext_read(void *ptr, hwaddr addr, unsigned size) 141b5682aa4SGerd Hoffmann { 142cf45ec6aSGerd Hoffmann VGACommonState *s = ptr; 143b5682aa4SGerd Hoffmann 144b5682aa4SGerd Hoffmann switch (addr) { 145b5682aa4SGerd Hoffmann case PCI_VGA_QEXT_REG_SIZE: 146b5682aa4SGerd Hoffmann return PCI_VGA_QEXT_SIZE; 147b5682aa4SGerd Hoffmann case PCI_VGA_QEXT_REG_BYTEORDER: 148cf45ec6aSGerd Hoffmann return s->big_endian_fb ? 149b5682aa4SGerd Hoffmann PCI_VGA_QEXT_BIG_ENDIAN : PCI_VGA_QEXT_LITTLE_ENDIAN; 150b5682aa4SGerd Hoffmann default: 151b5682aa4SGerd Hoffmann return 0; 152b5682aa4SGerd Hoffmann } 153b5682aa4SGerd Hoffmann } 154b5682aa4SGerd Hoffmann 155b5682aa4SGerd Hoffmann static void pci_vga_qext_write(void *ptr, hwaddr addr, 156b5682aa4SGerd Hoffmann uint64_t val, unsigned size) 157b5682aa4SGerd Hoffmann { 158cf45ec6aSGerd Hoffmann VGACommonState *s = ptr; 159b5682aa4SGerd Hoffmann 160b5682aa4SGerd Hoffmann switch (addr) { 161b5682aa4SGerd Hoffmann case PCI_VGA_QEXT_REG_BYTEORDER: 162b5682aa4SGerd Hoffmann if (val == PCI_VGA_QEXT_BIG_ENDIAN) { 163cf45ec6aSGerd Hoffmann s->big_endian_fb = true; 164b5682aa4SGerd Hoffmann } 165b5682aa4SGerd Hoffmann if (val == PCI_VGA_QEXT_LITTLE_ENDIAN) { 166cf45ec6aSGerd Hoffmann s->big_endian_fb = false; 167b5682aa4SGerd Hoffmann } 168b5682aa4SGerd Hoffmann break; 169b5682aa4SGerd Hoffmann } 170b5682aa4SGerd Hoffmann } 171b5682aa4SGerd Hoffmann 1723c2784fcSDavid Gibson static bool vga_get_big_endian_fb(Object *obj, Error **errp) 1733c2784fcSDavid Gibson { 174176c324fSGonglei PCIVGAState *d = PCI_VGA(PCI_DEVICE(obj)); 1753c2784fcSDavid Gibson 1763c2784fcSDavid Gibson return d->vga.big_endian_fb; 1773c2784fcSDavid Gibson } 1783c2784fcSDavid Gibson 1793c2784fcSDavid Gibson static void vga_set_big_endian_fb(Object *obj, bool value, Error **errp) 1803c2784fcSDavid Gibson { 181176c324fSGonglei PCIVGAState *d = PCI_VGA(PCI_DEVICE(obj)); 1823c2784fcSDavid Gibson 1833c2784fcSDavid Gibson d->vga.big_endian_fb = value; 1843c2784fcSDavid Gibson } 1853c2784fcSDavid Gibson 186b5682aa4SGerd Hoffmann static const MemoryRegionOps pci_vga_qext_ops = { 187b5682aa4SGerd Hoffmann .read = pci_vga_qext_read, 188b5682aa4SGerd Hoffmann .write = pci_vga_qext_write, 189b5682aa4SGerd Hoffmann .valid.min_access_size = 4, 190b5682aa4SGerd Hoffmann .valid.max_access_size = 4, 191b5682aa4SGerd Hoffmann .endianness = DEVICE_LITTLE_ENDIAN, 192b5682aa4SGerd Hoffmann }; 193b5682aa4SGerd Hoffmann 194c5d4dac8SGerd Hoffmann void pci_std_vga_mmio_region_init(VGACommonState *s, 19593abfc88SGerd Hoffmann Object *owner, 196220869e1SGerd Hoffmann MemoryRegion *parent, 197220869e1SGerd Hoffmann MemoryRegion *subs, 198220869e1SGerd Hoffmann bool qext) 199220869e1SGerd Hoffmann { 20093abfc88SGerd Hoffmann memory_region_init_io(&subs[0], owner, &pci_vga_ioport_ops, s, 201220869e1SGerd Hoffmann "vga ioports remapped", PCI_VGA_IOPORT_SIZE); 202220869e1SGerd Hoffmann memory_region_add_subregion(parent, PCI_VGA_IOPORT_OFFSET, 203220869e1SGerd Hoffmann &subs[0]); 204220869e1SGerd Hoffmann 20593abfc88SGerd Hoffmann memory_region_init_io(&subs[1], owner, &pci_vga_bochs_ops, s, 206220869e1SGerd Hoffmann "bochs dispi interface", PCI_VGA_BOCHS_SIZE); 207220869e1SGerd Hoffmann memory_region_add_subregion(parent, PCI_VGA_BOCHS_OFFSET, 208220869e1SGerd Hoffmann &subs[1]); 209220869e1SGerd Hoffmann 210220869e1SGerd Hoffmann if (qext) { 21193abfc88SGerd Hoffmann memory_region_init_io(&subs[2], owner, &pci_vga_qext_ops, s, 212220869e1SGerd Hoffmann "qemu extended regs", PCI_VGA_QEXT_SIZE); 213220869e1SGerd Hoffmann memory_region_add_subregion(parent, PCI_VGA_QEXT_OFFSET, 214220869e1SGerd Hoffmann &subs[2]); 215220869e1SGerd Hoffmann } 216220869e1SGerd Hoffmann } 217220869e1SGerd Hoffmann 2189af21dbeSMarkus Armbruster static void pci_std_vga_realize(PCIDevice *dev, Error **errp) 21947d37dd9SJuan Quintela { 220176c324fSGonglei PCIVGAState *d = PCI_VGA(dev); 22147d37dd9SJuan Quintela VGACommonState *s = &d->vga; 222220869e1SGerd Hoffmann bool qext = false; 22347d37dd9SJuan Quintela 2240d0302e2SGerd Hoffmann /* vga + console init */ 225*1fcfdc43SGerd Hoffmann vga_common_init(s, OBJECT(dev)); 226712f0cc7SPaolo Bonzini vga_init(s, OBJECT(dev), pci_address_space(dev), pci_address_space_io(dev), 227712f0cc7SPaolo Bonzini true); 22847d37dd9SJuan Quintela 2295643706aSGerd Hoffmann s->con = graphic_console_init(DEVICE(dev), 0, s->hw_ops, s); 23047d37dd9SJuan Quintela 23147d37dd9SJuan Quintela /* XXX: VGA_RAM_SIZE must be a power of two */ 232e824b2ccSAvi Kivity pci_register_bar(&d->dev, 0, PCI_BASE_ADDRESS_MEM_PREFETCH, &s->vram); 23347d37dd9SJuan Quintela 234803ff052SGerd Hoffmann /* mmio bar for vga register access */ 235803ff052SGerd Hoffmann if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_MMIO)) { 23683ff909fSGerd Hoffmann memory_region_init(&d->mmio, NULL, "vga.mmio", 23783ff909fSGerd Hoffmann PCI_VGA_MMIO_SIZE); 238b5682aa4SGerd Hoffmann 239b5682aa4SGerd Hoffmann if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_QEXT)) { 240220869e1SGerd Hoffmann qext = true; 241b5682aa4SGerd Hoffmann pci_set_byte(&d->dev.config[PCI_REVISION_ID], 2); 242b5682aa4SGerd Hoffmann } 24393abfc88SGerd Hoffmann pci_std_vga_mmio_region_init(s, OBJECT(dev), &d->mmio, d->mrs, qext); 244b5682aa4SGerd Hoffmann 245803ff052SGerd Hoffmann pci_register_bar(&d->dev, 2, PCI_BASE_ADDRESS_SPACE_MEMORY, &d->mmio); 246803ff052SGerd Hoffmann } 247803ff052SGerd Hoffmann 248281a26b1SGerd Hoffmann if (!dev->rom_bar) { 249281a26b1SGerd Hoffmann /* compatibility with pc-0.13 and older */ 25083118327SPaolo Bonzini vga_init_vbe(s, OBJECT(dev), pci_address_space(dev)); 251281a26b1SGerd Hoffmann } 25247d37dd9SJuan Quintela } 25347d37dd9SJuan Quintela 2543c2784fcSDavid Gibson static void pci_std_vga_init(Object *obj) 2553c2784fcSDavid Gibson { 2563c2784fcSDavid Gibson /* Expose framebuffer byteorder via QOM */ 2573c2784fcSDavid Gibson object_property_add_bool(obj, "big-endian-framebuffer", 2583c2784fcSDavid Gibson vga_get_big_endian_fb, vga_set_big_endian_fb, NULL); 2593c2784fcSDavid Gibson } 2603c2784fcSDavid Gibson 2619af21dbeSMarkus Armbruster static void pci_secondary_vga_realize(PCIDevice *dev, Error **errp) 26263e3e24dSGerd Hoffmann { 263176c324fSGonglei PCIVGAState *d = PCI_VGA(dev); 26463e3e24dSGerd Hoffmann VGACommonState *s = &d->vga; 265220869e1SGerd Hoffmann bool qext = false; 26663e3e24dSGerd Hoffmann 26763e3e24dSGerd Hoffmann /* vga + console init */ 268*1fcfdc43SGerd Hoffmann vga_common_init(s, OBJECT(dev)); 26963e3e24dSGerd Hoffmann s->con = graphic_console_init(DEVICE(dev), 0, s->hw_ops, s); 27063e3e24dSGerd Hoffmann 27163e3e24dSGerd Hoffmann /* mmio bar */ 27283ff909fSGerd Hoffmann memory_region_init(&d->mmio, OBJECT(dev), "vga.mmio", 27383ff909fSGerd Hoffmann PCI_VGA_MMIO_SIZE); 27463e3e24dSGerd Hoffmann 275b5682aa4SGerd Hoffmann if (d->flags & (1 << PCI_VGA_FLAG_ENABLE_QEXT)) { 276220869e1SGerd Hoffmann qext = true; 277b5682aa4SGerd Hoffmann pci_set_byte(&d->dev.config[PCI_REVISION_ID], 2); 278b5682aa4SGerd Hoffmann } 27993abfc88SGerd Hoffmann pci_std_vga_mmio_region_init(s, OBJECT(dev), &d->mmio, d->mrs, qext); 280b5682aa4SGerd Hoffmann 28163e3e24dSGerd Hoffmann pci_register_bar(&d->dev, 0, PCI_BASE_ADDRESS_MEM_PREFETCH, &s->vram); 28263e3e24dSGerd Hoffmann pci_register_bar(&d->dev, 2, PCI_BASE_ADDRESS_SPACE_MEMORY, &d->mmio); 2833c2784fcSDavid Gibson } 28463e3e24dSGerd Hoffmann 285fc70514cSGerd Hoffmann static void pci_secondary_vga_exit(PCIDevice *dev) 286fc70514cSGerd Hoffmann { 287fc70514cSGerd Hoffmann PCIVGAState *d = PCI_VGA(dev); 288fc70514cSGerd Hoffmann VGACommonState *s = &d->vga; 289fc70514cSGerd Hoffmann 290fc70514cSGerd Hoffmann graphic_console_close(s->con); 291fc70514cSGerd Hoffmann } 292fc70514cSGerd Hoffmann 2933c2784fcSDavid Gibson static void pci_secondary_vga_init(Object *obj) 2943c2784fcSDavid Gibson { 2953c2784fcSDavid Gibson /* Expose framebuffer byteorder via QOM */ 2963c2784fcSDavid Gibson object_property_add_bool(obj, "big-endian-framebuffer", 2973c2784fcSDavid Gibson vga_get_big_endian_fb, vga_set_big_endian_fb, NULL); 29863e3e24dSGerd Hoffmann } 29963e3e24dSGerd Hoffmann 30063e3e24dSGerd Hoffmann static void pci_secondary_vga_reset(DeviceState *dev) 30163e3e24dSGerd Hoffmann { 302176c324fSGonglei PCIVGAState *d = PCI_VGA(PCI_DEVICE(dev)); 30363e3e24dSGerd Hoffmann vga_common_reset(&d->vga); 30463e3e24dSGerd Hoffmann } 30563e3e24dSGerd Hoffmann 3064a1e244eSGerd Hoffmann static Property vga_pci_properties[] = { 3079e56edcfSGerd Hoffmann DEFINE_PROP_UINT32("vgamem_mb", PCIVGAState, vga.vram_size_mb, 16), 308803ff052SGerd Hoffmann DEFINE_PROP_BIT("mmio", PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_MMIO, true), 309b5682aa4SGerd Hoffmann DEFINE_PROP_BIT("qemu-extended-regs", 310b5682aa4SGerd Hoffmann PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_QEXT, true), 311*1fcfdc43SGerd Hoffmann DEFINE_PROP_BOOL("global-vmstate", PCIVGAState, vga.global_vmstate, false), 3124a1e244eSGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 3134a1e244eSGerd Hoffmann }; 3144a1e244eSGerd Hoffmann 31563e3e24dSGerd Hoffmann static Property secondary_pci_properties[] = { 31663e3e24dSGerd Hoffmann DEFINE_PROP_UINT32("vgamem_mb", PCIVGAState, vga.vram_size_mb, 16), 317b5682aa4SGerd Hoffmann DEFINE_PROP_BIT("qemu-extended-regs", 318b5682aa4SGerd Hoffmann PCIVGAState, flags, PCI_VGA_FLAG_ENABLE_QEXT, true), 31963e3e24dSGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 32063e3e24dSGerd Hoffmann }; 32163e3e24dSGerd Hoffmann 322176c324fSGonglei static void vga_pci_class_init(ObjectClass *klass, void *data) 323176c324fSGonglei { 324176c324fSGonglei DeviceClass *dc = DEVICE_CLASS(klass); 325176c324fSGonglei PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 326176c324fSGonglei 327176c324fSGonglei k->vendor_id = PCI_VENDOR_ID_QEMU; 328176c324fSGonglei k->device_id = PCI_DEVICE_ID_QEMU_VGA; 329176c324fSGonglei dc->vmsd = &vmstate_vga_pci; 330176c324fSGonglei set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories); 331176c324fSGonglei } 332176c324fSGonglei 333176c324fSGonglei static const TypeInfo vga_pci_type_info = { 334176c324fSGonglei .name = TYPE_PCI_VGA, 335176c324fSGonglei .parent = TYPE_PCI_DEVICE, 336176c324fSGonglei .instance_size = sizeof(PCIVGAState), 337176c324fSGonglei .abstract = true, 338176c324fSGonglei .class_init = vga_pci_class_init, 339fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 340fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 341fd3b02c8SEduardo Habkost { }, 342fd3b02c8SEduardo Habkost }, 343176c324fSGonglei }; 344176c324fSGonglei 34540021f08SAnthony Liguori static void vga_class_init(ObjectClass *klass, void *data) 34640021f08SAnthony Liguori { 34739bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 34840021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 34932902772SIsaku Yamahata 3509af21dbeSMarkus Armbruster k->realize = pci_std_vga_realize; 35140021f08SAnthony Liguori k->romfile = "vgabios-stdvga.bin"; 35240021f08SAnthony Liguori k->class_id = PCI_CLASS_DISPLAY_VGA; 3534a1e244eSGerd Hoffmann dc->props = vga_pci_properties; 3542897ae02SIgor Mammedov dc->hotpluggable = false; 35540021f08SAnthony Liguori } 35640021f08SAnthony Liguori 35763e3e24dSGerd Hoffmann static void secondary_class_init(ObjectClass *klass, void *data) 35863e3e24dSGerd Hoffmann { 35963e3e24dSGerd Hoffmann DeviceClass *dc = DEVICE_CLASS(klass); 36063e3e24dSGerd Hoffmann PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 36163e3e24dSGerd Hoffmann 3629af21dbeSMarkus Armbruster k->realize = pci_secondary_vga_realize; 363fc70514cSGerd Hoffmann k->exit = pci_secondary_vga_exit; 36463e3e24dSGerd Hoffmann k->class_id = PCI_CLASS_DISPLAY_OTHER; 36563e3e24dSGerd Hoffmann dc->props = secondary_pci_properties; 36663e3e24dSGerd Hoffmann dc->reset = pci_secondary_vga_reset; 36763e3e24dSGerd Hoffmann } 36863e3e24dSGerd Hoffmann 3698c43a6f0SAndreas Färber static const TypeInfo vga_info = { 37040021f08SAnthony Liguori .name = "VGA", 371176c324fSGonglei .parent = TYPE_PCI_VGA, 3723c2784fcSDavid Gibson .instance_init = pci_std_vga_init, 37340021f08SAnthony Liguori .class_init = vga_class_init, 37447d37dd9SJuan Quintela }; 37547d37dd9SJuan Quintela 37663e3e24dSGerd Hoffmann static const TypeInfo secondary_info = { 37763e3e24dSGerd Hoffmann .name = "secondary-vga", 378176c324fSGonglei .parent = TYPE_PCI_VGA, 3793c2784fcSDavid Gibson .instance_init = pci_secondary_vga_init, 38063e3e24dSGerd Hoffmann .class_init = secondary_class_init, 38163e3e24dSGerd Hoffmann }; 38263e3e24dSGerd Hoffmann 38383f7d43aSAndreas Färber static void vga_register_types(void) 38447d37dd9SJuan Quintela { 385176c324fSGonglei type_register_static(&vga_pci_type_info); 38639bffca2SAnthony Liguori type_register_static(&vga_info); 38763e3e24dSGerd Hoffmann type_register_static(&secondary_info); 38847d37dd9SJuan Quintela } 38983f7d43aSAndreas Färber 39083f7d43aSAndreas Färber type_init(vga_register_types) 391