xref: /qemu/hw/display/tcx.c (revision da34e65cb4025728566d6504a99916f6e7e1dd6a)
1420557e8Sbellard /*
26f7e9aecSbellard  * QEMU TCX Frame buffer
3420557e8Sbellard  *
46f7e9aecSbellard  * Copyright (c) 2003-2005 Fabrice Bellard
5420557e8Sbellard  *
6420557e8Sbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
7420557e8Sbellard  * of this software and associated documentation files (the "Software"), to deal
8420557e8Sbellard  * in the Software without restriction, including without limitation the rights
9420557e8Sbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10420557e8Sbellard  * copies of the Software, and to permit persons to whom the Software is
11420557e8Sbellard  * furnished to do so, subject to the following conditions:
12420557e8Sbellard  *
13420557e8Sbellard  * The above copyright notice and this permission notice shall be included in
14420557e8Sbellard  * all copies or substantial portions of the Software.
15420557e8Sbellard  *
16420557e8Sbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17420557e8Sbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18420557e8Sbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19420557e8Sbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20420557e8Sbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21420557e8Sbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22420557e8Sbellard  * THE SOFTWARE.
23420557e8Sbellard  */
24f40070c3SBlue Swirl 
2547df5154SPeter Maydell #include "qemu/osdep.h"
26*da34e65cSMarkus Armbruster #include "qapi/error.h"
27077805faSPaolo Bonzini #include "qemu-common.h"
2828ecbaeeSPaolo Bonzini #include "ui/console.h"
2928ecbaeeSPaolo Bonzini #include "ui/pixel_ops.h"
30da87dd7bSMark Cave-Ayland #include "hw/loader.h"
3183c9f4caSPaolo Bonzini #include "hw/sysbus.h"
32d49b6836SMarkus Armbruster #include "qemu/error-report.h"
33420557e8Sbellard 
34da87dd7bSMark Cave-Ayland #define TCX_ROM_FILE "QEMU,tcx.bin"
35da87dd7bSMark Cave-Ayland #define FCODE_MAX_ROM_SIZE 0x10000
36da87dd7bSMark Cave-Ayland 
37420557e8Sbellard #define MAXX 1024
38420557e8Sbellard #define MAXY 768
396f7e9aecSbellard #define TCX_DAC_NREGS    16
4055d7bfe2SMark Cave-Ayland #define TCX_THC_NREGS    0x1000
4155d7bfe2SMark Cave-Ayland #define TCX_DHC_NREGS    0x4000
428508b89eSblueswir1 #define TCX_TEC_NREGS    0x1000
4355d7bfe2SMark Cave-Ayland #define TCX_ALT_NREGS    0x8000
4455d7bfe2SMark Cave-Ayland #define TCX_STIP_NREGS   0x800000
4555d7bfe2SMark Cave-Ayland #define TCX_BLIT_NREGS   0x800000
4655d7bfe2SMark Cave-Ayland #define TCX_RSTIP_NREGS  0x800000
4755d7bfe2SMark Cave-Ayland #define TCX_RBLIT_NREGS  0x800000
4855d7bfe2SMark Cave-Ayland 
4955d7bfe2SMark Cave-Ayland #define TCX_THC_MISC     0x818
5055d7bfe2SMark Cave-Ayland #define TCX_THC_CURSXY   0x8fc
5155d7bfe2SMark Cave-Ayland #define TCX_THC_CURSMASK 0x900
5255d7bfe2SMark Cave-Ayland #define TCX_THC_CURSBITS 0x980
53420557e8Sbellard 
5401774ddbSAndreas Färber #define TYPE_TCX "SUNW,tcx"
5501774ddbSAndreas Färber #define TCX(obj) OBJECT_CHECK(TCXState, (obj), TYPE_TCX)
5601774ddbSAndreas Färber 
57420557e8Sbellard typedef struct TCXState {
5801774ddbSAndreas Färber     SysBusDevice parent_obj;
5901774ddbSAndreas Färber 
60c78f7137SGerd Hoffmann     QemuConsole *con;
6155d7bfe2SMark Cave-Ayland     qemu_irq irq;
628d5f07faSbellard     uint8_t *vram;
63eee0b836Sblueswir1     uint32_t *vram24, *cplane;
64da87dd7bSMark Cave-Ayland     hwaddr prom_addr;
65da87dd7bSMark Cave-Ayland     MemoryRegion rom;
66d08151bfSAvi Kivity     MemoryRegion vram_mem;
67d08151bfSAvi Kivity     MemoryRegion vram_8bit;
68d08151bfSAvi Kivity     MemoryRegion vram_24bit;
6955d7bfe2SMark Cave-Ayland     MemoryRegion stip;
7055d7bfe2SMark Cave-Ayland     MemoryRegion blit;
71d08151bfSAvi Kivity     MemoryRegion vram_cplane;
7255d7bfe2SMark Cave-Ayland     MemoryRegion rstip;
7355d7bfe2SMark Cave-Ayland     MemoryRegion rblit;
74d08151bfSAvi Kivity     MemoryRegion tec;
7555d7bfe2SMark Cave-Ayland     MemoryRegion dac;
7655d7bfe2SMark Cave-Ayland     MemoryRegion thc;
7755d7bfe2SMark Cave-Ayland     MemoryRegion dhc;
7855d7bfe2SMark Cave-Ayland     MemoryRegion alt;
79d08151bfSAvi Kivity     MemoryRegion thc24;
8055d7bfe2SMark Cave-Ayland 
81d08151bfSAvi Kivity     ram_addr_t vram24_offset, cplane_offset;
8255d7bfe2SMark Cave-Ayland     uint32_t tmpblit;
83ee6847d1SGerd Hoffmann     uint32_t vram_size;
8455d7bfe2SMark Cave-Ayland     uint32_t palette[260];
8555d7bfe2SMark Cave-Ayland     uint8_t r[260], g[260], b[260];
86427a66c3SBlue Swirl     uint16_t width, height, depth;
876f7e9aecSbellard     uint8_t dac_index, dac_state;
8855d7bfe2SMark Cave-Ayland     uint32_t thcmisc;
8955d7bfe2SMark Cave-Ayland     uint32_t cursmask[32];
9055d7bfe2SMark Cave-Ayland     uint32_t cursbits[32];
9155d7bfe2SMark Cave-Ayland     uint16_t cursx;
9255d7bfe2SMark Cave-Ayland     uint16_t cursy;
93420557e8Sbellard } TCXState;
94420557e8Sbellard 
95d3ffcafeSBlue Swirl static void tcx_set_dirty(TCXState *s)
96d3ffcafeSBlue Swirl {
97fd4aa979SBlue Swirl     memory_region_set_dirty(&s->vram_mem, 0, MAXX * MAXY);
98d3ffcafeSBlue Swirl }
99d3ffcafeSBlue Swirl 
10055d7bfe2SMark Cave-Ayland static inline int tcx24_check_dirty(TCXState *s, ram_addr_t page,
10155d7bfe2SMark Cave-Ayland                                     ram_addr_t page24, ram_addr_t cpage)
102d3ffcafeSBlue Swirl {
10355d7bfe2SMark Cave-Ayland     int ret;
10455d7bfe2SMark Cave-Ayland 
10555d7bfe2SMark Cave-Ayland     ret = memory_region_get_dirty(&s->vram_mem, page, TARGET_PAGE_SIZE,
10655d7bfe2SMark Cave-Ayland                                   DIRTY_MEMORY_VGA);
10755d7bfe2SMark Cave-Ayland     ret |= memory_region_get_dirty(&s->vram_mem, page24, TARGET_PAGE_SIZE * 4,
10855d7bfe2SMark Cave-Ayland                                    DIRTY_MEMORY_VGA);
10955d7bfe2SMark Cave-Ayland     ret |= memory_region_get_dirty(&s->vram_mem, cpage, TARGET_PAGE_SIZE * 4,
11055d7bfe2SMark Cave-Ayland                                    DIRTY_MEMORY_VGA);
11155d7bfe2SMark Cave-Ayland     return ret;
11255d7bfe2SMark Cave-Ayland }
11355d7bfe2SMark Cave-Ayland 
11455d7bfe2SMark Cave-Ayland static inline void tcx24_reset_dirty(TCXState *ts, ram_addr_t page_min,
11555d7bfe2SMark Cave-Ayland                                ram_addr_t page_max, ram_addr_t page24,
11655d7bfe2SMark Cave-Ayland                               ram_addr_t cpage)
11755d7bfe2SMark Cave-Ayland {
11855d7bfe2SMark Cave-Ayland     memory_region_reset_dirty(&ts->vram_mem,
11955d7bfe2SMark Cave-Ayland                               page_min,
12055d7bfe2SMark Cave-Ayland                               (page_max - page_min) + TARGET_PAGE_SIZE,
12155d7bfe2SMark Cave-Ayland                               DIRTY_MEMORY_VGA);
12255d7bfe2SMark Cave-Ayland     memory_region_reset_dirty(&ts->vram_mem,
12355d7bfe2SMark Cave-Ayland                               page24 + page_min * 4,
12455d7bfe2SMark Cave-Ayland                               (page_max - page_min) * 4 + TARGET_PAGE_SIZE,
12555d7bfe2SMark Cave-Ayland                               DIRTY_MEMORY_VGA);
12655d7bfe2SMark Cave-Ayland     memory_region_reset_dirty(&ts->vram_mem,
12755d7bfe2SMark Cave-Ayland                               cpage + page_min * 4,
12855d7bfe2SMark Cave-Ayland                               (page_max - page_min) * 4 + TARGET_PAGE_SIZE,
12955d7bfe2SMark Cave-Ayland                               DIRTY_MEMORY_VGA);
130d3ffcafeSBlue Swirl }
13195219897Spbrook 
13221206a10Sbellard static void update_palette_entries(TCXState *s, int start, int end)
13321206a10Sbellard {
134c78f7137SGerd Hoffmann     DisplaySurface *surface = qemu_console_surface(s->con);
13521206a10Sbellard     int i;
136c78f7137SGerd Hoffmann 
13721206a10Sbellard     for (i = start; i < end; i++) {
138c78f7137SGerd Hoffmann         switch (surface_bits_per_pixel(surface)) {
13921206a10Sbellard         default:
14021206a10Sbellard         case 8:
14121206a10Sbellard             s->palette[i] = rgb_to_pixel8(s->r[i], s->g[i], s->b[i]);
14221206a10Sbellard             break;
14321206a10Sbellard         case 15:
14421206a10Sbellard             s->palette[i] = rgb_to_pixel15(s->r[i], s->g[i], s->b[i]);
14521206a10Sbellard             break;
14621206a10Sbellard         case 16:
14721206a10Sbellard             s->palette[i] = rgb_to_pixel16(s->r[i], s->g[i], s->b[i]);
14821206a10Sbellard             break;
14921206a10Sbellard         case 32:
150c78f7137SGerd Hoffmann             if (is_surface_bgr(surface)) {
1517b5d76daSaliguori                 s->palette[i] = rgb_to_pixel32bgr(s->r[i], s->g[i], s->b[i]);
152c78f7137SGerd Hoffmann             } else {
15321206a10Sbellard                 s->palette[i] = rgb_to_pixel32(s->r[i], s->g[i], s->b[i]);
154c78f7137SGerd Hoffmann             }
15521206a10Sbellard             break;
15621206a10Sbellard         }
15721206a10Sbellard     }
158d3ffcafeSBlue Swirl     tcx_set_dirty(s);
159d3ffcafeSBlue Swirl }
16021206a10Sbellard 
161e80cfcfcSbellard static void tcx_draw_line32(TCXState *s1, uint8_t *d,
162e80cfcfcSbellard                             const uint8_t *s, int width)
163420557e8Sbellard {
164e80cfcfcSbellard     int x;
165e80cfcfcSbellard     uint8_t val;
1668bdc2159Sths     uint32_t *p = (uint32_t *)d;
167e80cfcfcSbellard 
168e80cfcfcSbellard     for (x = 0; x < width; x++) {
169e80cfcfcSbellard         val = *s++;
1708bdc2159Sths         *p++ = s1->palette[val];
171e80cfcfcSbellard     }
172420557e8Sbellard }
173420557e8Sbellard 
17421206a10Sbellard static void tcx_draw_line16(TCXState *s1, uint8_t *d,
175e80cfcfcSbellard                             const uint8_t *s, int width)
176e80cfcfcSbellard {
177e80cfcfcSbellard     int x;
178e80cfcfcSbellard     uint8_t val;
1798bdc2159Sths     uint16_t *p = (uint16_t *)d;
1808d5f07faSbellard 
181e80cfcfcSbellard     for (x = 0; x < width; x++) {
182e80cfcfcSbellard         val = *s++;
1838bdc2159Sths         *p++ = s1->palette[val];
184e80cfcfcSbellard     }
185e80cfcfcSbellard }
186e80cfcfcSbellard 
187e80cfcfcSbellard static void tcx_draw_line8(TCXState *s1, uint8_t *d,
188e80cfcfcSbellard                            const uint8_t *s, int width)
189e80cfcfcSbellard {
190e80cfcfcSbellard     int x;
191e80cfcfcSbellard     uint8_t val;
192e80cfcfcSbellard 
193e80cfcfcSbellard     for(x = 0; x < width; x++) {
194e80cfcfcSbellard         val = *s++;
19521206a10Sbellard         *d++ = s1->palette[val];
196e80cfcfcSbellard     }
197e80cfcfcSbellard }
198e80cfcfcSbellard 
19955d7bfe2SMark Cave-Ayland static void tcx_draw_cursor32(TCXState *s1, uint8_t *d,
20055d7bfe2SMark Cave-Ayland                               int y, int width)
20155d7bfe2SMark Cave-Ayland {
20255d7bfe2SMark Cave-Ayland     int x, len;
20355d7bfe2SMark Cave-Ayland     uint32_t mask, bits;
20455d7bfe2SMark Cave-Ayland     uint32_t *p = (uint32_t *)d;
20555d7bfe2SMark Cave-Ayland 
20655d7bfe2SMark Cave-Ayland     y = y - s1->cursy;
20755d7bfe2SMark Cave-Ayland     mask = s1->cursmask[y];
20855d7bfe2SMark Cave-Ayland     bits = s1->cursbits[y];
20955d7bfe2SMark Cave-Ayland     len = MIN(width - s1->cursx, 32);
21055d7bfe2SMark Cave-Ayland     p = &p[s1->cursx];
21155d7bfe2SMark Cave-Ayland     for (x = 0; x < len; x++) {
21255d7bfe2SMark Cave-Ayland         if (mask & 0x80000000) {
21355d7bfe2SMark Cave-Ayland             if (bits & 0x80000000) {
21455d7bfe2SMark Cave-Ayland                 *p = s1->palette[259];
21555d7bfe2SMark Cave-Ayland             } else {
21655d7bfe2SMark Cave-Ayland                 *p = s1->palette[258];
21755d7bfe2SMark Cave-Ayland             }
21855d7bfe2SMark Cave-Ayland         }
21955d7bfe2SMark Cave-Ayland         p++;
22055d7bfe2SMark Cave-Ayland         mask <<= 1;
22155d7bfe2SMark Cave-Ayland         bits <<= 1;
22255d7bfe2SMark Cave-Ayland     }
22355d7bfe2SMark Cave-Ayland }
22455d7bfe2SMark Cave-Ayland 
22555d7bfe2SMark Cave-Ayland static void tcx_draw_cursor16(TCXState *s1, uint8_t *d,
22655d7bfe2SMark Cave-Ayland                               int y, int width)
22755d7bfe2SMark Cave-Ayland {
22855d7bfe2SMark Cave-Ayland     int x, len;
22955d7bfe2SMark Cave-Ayland     uint32_t mask, bits;
23055d7bfe2SMark Cave-Ayland     uint16_t *p = (uint16_t *)d;
23155d7bfe2SMark Cave-Ayland 
23255d7bfe2SMark Cave-Ayland     y = y - s1->cursy;
23355d7bfe2SMark Cave-Ayland     mask = s1->cursmask[y];
23455d7bfe2SMark Cave-Ayland     bits = s1->cursbits[y];
23555d7bfe2SMark Cave-Ayland     len = MIN(width - s1->cursx, 32);
23655d7bfe2SMark Cave-Ayland     p = &p[s1->cursx];
23755d7bfe2SMark Cave-Ayland     for (x = 0; x < len; x++) {
23855d7bfe2SMark Cave-Ayland         if (mask & 0x80000000) {
23955d7bfe2SMark Cave-Ayland             if (bits & 0x80000000) {
24055d7bfe2SMark Cave-Ayland                 *p = s1->palette[259];
24155d7bfe2SMark Cave-Ayland             } else {
24255d7bfe2SMark Cave-Ayland                 *p = s1->palette[258];
24355d7bfe2SMark Cave-Ayland             }
24455d7bfe2SMark Cave-Ayland         }
24555d7bfe2SMark Cave-Ayland         p++;
24655d7bfe2SMark Cave-Ayland         mask <<= 1;
24755d7bfe2SMark Cave-Ayland         bits <<= 1;
24855d7bfe2SMark Cave-Ayland     }
24955d7bfe2SMark Cave-Ayland }
25055d7bfe2SMark Cave-Ayland 
25155d7bfe2SMark Cave-Ayland static void tcx_draw_cursor8(TCXState *s1, uint8_t *d,
25255d7bfe2SMark Cave-Ayland                               int y, int width)
25355d7bfe2SMark Cave-Ayland {
25455d7bfe2SMark Cave-Ayland     int x, len;
25555d7bfe2SMark Cave-Ayland     uint32_t mask, bits;
25655d7bfe2SMark Cave-Ayland 
25755d7bfe2SMark Cave-Ayland     y = y - s1->cursy;
25855d7bfe2SMark Cave-Ayland     mask = s1->cursmask[y];
25955d7bfe2SMark Cave-Ayland     bits = s1->cursbits[y];
26055d7bfe2SMark Cave-Ayland     len = MIN(width - s1->cursx, 32);
26155d7bfe2SMark Cave-Ayland     d = &d[s1->cursx];
26255d7bfe2SMark Cave-Ayland     for (x = 0; x < len; x++) {
26355d7bfe2SMark Cave-Ayland         if (mask & 0x80000000) {
26455d7bfe2SMark Cave-Ayland             if (bits & 0x80000000) {
26555d7bfe2SMark Cave-Ayland                 *d = s1->palette[259];
26655d7bfe2SMark Cave-Ayland             } else {
26755d7bfe2SMark Cave-Ayland                 *d = s1->palette[258];
26855d7bfe2SMark Cave-Ayland             }
26955d7bfe2SMark Cave-Ayland         }
27055d7bfe2SMark Cave-Ayland         d++;
27155d7bfe2SMark Cave-Ayland         mask <<= 1;
27255d7bfe2SMark Cave-Ayland         bits <<= 1;
27355d7bfe2SMark Cave-Ayland     }
27455d7bfe2SMark Cave-Ayland }
27555d7bfe2SMark Cave-Ayland 
276688ea2ebSblueswir1 /*
277688ea2ebSblueswir1   XXX Could be much more optimal:
278688ea2ebSblueswir1   * detect if line/page/whole screen is in 24 bit mode
279688ea2ebSblueswir1   * if destination is also BGR, use memcpy
280688ea2ebSblueswir1   */
281eee0b836Sblueswir1 static inline void tcx24_draw_line32(TCXState *s1, uint8_t *d,
282eee0b836Sblueswir1                                      const uint8_t *s, int width,
283eee0b836Sblueswir1                                      const uint32_t *cplane,
284eee0b836Sblueswir1                                      const uint32_t *s24)
285eee0b836Sblueswir1 {
286c78f7137SGerd Hoffmann     DisplaySurface *surface = qemu_console_surface(s1->con);
2877b5d76daSaliguori     int x, bgr, r, g, b;
288688ea2ebSblueswir1     uint8_t val, *p8;
289eee0b836Sblueswir1     uint32_t *p = (uint32_t *)d;
290eee0b836Sblueswir1     uint32_t dval;
291c78f7137SGerd Hoffmann     bgr = is_surface_bgr(surface);
292eee0b836Sblueswir1     for(x = 0; x < width; x++, s++, s24++) {
29355d7bfe2SMark Cave-Ayland         if (be32_to_cpu(*cplane) & 0x03000000) {
29455d7bfe2SMark Cave-Ayland             /* 24-bit direct, BGR order */
295688ea2ebSblueswir1             p8 = (uint8_t *)s24;
296688ea2ebSblueswir1             p8++;
297688ea2ebSblueswir1             b = *p8++;
298688ea2ebSblueswir1             g = *p8++;
299f7e683b8SBlue Swirl             r = *p8;
3007b5d76daSaliguori             if (bgr)
3017b5d76daSaliguori                 dval = rgb_to_pixel32bgr(r, g, b);
3027b5d76daSaliguori             else
303688ea2ebSblueswir1                 dval = rgb_to_pixel32(r, g, b);
304eee0b836Sblueswir1         } else {
30555d7bfe2SMark Cave-Ayland             /* 8-bit pseudocolor */
306eee0b836Sblueswir1             val = *s;
307eee0b836Sblueswir1             dval = s1->palette[val];
308eee0b836Sblueswir1         }
309eee0b836Sblueswir1         *p++ = dval;
31055d7bfe2SMark Cave-Ayland         cplane++;
311eee0b836Sblueswir1     }
312eee0b836Sblueswir1 }
313eee0b836Sblueswir1 
314e80cfcfcSbellard /* Fixed line length 1024 allows us to do nice tricks not possible on
315e80cfcfcSbellard    VGA... */
31655d7bfe2SMark Cave-Ayland 
31795219897Spbrook static void tcx_update_display(void *opaque)
318e80cfcfcSbellard {
319e80cfcfcSbellard     TCXState *ts = opaque;
320c78f7137SGerd Hoffmann     DisplaySurface *surface = qemu_console_surface(ts->con);
321c227f099SAnthony Liguori     ram_addr_t page, page_min, page_max;
322550be127Sbellard     int y, y_start, dd, ds;
323e80cfcfcSbellard     uint8_t *d, *s;
324b3ceef24Sblueswir1     void (*f)(TCXState *s1, uint8_t *dst, const uint8_t *src, int width);
32555d7bfe2SMark Cave-Ayland     void (*fc)(TCXState *s1, uint8_t *dst, int y, int width);
326e80cfcfcSbellard 
327c78f7137SGerd Hoffmann     if (surface_bits_per_pixel(surface) == 0) {
328e80cfcfcSbellard         return;
329c78f7137SGerd Hoffmann     }
330c78f7137SGerd Hoffmann 
331d08151bfSAvi Kivity     page = 0;
332e80cfcfcSbellard     y_start = -1;
333c0c440f3SBlue Swirl     page_min = -1;
334550be127Sbellard     page_max = 0;
335c78f7137SGerd Hoffmann     d = surface_data(surface);
3366f7e9aecSbellard     s = ts->vram;
337c78f7137SGerd Hoffmann     dd = surface_stride(surface);
338e80cfcfcSbellard     ds = 1024;
339e80cfcfcSbellard 
340c78f7137SGerd Hoffmann     switch (surface_bits_per_pixel(surface)) {
341e80cfcfcSbellard     case 32:
342e80cfcfcSbellard         f = tcx_draw_line32;
34355d7bfe2SMark Cave-Ayland         fc = tcx_draw_cursor32;
344e80cfcfcSbellard         break;
34521206a10Sbellard     case 15:
34621206a10Sbellard     case 16:
34721206a10Sbellard         f = tcx_draw_line16;
34855d7bfe2SMark Cave-Ayland         fc = tcx_draw_cursor16;
349e80cfcfcSbellard         break;
350e80cfcfcSbellard     default:
351e80cfcfcSbellard     case 8:
352e80cfcfcSbellard         f = tcx_draw_line8;
35355d7bfe2SMark Cave-Ayland         fc = tcx_draw_cursor8;
354e80cfcfcSbellard         break;
355e80cfcfcSbellard     case 0:
356e80cfcfcSbellard         return;
357e80cfcfcSbellard     }
358e80cfcfcSbellard 
3595299c0f2SPaolo Bonzini     memory_region_sync_dirty_bitmap(&ts->vram_mem);
36055d7bfe2SMark Cave-Ayland     for (y = 0; y < ts->height; page += TARGET_PAGE_SIZE) {
361cd7a45c9SBlue Swirl         if (memory_region_get_dirty(&ts->vram_mem, page, TARGET_PAGE_SIZE,
362cd7a45c9SBlue Swirl                                     DIRTY_MEMORY_VGA)) {
363e80cfcfcSbellard             if (y_start < 0)
364e80cfcfcSbellard                 y_start = y;
365e80cfcfcSbellard             if (page < page_min)
366e80cfcfcSbellard                 page_min = page;
367e80cfcfcSbellard             if (page > page_max)
368e80cfcfcSbellard                 page_max = page;
36955d7bfe2SMark Cave-Ayland 
3706f7e9aecSbellard             f(ts, d, s, ts->width);
37155d7bfe2SMark Cave-Ayland             if (y >= ts->cursy && y < ts->cursy + 32 && ts->cursx < ts->width) {
37255d7bfe2SMark Cave-Ayland                 fc(ts, d, y, ts->width);
37355d7bfe2SMark Cave-Ayland             }
374e80cfcfcSbellard             d += dd;
375e80cfcfcSbellard             s += ds;
37655d7bfe2SMark Cave-Ayland             y++;
37755d7bfe2SMark Cave-Ayland 
3786f7e9aecSbellard             f(ts, d, s, ts->width);
37955d7bfe2SMark Cave-Ayland             if (y >= ts->cursy && y < ts->cursy + 32 && ts->cursx < ts->width) {
38055d7bfe2SMark Cave-Ayland                 fc(ts, d, y, ts->width);
38155d7bfe2SMark Cave-Ayland             }
382e80cfcfcSbellard             d += dd;
383e80cfcfcSbellard             s += ds;
38455d7bfe2SMark Cave-Ayland             y++;
38555d7bfe2SMark Cave-Ayland 
3866f7e9aecSbellard             f(ts, d, s, ts->width);
38755d7bfe2SMark Cave-Ayland             if (y >= ts->cursy && y < ts->cursy + 32 && ts->cursx < ts->width) {
38855d7bfe2SMark Cave-Ayland                 fc(ts, d, y, ts->width);
38955d7bfe2SMark Cave-Ayland             }
390e80cfcfcSbellard             d += dd;
391e80cfcfcSbellard             s += ds;
39255d7bfe2SMark Cave-Ayland             y++;
39355d7bfe2SMark Cave-Ayland 
3946f7e9aecSbellard             f(ts, d, s, ts->width);
39555d7bfe2SMark Cave-Ayland             if (y >= ts->cursy && y < ts->cursy + 32 && ts->cursx < ts->width) {
39655d7bfe2SMark Cave-Ayland                 fc(ts, d, y, ts->width);
39755d7bfe2SMark Cave-Ayland             }
398e80cfcfcSbellard             d += dd;
399e80cfcfcSbellard             s += ds;
40055d7bfe2SMark Cave-Ayland             y++;
401e80cfcfcSbellard         } else {
402e80cfcfcSbellard             if (y_start >= 0) {
403e80cfcfcSbellard                 /* flush to display */
404c78f7137SGerd Hoffmann                 dpy_gfx_update(ts->con, 0, y_start,
4056f7e9aecSbellard                                ts->width, y - y_start);
406e80cfcfcSbellard                 y_start = -1;
407e80cfcfcSbellard             }
408e80cfcfcSbellard             d += dd * 4;
409e80cfcfcSbellard             s += ds * 4;
41055d7bfe2SMark Cave-Ayland             y += 4;
411e80cfcfcSbellard         }
412e80cfcfcSbellard     }
413e80cfcfcSbellard     if (y_start >= 0) {
414e80cfcfcSbellard         /* flush to display */
415c78f7137SGerd Hoffmann         dpy_gfx_update(ts->con, 0, y_start,
4166f7e9aecSbellard                        ts->width, y - y_start);
417e80cfcfcSbellard     }
418e80cfcfcSbellard     /* reset modified pages */
419c0c440f3SBlue Swirl     if (page_max >= page_min) {
420d08151bfSAvi Kivity         memory_region_reset_dirty(&ts->vram_mem,
421f10acc8bSMark Cave-Ayland                                   page_min,
422f10acc8bSMark Cave-Ayland                                   (page_max - page_min) + TARGET_PAGE_SIZE,
423d08151bfSAvi Kivity                                   DIRTY_MEMORY_VGA);
424e80cfcfcSbellard     }
425e80cfcfcSbellard }
426e80cfcfcSbellard 
427eee0b836Sblueswir1 static void tcx24_update_display(void *opaque)
428eee0b836Sblueswir1 {
429eee0b836Sblueswir1     TCXState *ts = opaque;
430c78f7137SGerd Hoffmann     DisplaySurface *surface = qemu_console_surface(ts->con);
431c227f099SAnthony Liguori     ram_addr_t page, page_min, page_max, cpage, page24;
432eee0b836Sblueswir1     int y, y_start, dd, ds;
433eee0b836Sblueswir1     uint8_t *d, *s;
434eee0b836Sblueswir1     uint32_t *cptr, *s24;
435eee0b836Sblueswir1 
436c78f7137SGerd Hoffmann     if (surface_bits_per_pixel(surface) != 32) {
437eee0b836Sblueswir1             return;
438c78f7137SGerd Hoffmann     }
439c78f7137SGerd Hoffmann 
440d08151bfSAvi Kivity     page = 0;
441eee0b836Sblueswir1     page24 = ts->vram24_offset;
442eee0b836Sblueswir1     cpage = ts->cplane_offset;
443eee0b836Sblueswir1     y_start = -1;
444c0c440f3SBlue Swirl     page_min = -1;
445eee0b836Sblueswir1     page_max = 0;
446c78f7137SGerd Hoffmann     d = surface_data(surface);
447eee0b836Sblueswir1     s = ts->vram;
448eee0b836Sblueswir1     s24 = ts->vram24;
449eee0b836Sblueswir1     cptr = ts->cplane;
450c78f7137SGerd Hoffmann     dd = surface_stride(surface);
451eee0b836Sblueswir1     ds = 1024;
452eee0b836Sblueswir1 
4535299c0f2SPaolo Bonzini     memory_region_sync_dirty_bitmap(&ts->vram_mem);
45455d7bfe2SMark Cave-Ayland     for (y = 0; y < ts->height; page += TARGET_PAGE_SIZE,
455eee0b836Sblueswir1             page24 += TARGET_PAGE_SIZE, cpage += TARGET_PAGE_SIZE) {
45655d7bfe2SMark Cave-Ayland         if (tcx24_check_dirty(ts, page, page24, cpage)) {
457eee0b836Sblueswir1             if (y_start < 0)
458eee0b836Sblueswir1                 y_start = y;
459eee0b836Sblueswir1             if (page < page_min)
460eee0b836Sblueswir1                 page_min = page;
461eee0b836Sblueswir1             if (page > page_max)
462eee0b836Sblueswir1                 page_max = page;
463eee0b836Sblueswir1             tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
46455d7bfe2SMark Cave-Ayland             if (y >= ts->cursy && y < ts->cursy+32 && ts->cursx < ts->width) {
46555d7bfe2SMark Cave-Ayland                 tcx_draw_cursor32(ts, d, y, ts->width);
46655d7bfe2SMark Cave-Ayland             }
467eee0b836Sblueswir1             d += dd;
468eee0b836Sblueswir1             s += ds;
469eee0b836Sblueswir1             cptr += ds;
470eee0b836Sblueswir1             s24 += ds;
47155d7bfe2SMark Cave-Ayland             y++;
472eee0b836Sblueswir1             tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
47355d7bfe2SMark Cave-Ayland             if (y >= ts->cursy && y < ts->cursy+32 && ts->cursx < ts->width) {
47455d7bfe2SMark Cave-Ayland                 tcx_draw_cursor32(ts, d, y, ts->width);
47555d7bfe2SMark Cave-Ayland             }
476eee0b836Sblueswir1             d += dd;
477eee0b836Sblueswir1             s += ds;
478eee0b836Sblueswir1             cptr += ds;
479eee0b836Sblueswir1             s24 += ds;
48055d7bfe2SMark Cave-Ayland             y++;
481eee0b836Sblueswir1             tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
48255d7bfe2SMark Cave-Ayland             if (y >= ts->cursy && y < ts->cursy+32 && ts->cursx < ts->width) {
48355d7bfe2SMark Cave-Ayland                 tcx_draw_cursor32(ts, d, y, ts->width);
48455d7bfe2SMark Cave-Ayland             }
485eee0b836Sblueswir1             d += dd;
486eee0b836Sblueswir1             s += ds;
487eee0b836Sblueswir1             cptr += ds;
488eee0b836Sblueswir1             s24 += ds;
48955d7bfe2SMark Cave-Ayland             y++;
490eee0b836Sblueswir1             tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
49155d7bfe2SMark Cave-Ayland             if (y >= ts->cursy && y < ts->cursy+32 && ts->cursx < ts->width) {
49255d7bfe2SMark Cave-Ayland                 tcx_draw_cursor32(ts, d, y, ts->width);
49355d7bfe2SMark Cave-Ayland             }
494eee0b836Sblueswir1             d += dd;
495eee0b836Sblueswir1             s += ds;
496eee0b836Sblueswir1             cptr += ds;
497eee0b836Sblueswir1             s24 += ds;
49855d7bfe2SMark Cave-Ayland             y++;
499eee0b836Sblueswir1         } else {
500eee0b836Sblueswir1             if (y_start >= 0) {
501eee0b836Sblueswir1                 /* flush to display */
502c78f7137SGerd Hoffmann                 dpy_gfx_update(ts->con, 0, y_start,
503eee0b836Sblueswir1                                ts->width, y - y_start);
504eee0b836Sblueswir1                 y_start = -1;
505eee0b836Sblueswir1             }
506eee0b836Sblueswir1             d += dd * 4;
507eee0b836Sblueswir1             s += ds * 4;
508eee0b836Sblueswir1             cptr += ds * 4;
509eee0b836Sblueswir1             s24 += ds * 4;
51055d7bfe2SMark Cave-Ayland             y += 4;
511eee0b836Sblueswir1         }
512eee0b836Sblueswir1     }
513eee0b836Sblueswir1     if (y_start >= 0) {
514eee0b836Sblueswir1         /* flush to display */
515c78f7137SGerd Hoffmann         dpy_gfx_update(ts->con, 0, y_start,
516eee0b836Sblueswir1                        ts->width, y - y_start);
517eee0b836Sblueswir1     }
518eee0b836Sblueswir1     /* reset modified pages */
519c0c440f3SBlue Swirl     if (page_max >= page_min) {
52055d7bfe2SMark Cave-Ayland         tcx24_reset_dirty(ts, page_min, page_max, page24, cpage);
521eee0b836Sblueswir1     }
522eee0b836Sblueswir1 }
523eee0b836Sblueswir1 
52495219897Spbrook static void tcx_invalidate_display(void *opaque)
525420557e8Sbellard {
526420557e8Sbellard     TCXState *s = opaque;
527420557e8Sbellard 
528d3ffcafeSBlue Swirl     tcx_set_dirty(s);
529c78f7137SGerd Hoffmann     qemu_console_resize(s->con, s->width, s->height);
530e80cfcfcSbellard }
531e80cfcfcSbellard 
532eee0b836Sblueswir1 static void tcx24_invalidate_display(void *opaque)
533eee0b836Sblueswir1 {
534eee0b836Sblueswir1     TCXState *s = opaque;
535eee0b836Sblueswir1 
536d3ffcafeSBlue Swirl     tcx_set_dirty(s);
537c78f7137SGerd Hoffmann     qemu_console_resize(s->con, s->width, s->height);
538eee0b836Sblueswir1 }
539eee0b836Sblueswir1 
540e59fb374SJuan Quintela static int vmstate_tcx_post_load(void *opaque, int version_id)
541e80cfcfcSbellard {
542e80cfcfcSbellard     TCXState *s = opaque;
543e80cfcfcSbellard 
54421206a10Sbellard     update_palette_entries(s, 0, 256);
545d3ffcafeSBlue Swirl     tcx_set_dirty(s);
546420557e8Sbellard     return 0;
547420557e8Sbellard }
548420557e8Sbellard 
549c0c41a4bSBlue Swirl static const VMStateDescription vmstate_tcx = {
550c0c41a4bSBlue Swirl     .name ="tcx",
551c0c41a4bSBlue Swirl     .version_id = 4,
552c0c41a4bSBlue Swirl     .minimum_version_id = 4,
553752ff2faSJuan Quintela     .post_load = vmstate_tcx_post_load,
554c0c41a4bSBlue Swirl     .fields = (VMStateField[]) {
555c0c41a4bSBlue Swirl         VMSTATE_UINT16(height, TCXState),
556c0c41a4bSBlue Swirl         VMSTATE_UINT16(width, TCXState),
557c0c41a4bSBlue Swirl         VMSTATE_UINT16(depth, TCXState),
558c0c41a4bSBlue Swirl         VMSTATE_BUFFER(r, TCXState),
559c0c41a4bSBlue Swirl         VMSTATE_BUFFER(g, TCXState),
560c0c41a4bSBlue Swirl         VMSTATE_BUFFER(b, TCXState),
561c0c41a4bSBlue Swirl         VMSTATE_UINT8(dac_index, TCXState),
562c0c41a4bSBlue Swirl         VMSTATE_UINT8(dac_state, TCXState),
563c0c41a4bSBlue Swirl         VMSTATE_END_OF_LIST()
564c0c41a4bSBlue Swirl     }
565c0c41a4bSBlue Swirl };
566c0c41a4bSBlue Swirl 
5677f23f812SMichael S. Tsirkin static void tcx_reset(DeviceState *d)
568420557e8Sbellard {
56901774ddbSAndreas Färber     TCXState *s = TCX(d);
570420557e8Sbellard 
571e80cfcfcSbellard     /* Initialize palette */
57255d7bfe2SMark Cave-Ayland     memset(s->r, 0, 260);
57355d7bfe2SMark Cave-Ayland     memset(s->g, 0, 260);
57455d7bfe2SMark Cave-Ayland     memset(s->b, 0, 260);
575e80cfcfcSbellard     s->r[255] = s->g[255] = s->b[255] = 255;
57655d7bfe2SMark Cave-Ayland     s->r[256] = s->g[256] = s->b[256] = 255;
57755d7bfe2SMark Cave-Ayland     s->r[258] = s->g[258] = s->b[258] = 255;
57855d7bfe2SMark Cave-Ayland     update_palette_entries(s, 0, 260);
579e80cfcfcSbellard     memset(s->vram, 0, MAXX*MAXY);
580d08151bfSAvi Kivity     memory_region_reset_dirty(&s->vram_mem, 0, MAXX * MAXY * (1 + 4 + 4),
581d08151bfSAvi Kivity                               DIRTY_MEMORY_VGA);
5826f7e9aecSbellard     s->dac_index = 0;
5836f7e9aecSbellard     s->dac_state = 0;
58455d7bfe2SMark Cave-Ayland     s->cursx = 0xf000; /* Put cursor off screen */
58555d7bfe2SMark Cave-Ayland     s->cursy = 0xf000;
586420557e8Sbellard }
587420557e8Sbellard 
588a8170e5eSAvi Kivity static uint64_t tcx_dac_readl(void *opaque, hwaddr addr,
589d08151bfSAvi Kivity                               unsigned size)
5906f7e9aecSbellard {
59155d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
59255d7bfe2SMark Cave-Ayland     uint32_t val = 0;
59355d7bfe2SMark Cave-Ayland 
59455d7bfe2SMark Cave-Ayland     switch (s->dac_state) {
59555d7bfe2SMark Cave-Ayland     case 0:
59655d7bfe2SMark Cave-Ayland         val = s->r[s->dac_index] << 24;
59755d7bfe2SMark Cave-Ayland         s->dac_state++;
59855d7bfe2SMark Cave-Ayland         break;
59955d7bfe2SMark Cave-Ayland     case 1:
60055d7bfe2SMark Cave-Ayland         val = s->g[s->dac_index] << 24;
60155d7bfe2SMark Cave-Ayland         s->dac_state++;
60255d7bfe2SMark Cave-Ayland         break;
60355d7bfe2SMark Cave-Ayland     case 2:
60455d7bfe2SMark Cave-Ayland         val = s->b[s->dac_index] << 24;
60555d7bfe2SMark Cave-Ayland         s->dac_index = (s->dac_index + 1) & 0xff; /* Index autoincrement */
60655d7bfe2SMark Cave-Ayland     default:
60755d7bfe2SMark Cave-Ayland         s->dac_state = 0;
60855d7bfe2SMark Cave-Ayland         break;
60955d7bfe2SMark Cave-Ayland     }
61055d7bfe2SMark Cave-Ayland 
61155d7bfe2SMark Cave-Ayland     return val;
6126f7e9aecSbellard }
6136f7e9aecSbellard 
614a8170e5eSAvi Kivity static void tcx_dac_writel(void *opaque, hwaddr addr, uint64_t val,
615d08151bfSAvi Kivity                            unsigned size)
6166f7e9aecSbellard {
6176f7e9aecSbellard     TCXState *s = opaque;
61855d7bfe2SMark Cave-Ayland     unsigned index;
6196f7e9aecSbellard 
620e64d7d59Sblueswir1     switch (addr) {
62155d7bfe2SMark Cave-Ayland     case 0: /* Address */
6226f7e9aecSbellard         s->dac_index = val >> 24;
6236f7e9aecSbellard         s->dac_state = 0;
6246f7e9aecSbellard         break;
62555d7bfe2SMark Cave-Ayland     case 4:  /* Pixel colours */
62655d7bfe2SMark Cave-Ayland     case 12: /* Overlay (cursor) colours */
62755d7bfe2SMark Cave-Ayland         if (addr & 8) {
62855d7bfe2SMark Cave-Ayland             index = (s->dac_index & 3) + 256;
62955d7bfe2SMark Cave-Ayland         } else {
63055d7bfe2SMark Cave-Ayland             index = s->dac_index;
63155d7bfe2SMark Cave-Ayland         }
6326f7e9aecSbellard         switch (s->dac_state) {
6336f7e9aecSbellard         case 0:
63455d7bfe2SMark Cave-Ayland             s->r[index] = val >> 24;
63555d7bfe2SMark Cave-Ayland             update_palette_entries(s, index, index + 1);
6366f7e9aecSbellard             s->dac_state++;
6376f7e9aecSbellard             break;
6386f7e9aecSbellard         case 1:
63955d7bfe2SMark Cave-Ayland             s->g[index] = val >> 24;
64055d7bfe2SMark Cave-Ayland             update_palette_entries(s, index, index + 1);
6416f7e9aecSbellard             s->dac_state++;
6426f7e9aecSbellard             break;
6436f7e9aecSbellard         case 2:
64455d7bfe2SMark Cave-Ayland             s->b[index] = val >> 24;
64555d7bfe2SMark Cave-Ayland             update_palette_entries(s, index, index + 1);
64655d7bfe2SMark Cave-Ayland             s->dac_index = (s->dac_index + 1) & 0xff; /* Index autoincrement */
6476f7e9aecSbellard         default:
6486f7e9aecSbellard             s->dac_state = 0;
6496f7e9aecSbellard             break;
6506f7e9aecSbellard         }
6516f7e9aecSbellard         break;
65255d7bfe2SMark Cave-Ayland     default: /* Control registers */
6536f7e9aecSbellard         break;
6546f7e9aecSbellard     }
6556f7e9aecSbellard }
6566f7e9aecSbellard 
657d08151bfSAvi Kivity static const MemoryRegionOps tcx_dac_ops = {
658d08151bfSAvi Kivity     .read = tcx_dac_readl,
659d08151bfSAvi Kivity     .write = tcx_dac_writel,
660d08151bfSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
661d08151bfSAvi Kivity     .valid = {
662d08151bfSAvi Kivity         .min_access_size = 4,
663d08151bfSAvi Kivity         .max_access_size = 4,
664d08151bfSAvi Kivity     },
6656f7e9aecSbellard };
6666f7e9aecSbellard 
66755d7bfe2SMark Cave-Ayland static uint64_t tcx_stip_readl(void *opaque, hwaddr addr,
668d08151bfSAvi Kivity                                unsigned size)
6698508b89eSblueswir1 {
6708508b89eSblueswir1     return 0;
6718508b89eSblueswir1 }
6728508b89eSblueswir1 
67355d7bfe2SMark Cave-Ayland static void tcx_stip_writel(void *opaque, hwaddr addr,
674d08151bfSAvi Kivity                             uint64_t val, unsigned size)
6758508b89eSblueswir1 {
67655d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
67755d7bfe2SMark Cave-Ayland     int i;
67855d7bfe2SMark Cave-Ayland     uint32_t col;
67955d7bfe2SMark Cave-Ayland 
68055d7bfe2SMark Cave-Ayland     if (!(addr & 4)) {
68155d7bfe2SMark Cave-Ayland         s->tmpblit = val;
68255d7bfe2SMark Cave-Ayland     } else {
68355d7bfe2SMark Cave-Ayland         addr = (addr >> 3) & 0xfffff;
68455d7bfe2SMark Cave-Ayland         col = cpu_to_be32(s->tmpblit);
68555d7bfe2SMark Cave-Ayland         if (s->depth == 24) {
68655d7bfe2SMark Cave-Ayland             for (i = 0; i < 32; i++)  {
68755d7bfe2SMark Cave-Ayland                 if (val & 0x80000000) {
68855d7bfe2SMark Cave-Ayland                     s->vram[addr + i] = s->tmpblit;
68955d7bfe2SMark Cave-Ayland                     s->vram24[addr + i] = col;
69055d7bfe2SMark Cave-Ayland                 }
69155d7bfe2SMark Cave-Ayland                 val <<= 1;
69255d7bfe2SMark Cave-Ayland             }
69355d7bfe2SMark Cave-Ayland         } else {
69455d7bfe2SMark Cave-Ayland             for (i = 0; i < 32; i++)  {
69555d7bfe2SMark Cave-Ayland                 if (val & 0x80000000) {
69655d7bfe2SMark Cave-Ayland                     s->vram[addr + i] = s->tmpblit;
69755d7bfe2SMark Cave-Ayland                 }
69855d7bfe2SMark Cave-Ayland                 val <<= 1;
69955d7bfe2SMark Cave-Ayland             }
70055d7bfe2SMark Cave-Ayland         }
70155d7bfe2SMark Cave-Ayland         memory_region_set_dirty(&s->vram_mem, addr, 32);
70255d7bfe2SMark Cave-Ayland     }
7038508b89eSblueswir1 }
7048508b89eSblueswir1 
70555d7bfe2SMark Cave-Ayland static void tcx_rstip_writel(void *opaque, hwaddr addr,
70655d7bfe2SMark Cave-Ayland                              uint64_t val, unsigned size)
70755d7bfe2SMark Cave-Ayland {
70855d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
70955d7bfe2SMark Cave-Ayland     int i;
71055d7bfe2SMark Cave-Ayland     uint32_t col;
71155d7bfe2SMark Cave-Ayland 
71255d7bfe2SMark Cave-Ayland     if (!(addr & 4)) {
71355d7bfe2SMark Cave-Ayland         s->tmpblit = val;
71455d7bfe2SMark Cave-Ayland     } else {
71555d7bfe2SMark Cave-Ayland         addr = (addr >> 3) & 0xfffff;
71655d7bfe2SMark Cave-Ayland         col = cpu_to_be32(s->tmpblit);
71755d7bfe2SMark Cave-Ayland         if (s->depth == 24) {
71855d7bfe2SMark Cave-Ayland             for (i = 0; i < 32; i++) {
71955d7bfe2SMark Cave-Ayland                 if (val & 0x80000000) {
72055d7bfe2SMark Cave-Ayland                     s->vram[addr + i] = s->tmpblit;
72155d7bfe2SMark Cave-Ayland                     s->vram24[addr + i] = col;
72255d7bfe2SMark Cave-Ayland                     s->cplane[addr + i] = col;
72355d7bfe2SMark Cave-Ayland                 }
72455d7bfe2SMark Cave-Ayland                 val <<= 1;
72555d7bfe2SMark Cave-Ayland             }
72655d7bfe2SMark Cave-Ayland         } else {
72755d7bfe2SMark Cave-Ayland             for (i = 0; i < 32; i++)  {
72855d7bfe2SMark Cave-Ayland                 if (val & 0x80000000) {
72955d7bfe2SMark Cave-Ayland                     s->vram[addr + i] = s->tmpblit;
73055d7bfe2SMark Cave-Ayland                 }
73155d7bfe2SMark Cave-Ayland                 val <<= 1;
73255d7bfe2SMark Cave-Ayland             }
73355d7bfe2SMark Cave-Ayland         }
73455d7bfe2SMark Cave-Ayland         memory_region_set_dirty(&s->vram_mem, addr, 32);
73555d7bfe2SMark Cave-Ayland     }
73655d7bfe2SMark Cave-Ayland }
73755d7bfe2SMark Cave-Ayland 
73855d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_stip_ops = {
73955d7bfe2SMark Cave-Ayland     .read = tcx_stip_readl,
74055d7bfe2SMark Cave-Ayland     .write = tcx_stip_writel,
74155d7bfe2SMark Cave-Ayland     .endianness = DEVICE_NATIVE_ENDIAN,
74255d7bfe2SMark Cave-Ayland     .valid = {
74355d7bfe2SMark Cave-Ayland         .min_access_size = 4,
74455d7bfe2SMark Cave-Ayland         .max_access_size = 4,
74555d7bfe2SMark Cave-Ayland     },
74655d7bfe2SMark Cave-Ayland };
74755d7bfe2SMark Cave-Ayland 
74855d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_rstip_ops = {
74955d7bfe2SMark Cave-Ayland     .read = tcx_stip_readl,
75055d7bfe2SMark Cave-Ayland     .write = tcx_rstip_writel,
75155d7bfe2SMark Cave-Ayland     .endianness = DEVICE_NATIVE_ENDIAN,
75255d7bfe2SMark Cave-Ayland     .valid = {
75355d7bfe2SMark Cave-Ayland         .min_access_size = 4,
75455d7bfe2SMark Cave-Ayland         .max_access_size = 4,
75555d7bfe2SMark Cave-Ayland     },
75655d7bfe2SMark Cave-Ayland };
75755d7bfe2SMark Cave-Ayland 
75855d7bfe2SMark Cave-Ayland static uint64_t tcx_blit_readl(void *opaque, hwaddr addr,
75955d7bfe2SMark Cave-Ayland                                unsigned size)
76055d7bfe2SMark Cave-Ayland {
76155d7bfe2SMark Cave-Ayland     return 0;
76255d7bfe2SMark Cave-Ayland }
76355d7bfe2SMark Cave-Ayland 
76455d7bfe2SMark Cave-Ayland static void tcx_blit_writel(void *opaque, hwaddr addr,
76555d7bfe2SMark Cave-Ayland                             uint64_t val, unsigned size)
76655d7bfe2SMark Cave-Ayland {
76755d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
76855d7bfe2SMark Cave-Ayland     uint32_t adsr, len;
76955d7bfe2SMark Cave-Ayland     int i;
77055d7bfe2SMark Cave-Ayland 
77155d7bfe2SMark Cave-Ayland     if (!(addr & 4)) {
77255d7bfe2SMark Cave-Ayland         s->tmpblit = val;
77355d7bfe2SMark Cave-Ayland     } else {
77455d7bfe2SMark Cave-Ayland         addr = (addr >> 3) & 0xfffff;
77555d7bfe2SMark Cave-Ayland         adsr = val & 0xffffff;
77655d7bfe2SMark Cave-Ayland         len = ((val >> 24) & 0x1f) + 1;
77755d7bfe2SMark Cave-Ayland         if (adsr == 0xffffff) {
77855d7bfe2SMark Cave-Ayland             memset(&s->vram[addr], s->tmpblit, len);
77955d7bfe2SMark Cave-Ayland             if (s->depth == 24) {
78055d7bfe2SMark Cave-Ayland                 val = s->tmpblit & 0xffffff;
78155d7bfe2SMark Cave-Ayland                 val = cpu_to_be32(val);
78255d7bfe2SMark Cave-Ayland                 for (i = 0; i < len; i++) {
78355d7bfe2SMark Cave-Ayland                     s->vram24[addr + i] = val;
78455d7bfe2SMark Cave-Ayland                 }
78555d7bfe2SMark Cave-Ayland             }
78655d7bfe2SMark Cave-Ayland         } else {
78755d7bfe2SMark Cave-Ayland             memcpy(&s->vram[addr], &s->vram[adsr], len);
78855d7bfe2SMark Cave-Ayland             if (s->depth == 24) {
78955d7bfe2SMark Cave-Ayland                 memcpy(&s->vram24[addr], &s->vram24[adsr], len * 4);
79055d7bfe2SMark Cave-Ayland             }
79155d7bfe2SMark Cave-Ayland         }
79255d7bfe2SMark Cave-Ayland         memory_region_set_dirty(&s->vram_mem, addr, len);
79355d7bfe2SMark Cave-Ayland     }
79455d7bfe2SMark Cave-Ayland }
79555d7bfe2SMark Cave-Ayland 
79655d7bfe2SMark Cave-Ayland static void tcx_rblit_writel(void *opaque, hwaddr addr,
79755d7bfe2SMark Cave-Ayland                          uint64_t val, unsigned size)
79855d7bfe2SMark Cave-Ayland {
79955d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
80055d7bfe2SMark Cave-Ayland     uint32_t adsr, len;
80155d7bfe2SMark Cave-Ayland     int i;
80255d7bfe2SMark Cave-Ayland 
80355d7bfe2SMark Cave-Ayland     if (!(addr & 4)) {
80455d7bfe2SMark Cave-Ayland         s->tmpblit = val;
80555d7bfe2SMark Cave-Ayland     } else {
80655d7bfe2SMark Cave-Ayland         addr = (addr >> 3) & 0xfffff;
80755d7bfe2SMark Cave-Ayland         adsr = val & 0xffffff;
80855d7bfe2SMark Cave-Ayland         len = ((val >> 24) & 0x1f) + 1;
80955d7bfe2SMark Cave-Ayland         if (adsr == 0xffffff) {
81055d7bfe2SMark Cave-Ayland             memset(&s->vram[addr], s->tmpblit, len);
81155d7bfe2SMark Cave-Ayland             if (s->depth == 24) {
81255d7bfe2SMark Cave-Ayland                 val = s->tmpblit & 0xffffff;
81355d7bfe2SMark Cave-Ayland                 val = cpu_to_be32(val);
81455d7bfe2SMark Cave-Ayland                 for (i = 0; i < len; i++) {
81555d7bfe2SMark Cave-Ayland                     s->vram24[addr + i] = val;
81655d7bfe2SMark Cave-Ayland                     s->cplane[addr + i] = val;
81755d7bfe2SMark Cave-Ayland                 }
81855d7bfe2SMark Cave-Ayland             }
81955d7bfe2SMark Cave-Ayland         } else {
82055d7bfe2SMark Cave-Ayland             memcpy(&s->vram[addr], &s->vram[adsr], len);
82155d7bfe2SMark Cave-Ayland             if (s->depth == 24) {
82255d7bfe2SMark Cave-Ayland                 memcpy(&s->vram24[addr], &s->vram24[adsr], len * 4);
82355d7bfe2SMark Cave-Ayland                 memcpy(&s->cplane[addr], &s->cplane[adsr], len * 4);
82455d7bfe2SMark Cave-Ayland             }
82555d7bfe2SMark Cave-Ayland         }
82655d7bfe2SMark Cave-Ayland         memory_region_set_dirty(&s->vram_mem, addr, len);
82755d7bfe2SMark Cave-Ayland     }
82855d7bfe2SMark Cave-Ayland }
82955d7bfe2SMark Cave-Ayland 
83055d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_blit_ops = {
83155d7bfe2SMark Cave-Ayland     .read = tcx_blit_readl,
83255d7bfe2SMark Cave-Ayland     .write = tcx_blit_writel,
83355d7bfe2SMark Cave-Ayland     .endianness = DEVICE_NATIVE_ENDIAN,
83455d7bfe2SMark Cave-Ayland     .valid = {
83555d7bfe2SMark Cave-Ayland         .min_access_size = 4,
83655d7bfe2SMark Cave-Ayland         .max_access_size = 4,
83755d7bfe2SMark Cave-Ayland     },
83855d7bfe2SMark Cave-Ayland };
83955d7bfe2SMark Cave-Ayland 
84055d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_rblit_ops = {
84155d7bfe2SMark Cave-Ayland     .read = tcx_blit_readl,
84255d7bfe2SMark Cave-Ayland     .write = tcx_rblit_writel,
84355d7bfe2SMark Cave-Ayland     .endianness = DEVICE_NATIVE_ENDIAN,
84455d7bfe2SMark Cave-Ayland     .valid = {
84555d7bfe2SMark Cave-Ayland         .min_access_size = 4,
84655d7bfe2SMark Cave-Ayland         .max_access_size = 4,
84755d7bfe2SMark Cave-Ayland     },
84855d7bfe2SMark Cave-Ayland };
84955d7bfe2SMark Cave-Ayland 
85055d7bfe2SMark Cave-Ayland static void tcx_invalidate_cursor_position(TCXState *s)
85155d7bfe2SMark Cave-Ayland {
85255d7bfe2SMark Cave-Ayland     int ymin, ymax, start, end;
85355d7bfe2SMark Cave-Ayland 
85455d7bfe2SMark Cave-Ayland     /* invalidate only near the cursor */
85555d7bfe2SMark Cave-Ayland     ymin = s->cursy;
85655d7bfe2SMark Cave-Ayland     if (ymin >= s->height) {
85755d7bfe2SMark Cave-Ayland         return;
85855d7bfe2SMark Cave-Ayland     }
85955d7bfe2SMark Cave-Ayland     ymax = MIN(s->height, ymin + 32);
86055d7bfe2SMark Cave-Ayland     start = ymin * 1024;
86155d7bfe2SMark Cave-Ayland     end   = ymax * 1024;
86255d7bfe2SMark Cave-Ayland 
86355d7bfe2SMark Cave-Ayland     memory_region_set_dirty(&s->vram_mem, start, end-start);
86455d7bfe2SMark Cave-Ayland }
86555d7bfe2SMark Cave-Ayland 
86655d7bfe2SMark Cave-Ayland static uint64_t tcx_thc_readl(void *opaque, hwaddr addr,
86755d7bfe2SMark Cave-Ayland                             unsigned size)
86855d7bfe2SMark Cave-Ayland {
86955d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
87055d7bfe2SMark Cave-Ayland     uint64_t val;
87155d7bfe2SMark Cave-Ayland 
87255d7bfe2SMark Cave-Ayland     if (addr == TCX_THC_MISC) {
87355d7bfe2SMark Cave-Ayland         val = s->thcmisc | 0x02000000;
87455d7bfe2SMark Cave-Ayland     } else {
87555d7bfe2SMark Cave-Ayland         val = 0;
87655d7bfe2SMark Cave-Ayland     }
87755d7bfe2SMark Cave-Ayland     return val;
87855d7bfe2SMark Cave-Ayland }
87955d7bfe2SMark Cave-Ayland 
88055d7bfe2SMark Cave-Ayland static void tcx_thc_writel(void *opaque, hwaddr addr,
88155d7bfe2SMark Cave-Ayland                          uint64_t val, unsigned size)
88255d7bfe2SMark Cave-Ayland {
88355d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
88455d7bfe2SMark Cave-Ayland 
88555d7bfe2SMark Cave-Ayland     if (addr == TCX_THC_CURSXY) {
88655d7bfe2SMark Cave-Ayland         tcx_invalidate_cursor_position(s);
88755d7bfe2SMark Cave-Ayland         s->cursx = val >> 16;
88855d7bfe2SMark Cave-Ayland         s->cursy = val;
88955d7bfe2SMark Cave-Ayland         tcx_invalidate_cursor_position(s);
89055d7bfe2SMark Cave-Ayland     } else if (addr >= TCX_THC_CURSMASK && addr < TCX_THC_CURSMASK + 128) {
89155d7bfe2SMark Cave-Ayland         s->cursmask[(addr - TCX_THC_CURSMASK) >> 2] = val;
89255d7bfe2SMark Cave-Ayland         tcx_invalidate_cursor_position(s);
89355d7bfe2SMark Cave-Ayland     } else if (addr >= TCX_THC_CURSBITS && addr < TCX_THC_CURSBITS + 128) {
89455d7bfe2SMark Cave-Ayland         s->cursbits[(addr - TCX_THC_CURSBITS) >> 2] = val;
89555d7bfe2SMark Cave-Ayland         tcx_invalidate_cursor_position(s);
89655d7bfe2SMark Cave-Ayland     } else if (addr == TCX_THC_MISC) {
89755d7bfe2SMark Cave-Ayland         s->thcmisc = val;
89855d7bfe2SMark Cave-Ayland     }
89955d7bfe2SMark Cave-Ayland 
90055d7bfe2SMark Cave-Ayland }
90155d7bfe2SMark Cave-Ayland 
90255d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_thc_ops = {
90355d7bfe2SMark Cave-Ayland     .read = tcx_thc_readl,
90455d7bfe2SMark Cave-Ayland     .write = tcx_thc_writel,
90555d7bfe2SMark Cave-Ayland     .endianness = DEVICE_NATIVE_ENDIAN,
90655d7bfe2SMark Cave-Ayland     .valid = {
90755d7bfe2SMark Cave-Ayland         .min_access_size = 4,
90855d7bfe2SMark Cave-Ayland         .max_access_size = 4,
90955d7bfe2SMark Cave-Ayland     },
91055d7bfe2SMark Cave-Ayland };
91155d7bfe2SMark Cave-Ayland 
91255d7bfe2SMark Cave-Ayland static uint64_t tcx_dummy_readl(void *opaque, hwaddr addr,
91355d7bfe2SMark Cave-Ayland                             unsigned size)
91455d7bfe2SMark Cave-Ayland {
91555d7bfe2SMark Cave-Ayland     return 0;
91655d7bfe2SMark Cave-Ayland }
91755d7bfe2SMark Cave-Ayland 
91855d7bfe2SMark Cave-Ayland static void tcx_dummy_writel(void *opaque, hwaddr addr,
91955d7bfe2SMark Cave-Ayland                          uint64_t val, unsigned size)
92055d7bfe2SMark Cave-Ayland {
92155d7bfe2SMark Cave-Ayland     return;
92255d7bfe2SMark Cave-Ayland }
92355d7bfe2SMark Cave-Ayland 
92455d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_dummy_ops = {
92555d7bfe2SMark Cave-Ayland     .read = tcx_dummy_readl,
92655d7bfe2SMark Cave-Ayland     .write = tcx_dummy_writel,
927d08151bfSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
928d08151bfSAvi Kivity     .valid = {
929d08151bfSAvi Kivity         .min_access_size = 4,
930d08151bfSAvi Kivity         .max_access_size = 4,
931d08151bfSAvi Kivity     },
9328508b89eSblueswir1 };
9338508b89eSblueswir1 
934380cd056SGerd Hoffmann static const GraphicHwOps tcx_ops = {
935380cd056SGerd Hoffmann     .invalidate = tcx_invalidate_display,
936380cd056SGerd Hoffmann     .gfx_update = tcx_update_display,
937380cd056SGerd Hoffmann };
938380cd056SGerd Hoffmann 
939380cd056SGerd Hoffmann static const GraphicHwOps tcx24_ops = {
940380cd056SGerd Hoffmann     .invalidate = tcx24_invalidate_display,
941380cd056SGerd Hoffmann     .gfx_update = tcx24_update_display,
942380cd056SGerd Hoffmann };
943380cd056SGerd Hoffmann 
94401b91ac2SMark Cave-Ayland static void tcx_initfn(Object *obj)
94501b91ac2SMark Cave-Ayland {
94601b91ac2SMark Cave-Ayland     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
94701b91ac2SMark Cave-Ayland     TCXState *s = TCX(obj);
94801b91ac2SMark Cave-Ayland 
949b21de199SThomas Huth     memory_region_init_ram(&s->rom, obj, "tcx.prom", FCODE_MAX_ROM_SIZE,
950f8ed85acSMarkus Armbruster                            &error_fatal);
95101b91ac2SMark Cave-Ayland     memory_region_set_readonly(&s->rom, true);
95201b91ac2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->rom);
95301b91ac2SMark Cave-Ayland 
95455d7bfe2SMark Cave-Ayland     /* 2/STIP : Stippler */
955b21de199SThomas Huth     memory_region_init_io(&s->stip, obj, &tcx_stip_ops, s, "tcx.stip",
95655d7bfe2SMark Cave-Ayland                           TCX_STIP_NREGS);
95755d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->stip);
95855d7bfe2SMark Cave-Ayland 
95955d7bfe2SMark Cave-Ayland     /* 3/BLIT : Blitter */
960b21de199SThomas Huth     memory_region_init_io(&s->blit, obj, &tcx_blit_ops, s, "tcx.blit",
96155d7bfe2SMark Cave-Ayland                           TCX_BLIT_NREGS);
96255d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->blit);
96355d7bfe2SMark Cave-Ayland 
96455d7bfe2SMark Cave-Ayland     /* 5/RSTIP : Raw Stippler */
965b21de199SThomas Huth     memory_region_init_io(&s->rstip, obj, &tcx_rstip_ops, s, "tcx.rstip",
96655d7bfe2SMark Cave-Ayland                           TCX_RSTIP_NREGS);
96755d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->rstip);
96855d7bfe2SMark Cave-Ayland 
96955d7bfe2SMark Cave-Ayland     /* 6/RBLIT : Raw Blitter */
970b21de199SThomas Huth     memory_region_init_io(&s->rblit, obj, &tcx_rblit_ops, s, "tcx.rblit",
97155d7bfe2SMark Cave-Ayland                           TCX_RBLIT_NREGS);
97255d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->rblit);
97355d7bfe2SMark Cave-Ayland 
97455d7bfe2SMark Cave-Ayland     /* 7/TEC : ??? */
975b21de199SThomas Huth     memory_region_init_io(&s->tec, obj, &tcx_dummy_ops, s, "tcx.tec",
976b21de199SThomas Huth                           TCX_TEC_NREGS);
97755d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->tec);
97855d7bfe2SMark Cave-Ayland 
97955d7bfe2SMark Cave-Ayland     /* 8/CMAP : DAC */
980b21de199SThomas Huth     memory_region_init_io(&s->dac, obj, &tcx_dac_ops, s, "tcx.dac",
981b21de199SThomas Huth                           TCX_DAC_NREGS);
98201b91ac2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->dac);
98301b91ac2SMark Cave-Ayland 
98455d7bfe2SMark Cave-Ayland     /* 9/THC : Cursor */
985b21de199SThomas Huth     memory_region_init_io(&s->thc, obj, &tcx_thc_ops, s, "tcx.thc",
98655d7bfe2SMark Cave-Ayland                           TCX_THC_NREGS);
98755d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->thc);
98801b91ac2SMark Cave-Ayland 
98955d7bfe2SMark Cave-Ayland     /* 11/DHC : ??? */
990b21de199SThomas Huth     memory_region_init_io(&s->dhc, obj, &tcx_dummy_ops, s, "tcx.dhc",
99155d7bfe2SMark Cave-Ayland                           TCX_DHC_NREGS);
99255d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->dhc);
99355d7bfe2SMark Cave-Ayland 
99455d7bfe2SMark Cave-Ayland     /* 12/ALT : ??? */
995b21de199SThomas Huth     memory_region_init_io(&s->alt, obj, &tcx_dummy_ops, s, "tcx.alt",
99655d7bfe2SMark Cave-Ayland                           TCX_ALT_NREGS);
99755d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->alt);
99801b91ac2SMark Cave-Ayland }
99901b91ac2SMark Cave-Ayland 
1000d4ad9decSMark Cave-Ayland static void tcx_realizefn(DeviceState *dev, Error **errp)
1001f40070c3SBlue Swirl {
1002d4ad9decSMark Cave-Ayland     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
100301774ddbSAndreas Färber     TCXState *s = TCX(dev);
1004d08151bfSAvi Kivity     ram_addr_t vram_offset = 0;
1005da87dd7bSMark Cave-Ayland     int size, ret;
1006dc828ca1Spbrook     uint8_t *vram_base;
1007da87dd7bSMark Cave-Ayland     char *fcode_filename;
1008dc828ca1Spbrook 
10093eadad55SPaolo Bonzini     memory_region_init_ram(&s->vram_mem, OBJECT(s), "tcx.vram",
1010f8ed85acSMarkus Armbruster                            s->vram_size * (1 + 4 + 4), &error_fatal);
1011c5705a77SAvi Kivity     vmstate_register_ram_global(&s->vram_mem);
101274259ae5SPaolo Bonzini     memory_region_set_log(&s->vram_mem, true, DIRTY_MEMORY_VGA);
1013d08151bfSAvi Kivity     vram_base = memory_region_get_ram_ptr(&s->vram_mem);
1014e80cfcfcSbellard 
101555d7bfe2SMark Cave-Ayland     /* 10/ROM : FCode ROM */
1016da87dd7bSMark Cave-Ayland     vmstate_register_ram_global(&s->rom);
1017da87dd7bSMark Cave-Ayland     fcode_filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, TCX_ROM_FILE);
1018da87dd7bSMark Cave-Ayland     if (fcode_filename) {
1019da87dd7bSMark Cave-Ayland         ret = load_image_targphys(fcode_filename, s->prom_addr,
1020da87dd7bSMark Cave-Ayland                                   FCODE_MAX_ROM_SIZE);
10218684e85cSShannon Zhao         g_free(fcode_filename);
1022da87dd7bSMark Cave-Ayland         if (ret < 0 || ret > FCODE_MAX_ROM_SIZE) {
1023d4ad9decSMark Cave-Ayland             error_report("tcx: could not load prom '%s'", TCX_ROM_FILE);
1024da87dd7bSMark Cave-Ayland         }
1025da87dd7bSMark Cave-Ayland     }
1026da87dd7bSMark Cave-Ayland 
102755d7bfe2SMark Cave-Ayland     /* 0/DFB8 : 8-bit plane */
1028eee0b836Sblueswir1     s->vram = vram_base;
1029ee6847d1SGerd Hoffmann     size = s->vram_size;
10303eadad55SPaolo Bonzini     memory_region_init_alias(&s->vram_8bit, OBJECT(s), "tcx.vram.8bit",
1031d08151bfSAvi Kivity                              &s->vram_mem, vram_offset, size);
1032d4ad9decSMark Cave-Ayland     sysbus_init_mmio(sbd, &s->vram_8bit);
1033eee0b836Sblueswir1     vram_offset += size;
1034eee0b836Sblueswir1     vram_base += size;
1035eee0b836Sblueswir1 
103655d7bfe2SMark Cave-Ayland     /* 1/DFB24 : 24bit plane */
1037ee6847d1SGerd Hoffmann     size = s->vram_size * 4;
1038eee0b836Sblueswir1     s->vram24 = (uint32_t *)vram_base;
1039eee0b836Sblueswir1     s->vram24_offset = vram_offset;
10403eadad55SPaolo Bonzini     memory_region_init_alias(&s->vram_24bit, OBJECT(s), "tcx.vram.24bit",
1041d08151bfSAvi Kivity                              &s->vram_mem, vram_offset, size);
1042d4ad9decSMark Cave-Ayland     sysbus_init_mmio(sbd, &s->vram_24bit);
1043eee0b836Sblueswir1     vram_offset += size;
1044eee0b836Sblueswir1     vram_base += size;
1045eee0b836Sblueswir1 
104655d7bfe2SMark Cave-Ayland     /* 4/RDFB32 : Raw Framebuffer */
1047ee6847d1SGerd Hoffmann     size = s->vram_size * 4;
1048eee0b836Sblueswir1     s->cplane = (uint32_t *)vram_base;
1049eee0b836Sblueswir1     s->cplane_offset = vram_offset;
10503eadad55SPaolo Bonzini     memory_region_init_alias(&s->vram_cplane, OBJECT(s), "tcx.vram.cplane",
1051d08151bfSAvi Kivity                              &s->vram_mem, vram_offset, size);
1052d4ad9decSMark Cave-Ayland     sysbus_init_mmio(sbd, &s->vram_cplane);
1053f40070c3SBlue Swirl 
105455d7bfe2SMark Cave-Ayland     /* 9/THC24bits : NetBSD writes here even with 8-bit display: dummy */
105555d7bfe2SMark Cave-Ayland     if (s->depth == 8) {
105655d7bfe2SMark Cave-Ayland         memory_region_init_io(&s->thc24, OBJECT(s), &tcx_dummy_ops, s,
105755d7bfe2SMark Cave-Ayland                               "tcx.thc24", TCX_THC_NREGS);
105855d7bfe2SMark Cave-Ayland         sysbus_init_mmio(sbd, &s->thc24);
1059eee0b836Sblueswir1     }
1060eee0b836Sblueswir1 
106155d7bfe2SMark Cave-Ayland     sysbus_init_irq(sbd, &s->irq);
106255d7bfe2SMark Cave-Ayland 
106355d7bfe2SMark Cave-Ayland     if (s->depth == 8) {
106455d7bfe2SMark Cave-Ayland         s->con = graphic_console_init(DEVICE(dev), 0, &tcx_ops, s);
106555d7bfe2SMark Cave-Ayland     } else {
106655d7bfe2SMark Cave-Ayland         s->con = graphic_console_init(DEVICE(dev), 0, &tcx24_ops, s);
106755d7bfe2SMark Cave-Ayland     }
106855d7bfe2SMark Cave-Ayland     s->thcmisc = 0;
106955d7bfe2SMark Cave-Ayland 
1070c78f7137SGerd Hoffmann     qemu_console_resize(s->con, s->width, s->height);
1071420557e8Sbellard }
1072420557e8Sbellard 
1073999e12bbSAnthony Liguori static Property tcx_properties[] = {
1074c7bcc85dSPaolo Bonzini     DEFINE_PROP_UINT32("vram_size", TCXState, vram_size, -1),
107553dad499SGerd Hoffmann     DEFINE_PROP_UINT16("width",    TCXState, width,     -1),
107653dad499SGerd Hoffmann     DEFINE_PROP_UINT16("height",   TCXState, height,    -1),
107753dad499SGerd Hoffmann     DEFINE_PROP_UINT16("depth",    TCXState, depth,     -1),
1078c7bcc85dSPaolo Bonzini     DEFINE_PROP_UINT64("prom_addr", TCXState, prom_addr, -1),
107953dad499SGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
1080999e12bbSAnthony Liguori };
1081999e12bbSAnthony Liguori 
1082999e12bbSAnthony Liguori static void tcx_class_init(ObjectClass *klass, void *data)
1083999e12bbSAnthony Liguori {
108439bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1085999e12bbSAnthony Liguori 
1086d4ad9decSMark Cave-Ayland     dc->realize = tcx_realizefn;
108739bffca2SAnthony Liguori     dc->reset = tcx_reset;
108839bffca2SAnthony Liguori     dc->vmsd = &vmstate_tcx;
108939bffca2SAnthony Liguori     dc->props = tcx_properties;
1090ee6847d1SGerd Hoffmann }
1091999e12bbSAnthony Liguori 
10928c43a6f0SAndreas Färber static const TypeInfo tcx_info = {
109301774ddbSAndreas Färber     .name          = TYPE_TCX,
109439bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
109539bffca2SAnthony Liguori     .instance_size = sizeof(TCXState),
109601b91ac2SMark Cave-Ayland     .instance_init = tcx_initfn,
1097999e12bbSAnthony Liguori     .class_init    = tcx_class_init,
1098ee6847d1SGerd Hoffmann };
1099ee6847d1SGerd Hoffmann 
110083f7d43aSAndreas Färber static void tcx_register_types(void)
1101f40070c3SBlue Swirl {
110239bffca2SAnthony Liguori     type_register_static(&tcx_info);
1103f40070c3SBlue Swirl }
1104f40070c3SBlue Swirl 
110583f7d43aSAndreas Färber type_init(tcx_register_types)
1106