xref: /qemu/hw/display/tcx.c (revision ae5643ecc672ca2f3716359e1bb9b5ce52c1518c)
1420557e8Sbellard /*
26f7e9aecSbellard  * QEMU TCX Frame buffer
3420557e8Sbellard  *
46f7e9aecSbellard  * Copyright (c) 2003-2005 Fabrice Bellard
5420557e8Sbellard  *
6420557e8Sbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
7420557e8Sbellard  * of this software and associated documentation files (the "Software"), to deal
8420557e8Sbellard  * in the Software without restriction, including without limitation the rights
9420557e8Sbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10420557e8Sbellard  * copies of the Software, and to permit persons to whom the Software is
11420557e8Sbellard  * furnished to do so, subject to the following conditions:
12420557e8Sbellard  *
13420557e8Sbellard  * The above copyright notice and this permission notice shall be included in
14420557e8Sbellard  * all copies or substantial portions of the Software.
15420557e8Sbellard  *
16420557e8Sbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17420557e8Sbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18420557e8Sbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19420557e8Sbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20420557e8Sbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21420557e8Sbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22420557e8Sbellard  * THE SOFTWARE.
23420557e8Sbellard  */
24f40070c3SBlue Swirl 
2547df5154SPeter Maydell #include "qemu/osdep.h"
26a8d25326SMarkus Armbruster #include "qemu-common.h"
27da34e65cSMarkus Armbruster #include "qapi/error.h"
2828ecbaeeSPaolo Bonzini #include "ui/console.h"
2928ecbaeeSPaolo Bonzini #include "ui/pixel_ops.h"
30da87dd7bSMark Cave-Ayland #include "hw/loader.h"
31a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
3283c9f4caSPaolo Bonzini #include "hw/sysbus.h"
33d6454270SMarkus Armbruster #include "migration/vmstate.h"
34d49b6836SMarkus Armbruster #include "qemu/error-report.h"
350b8fa32fSMarkus Armbruster #include "qemu/module.h"
36db1015e9SEduardo Habkost #include "qom/object.h"
37420557e8Sbellard 
38da87dd7bSMark Cave-Ayland #define TCX_ROM_FILE "QEMU,tcx.bin"
39da87dd7bSMark Cave-Ayland #define FCODE_MAX_ROM_SIZE 0x10000
40da87dd7bSMark Cave-Ayland 
41420557e8Sbellard #define MAXX 1024
42420557e8Sbellard #define MAXY 768
436f7e9aecSbellard #define TCX_DAC_NREGS    16
4455d7bfe2SMark Cave-Ayland #define TCX_THC_NREGS    0x1000
4555d7bfe2SMark Cave-Ayland #define TCX_DHC_NREGS    0x4000
468508b89eSblueswir1 #define TCX_TEC_NREGS    0x1000
4755d7bfe2SMark Cave-Ayland #define TCX_ALT_NREGS    0x8000
4855d7bfe2SMark Cave-Ayland #define TCX_STIP_NREGS   0x800000
4955d7bfe2SMark Cave-Ayland #define TCX_BLIT_NREGS   0x800000
5055d7bfe2SMark Cave-Ayland #define TCX_RSTIP_NREGS  0x800000
5155d7bfe2SMark Cave-Ayland #define TCX_RBLIT_NREGS  0x800000
5255d7bfe2SMark Cave-Ayland 
5355d7bfe2SMark Cave-Ayland #define TCX_THC_MISC     0x818
5455d7bfe2SMark Cave-Ayland #define TCX_THC_CURSXY   0x8fc
5555d7bfe2SMark Cave-Ayland #define TCX_THC_CURSMASK 0x900
5655d7bfe2SMark Cave-Ayland #define TCX_THC_CURSBITS 0x980
57420557e8Sbellard 
5801774ddbSAndreas Färber #define TYPE_TCX "SUNW,tcx"
598063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(TCXState, TCX)
6001774ddbSAndreas Färber 
61db1015e9SEduardo Habkost struct TCXState {
6201774ddbSAndreas Färber     SysBusDevice parent_obj;
6301774ddbSAndreas Färber 
64c78f7137SGerd Hoffmann     QemuConsole *con;
6555d7bfe2SMark Cave-Ayland     qemu_irq irq;
668d5f07faSbellard     uint8_t *vram;
67eee0b836Sblueswir1     uint32_t *vram24, *cplane;
68da87dd7bSMark Cave-Ayland     hwaddr prom_addr;
69da87dd7bSMark Cave-Ayland     MemoryRegion rom;
70d08151bfSAvi Kivity     MemoryRegion vram_mem;
71d08151bfSAvi Kivity     MemoryRegion vram_8bit;
72d08151bfSAvi Kivity     MemoryRegion vram_24bit;
7355d7bfe2SMark Cave-Ayland     MemoryRegion stip;
7455d7bfe2SMark Cave-Ayland     MemoryRegion blit;
75d08151bfSAvi Kivity     MemoryRegion vram_cplane;
7655d7bfe2SMark Cave-Ayland     MemoryRegion rstip;
7755d7bfe2SMark Cave-Ayland     MemoryRegion rblit;
78d08151bfSAvi Kivity     MemoryRegion tec;
7955d7bfe2SMark Cave-Ayland     MemoryRegion dac;
8055d7bfe2SMark Cave-Ayland     MemoryRegion thc;
8155d7bfe2SMark Cave-Ayland     MemoryRegion dhc;
8255d7bfe2SMark Cave-Ayland     MemoryRegion alt;
83d08151bfSAvi Kivity     MemoryRegion thc24;
8455d7bfe2SMark Cave-Ayland 
85d08151bfSAvi Kivity     ram_addr_t vram24_offset, cplane_offset;
8655d7bfe2SMark Cave-Ayland     uint32_t tmpblit;
87ee6847d1SGerd Hoffmann     uint32_t vram_size;
8855d7bfe2SMark Cave-Ayland     uint32_t palette[260];
8955d7bfe2SMark Cave-Ayland     uint8_t r[260], g[260], b[260];
90427a66c3SBlue Swirl     uint16_t width, height, depth;
916f7e9aecSbellard     uint8_t dac_index, dac_state;
9255d7bfe2SMark Cave-Ayland     uint32_t thcmisc;
9355d7bfe2SMark Cave-Ayland     uint32_t cursmask[32];
9455d7bfe2SMark Cave-Ayland     uint32_t cursbits[32];
9555d7bfe2SMark Cave-Ayland     uint16_t cursx;
9655d7bfe2SMark Cave-Ayland     uint16_t cursy;
97db1015e9SEduardo Habkost };
98420557e8Sbellard 
999800b3c2SMark Cave-Ayland static void tcx_set_dirty(TCXState *s, ram_addr_t addr, int len)
100d3ffcafeSBlue Swirl {
1019800b3c2SMark Cave-Ayland     memory_region_set_dirty(&s->vram_mem, addr, len);
1024b865c28SMark Cave-Ayland 
1034b865c28SMark Cave-Ayland     if (s->depth == 24) {
1044b865c28SMark Cave-Ayland         memory_region_set_dirty(&s->vram_mem, s->vram24_offset + addr * 4,
1054b865c28SMark Cave-Ayland                                 len * 4);
1064b865c28SMark Cave-Ayland         memory_region_set_dirty(&s->vram_mem, s->cplane_offset + addr * 4,
1074b865c28SMark Cave-Ayland                                 len * 4);
1084b865c28SMark Cave-Ayland     }
109d3ffcafeSBlue Swirl }
110d3ffcafeSBlue Swirl 
1112dd285b5SMark Cave-Ayland static int tcx_check_dirty(TCXState *s, DirtyBitmapSnapshot *snap,
1122dd285b5SMark Cave-Ayland                            ram_addr_t addr, int len)
113d3ffcafeSBlue Swirl {
11455d7bfe2SMark Cave-Ayland     int ret;
11555d7bfe2SMark Cave-Ayland 
1162dd285b5SMark Cave-Ayland     ret = memory_region_snapshot_get_dirty(&s->vram_mem, snap, addr, len);
117427ee02bSMark Cave-Ayland 
118427ee02bSMark Cave-Ayland     if (s->depth == 24) {
1192dd285b5SMark Cave-Ayland         ret |= memory_region_snapshot_get_dirty(&s->vram_mem, snap,
1202dd285b5SMark Cave-Ayland                                        s->vram24_offset + addr * 4, len * 4);
1212dd285b5SMark Cave-Ayland         ret |= memory_region_snapshot_get_dirty(&s->vram_mem, snap,
1222dd285b5SMark Cave-Ayland                                        s->cplane_offset + addr * 4, len * 4);
123427ee02bSMark Cave-Ayland     }
124427ee02bSMark Cave-Ayland 
12555d7bfe2SMark Cave-Ayland     return ret;
12655d7bfe2SMark Cave-Ayland }
12755d7bfe2SMark Cave-Ayland 
12821206a10Sbellard static void update_palette_entries(TCXState *s, int start, int end)
12921206a10Sbellard {
130c78f7137SGerd Hoffmann     DisplaySurface *surface = qemu_console_surface(s->con);
13121206a10Sbellard     int i;
132c78f7137SGerd Hoffmann 
13321206a10Sbellard     for (i = start; i < end; i++) {
134c78f7137SGerd Hoffmann         if (is_surface_bgr(surface)) {
1357b5d76daSaliguori             s->palette[i] = rgb_to_pixel32bgr(s->r[i], s->g[i], s->b[i]);
136c78f7137SGerd Hoffmann         } else {
13721206a10Sbellard             s->palette[i] = rgb_to_pixel32(s->r[i], s->g[i], s->b[i]);
138c78f7137SGerd Hoffmann         }
13921206a10Sbellard     }
1409800b3c2SMark Cave-Ayland     tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem));
141d3ffcafeSBlue Swirl }
14221206a10Sbellard 
143e80cfcfcSbellard static void tcx_draw_line32(TCXState *s1, uint8_t *d,
144e80cfcfcSbellard                             const uint8_t *s, int width)
145420557e8Sbellard {
146e80cfcfcSbellard     int x;
147e80cfcfcSbellard     uint8_t val;
1488bdc2159Sths     uint32_t *p = (uint32_t *)d;
149e80cfcfcSbellard 
150e80cfcfcSbellard     for (x = 0; x < width; x++) {
151e80cfcfcSbellard         val = *s++;
1528bdc2159Sths         *p++ = s1->palette[val];
153e80cfcfcSbellard     }
154420557e8Sbellard }
155420557e8Sbellard 
15655d7bfe2SMark Cave-Ayland static void tcx_draw_cursor32(TCXState *s1, uint8_t *d,
15755d7bfe2SMark Cave-Ayland                               int y, int width)
15855d7bfe2SMark Cave-Ayland {
15955d7bfe2SMark Cave-Ayland     int x, len;
16055d7bfe2SMark Cave-Ayland     uint32_t mask, bits;
16155d7bfe2SMark Cave-Ayland     uint32_t *p = (uint32_t *)d;
16255d7bfe2SMark Cave-Ayland 
16355d7bfe2SMark Cave-Ayland     y = y - s1->cursy;
16455d7bfe2SMark Cave-Ayland     mask = s1->cursmask[y];
16555d7bfe2SMark Cave-Ayland     bits = s1->cursbits[y];
16655d7bfe2SMark Cave-Ayland     len = MIN(width - s1->cursx, 32);
16755d7bfe2SMark Cave-Ayland     p = &p[s1->cursx];
16855d7bfe2SMark Cave-Ayland     for (x = 0; x < len; x++) {
16955d7bfe2SMark Cave-Ayland         if (mask & 0x80000000) {
17055d7bfe2SMark Cave-Ayland             if (bits & 0x80000000) {
17155d7bfe2SMark Cave-Ayland                 *p = s1->palette[259];
17255d7bfe2SMark Cave-Ayland             } else {
17355d7bfe2SMark Cave-Ayland                 *p = s1->palette[258];
17455d7bfe2SMark Cave-Ayland             }
17555d7bfe2SMark Cave-Ayland         }
17655d7bfe2SMark Cave-Ayland         p++;
17755d7bfe2SMark Cave-Ayland         mask <<= 1;
17855d7bfe2SMark Cave-Ayland         bits <<= 1;
17955d7bfe2SMark Cave-Ayland     }
18055d7bfe2SMark Cave-Ayland }
18155d7bfe2SMark Cave-Ayland 
182688ea2ebSblueswir1 /*
183688ea2ebSblueswir1   XXX Could be much more optimal:
184688ea2ebSblueswir1   * detect if line/page/whole screen is in 24 bit mode
185688ea2ebSblueswir1   * if destination is also BGR, use memcpy
186688ea2ebSblueswir1   */
187eee0b836Sblueswir1 static inline void tcx24_draw_line32(TCXState *s1, uint8_t *d,
188eee0b836Sblueswir1                                      const uint8_t *s, int width,
189eee0b836Sblueswir1                                      const uint32_t *cplane,
190eee0b836Sblueswir1                                      const uint32_t *s24)
191eee0b836Sblueswir1 {
192c78f7137SGerd Hoffmann     DisplaySurface *surface = qemu_console_surface(s1->con);
1937b5d76daSaliguori     int x, bgr, r, g, b;
194688ea2ebSblueswir1     uint8_t val, *p8;
195eee0b836Sblueswir1     uint32_t *p = (uint32_t *)d;
196eee0b836Sblueswir1     uint32_t dval;
197c78f7137SGerd Hoffmann     bgr = is_surface_bgr(surface);
198eee0b836Sblueswir1     for(x = 0; x < width; x++, s++, s24++) {
19955d7bfe2SMark Cave-Ayland         if (be32_to_cpu(*cplane) & 0x03000000) {
20055d7bfe2SMark Cave-Ayland             /* 24-bit direct, BGR order */
201688ea2ebSblueswir1             p8 = (uint8_t *)s24;
202688ea2ebSblueswir1             p8++;
203688ea2ebSblueswir1             b = *p8++;
204688ea2ebSblueswir1             g = *p8++;
205f7e683b8SBlue Swirl             r = *p8;
2067b5d76daSaliguori             if (bgr)
2077b5d76daSaliguori                 dval = rgb_to_pixel32bgr(r, g, b);
2087b5d76daSaliguori             else
209688ea2ebSblueswir1                 dval = rgb_to_pixel32(r, g, b);
210eee0b836Sblueswir1         } else {
21155d7bfe2SMark Cave-Ayland             /* 8-bit pseudocolor */
212eee0b836Sblueswir1             val = *s;
213eee0b836Sblueswir1             dval = s1->palette[val];
214eee0b836Sblueswir1         }
215eee0b836Sblueswir1         *p++ = dval;
21655d7bfe2SMark Cave-Ayland         cplane++;
217eee0b836Sblueswir1     }
218eee0b836Sblueswir1 }
219eee0b836Sblueswir1 
220e80cfcfcSbellard /* Fixed line length 1024 allows us to do nice tricks not possible on
221e80cfcfcSbellard    VGA... */
22255d7bfe2SMark Cave-Ayland 
22395219897Spbrook static void tcx_update_display(void *opaque)
224e80cfcfcSbellard {
225e80cfcfcSbellard     TCXState *ts = opaque;
226c78f7137SGerd Hoffmann     DisplaySurface *surface = qemu_console_surface(ts->con);
2272dd285b5SMark Cave-Ayland     ram_addr_t page;
2282dd285b5SMark Cave-Ayland     DirtyBitmapSnapshot *snap = NULL;
229550be127Sbellard     int y, y_start, dd, ds;
230e80cfcfcSbellard     uint8_t *d, *s;
231e80cfcfcSbellard 
232ee72bed0SMark Cave-Ayland     if (surface_bits_per_pixel(surface) != 32) {
233e80cfcfcSbellard         return;
234c78f7137SGerd Hoffmann     }
235c78f7137SGerd Hoffmann 
236d08151bfSAvi Kivity     page = 0;
237e80cfcfcSbellard     y_start = -1;
238c78f7137SGerd Hoffmann     d = surface_data(surface);
2396f7e9aecSbellard     s = ts->vram;
240c78f7137SGerd Hoffmann     dd = surface_stride(surface);
241e80cfcfcSbellard     ds = 1024;
242e80cfcfcSbellard 
2432dd285b5SMark Cave-Ayland     snap = memory_region_snapshot_and_clear_dirty(&ts->vram_mem, 0x0,
2442dd285b5SMark Cave-Ayland                                              memory_region_size(&ts->vram_mem),
2452dd285b5SMark Cave-Ayland                                              DIRTY_MEMORY_VGA);
2462dd285b5SMark Cave-Ayland 
2470a97c6c4SMark Cave-Ayland     for (y = 0; y < ts->height; y++, page += ds) {
2482dd285b5SMark Cave-Ayland         if (tcx_check_dirty(ts, snap, page, ds)) {
249e80cfcfcSbellard             if (y_start < 0)
250e80cfcfcSbellard                 y_start = y;
25155d7bfe2SMark Cave-Ayland 
252ee72bed0SMark Cave-Ayland             tcx_draw_line32(ts, d, s, ts->width);
25355d7bfe2SMark Cave-Ayland             if (y >= ts->cursy && y < ts->cursy + 32 && ts->cursx < ts->width) {
254ee72bed0SMark Cave-Ayland                 tcx_draw_cursor32(ts, d, y, ts->width);
25555d7bfe2SMark Cave-Ayland             }
256e80cfcfcSbellard         } else {
257e80cfcfcSbellard             if (y_start >= 0) {
258e80cfcfcSbellard                 /* flush to display */
259c78f7137SGerd Hoffmann                 dpy_gfx_update(ts->con, 0, y_start,
2606f7e9aecSbellard                                ts->width, y - y_start);
261e80cfcfcSbellard                 y_start = -1;
262e80cfcfcSbellard             }
263e80cfcfcSbellard         }
2640a97c6c4SMark Cave-Ayland         s += ds;
2650a97c6c4SMark Cave-Ayland         d += dd;
266e80cfcfcSbellard     }
267e80cfcfcSbellard     if (y_start >= 0) {
268e80cfcfcSbellard         /* flush to display */
269c78f7137SGerd Hoffmann         dpy_gfx_update(ts->con, 0, y_start,
2706f7e9aecSbellard                        ts->width, y - y_start);
271e80cfcfcSbellard     }
2722dd285b5SMark Cave-Ayland     g_free(snap);
273e80cfcfcSbellard }
274e80cfcfcSbellard 
275eee0b836Sblueswir1 static void tcx24_update_display(void *opaque)
276eee0b836Sblueswir1 {
277eee0b836Sblueswir1     TCXState *ts = opaque;
278c78f7137SGerd Hoffmann     DisplaySurface *surface = qemu_console_surface(ts->con);
2792dd285b5SMark Cave-Ayland     ram_addr_t page;
2802dd285b5SMark Cave-Ayland     DirtyBitmapSnapshot *snap = NULL;
281eee0b836Sblueswir1     int y, y_start, dd, ds;
282eee0b836Sblueswir1     uint8_t *d, *s;
283eee0b836Sblueswir1     uint32_t *cptr, *s24;
284eee0b836Sblueswir1 
285c78f7137SGerd Hoffmann     if (surface_bits_per_pixel(surface) != 32) {
286eee0b836Sblueswir1             return;
287c78f7137SGerd Hoffmann     }
288c78f7137SGerd Hoffmann 
289d08151bfSAvi Kivity     page = 0;
290eee0b836Sblueswir1     y_start = -1;
291c78f7137SGerd Hoffmann     d = surface_data(surface);
292eee0b836Sblueswir1     s = ts->vram;
293eee0b836Sblueswir1     s24 = ts->vram24;
294eee0b836Sblueswir1     cptr = ts->cplane;
295c78f7137SGerd Hoffmann     dd = surface_stride(surface);
296eee0b836Sblueswir1     ds = 1024;
297eee0b836Sblueswir1 
2982dd285b5SMark Cave-Ayland     snap = memory_region_snapshot_and_clear_dirty(&ts->vram_mem, 0x0,
2992dd285b5SMark Cave-Ayland                                              memory_region_size(&ts->vram_mem),
3002dd285b5SMark Cave-Ayland                                              DIRTY_MEMORY_VGA);
3012dd285b5SMark Cave-Ayland 
302d18e1012SMark Cave-Ayland     for (y = 0; y < ts->height; y++, page += ds) {
3032dd285b5SMark Cave-Ayland         if (tcx_check_dirty(ts, snap, page, ds)) {
304eee0b836Sblueswir1             if (y_start < 0)
305eee0b836Sblueswir1                 y_start = y;
3062dd285b5SMark Cave-Ayland 
307eee0b836Sblueswir1             tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
30855d7bfe2SMark Cave-Ayland             if (y >= ts->cursy && y < ts->cursy+32 && ts->cursx < ts->width) {
30955d7bfe2SMark Cave-Ayland                 tcx_draw_cursor32(ts, d, y, ts->width);
31055d7bfe2SMark Cave-Ayland             }
311eee0b836Sblueswir1         } else {
312eee0b836Sblueswir1             if (y_start >= 0) {
313eee0b836Sblueswir1                 /* flush to display */
314c78f7137SGerd Hoffmann                 dpy_gfx_update(ts->con, 0, y_start,
315eee0b836Sblueswir1                                ts->width, y - y_start);
316eee0b836Sblueswir1                 y_start = -1;
317eee0b836Sblueswir1             }
318eee0b836Sblueswir1         }
319d18e1012SMark Cave-Ayland         d += dd;
320d18e1012SMark Cave-Ayland         s += ds;
321d18e1012SMark Cave-Ayland         cptr += ds;
322d18e1012SMark Cave-Ayland         s24 += ds;
323eee0b836Sblueswir1     }
324eee0b836Sblueswir1     if (y_start >= 0) {
325eee0b836Sblueswir1         /* flush to display */
326c78f7137SGerd Hoffmann         dpy_gfx_update(ts->con, 0, y_start,
327eee0b836Sblueswir1                        ts->width, y - y_start);
328eee0b836Sblueswir1     }
3292dd285b5SMark Cave-Ayland     g_free(snap);
330eee0b836Sblueswir1 }
331eee0b836Sblueswir1 
33295219897Spbrook static void tcx_invalidate_display(void *opaque)
333420557e8Sbellard {
334420557e8Sbellard     TCXState *s = opaque;
335420557e8Sbellard 
3369800b3c2SMark Cave-Ayland     tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem));
337c78f7137SGerd Hoffmann     qemu_console_resize(s->con, s->width, s->height);
338e80cfcfcSbellard }
339e80cfcfcSbellard 
340eee0b836Sblueswir1 static void tcx24_invalidate_display(void *opaque)
341eee0b836Sblueswir1 {
342eee0b836Sblueswir1     TCXState *s = opaque;
343eee0b836Sblueswir1 
3449800b3c2SMark Cave-Ayland     tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem));
345c78f7137SGerd Hoffmann     qemu_console_resize(s->con, s->width, s->height);
346eee0b836Sblueswir1 }
347eee0b836Sblueswir1 
348e59fb374SJuan Quintela static int vmstate_tcx_post_load(void *opaque, int version_id)
349e80cfcfcSbellard {
350e80cfcfcSbellard     TCXState *s = opaque;
351e80cfcfcSbellard 
35221206a10Sbellard     update_palette_entries(s, 0, 256);
3539800b3c2SMark Cave-Ayland     tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem));
354420557e8Sbellard     return 0;
355420557e8Sbellard }
356420557e8Sbellard 
357c0c41a4bSBlue Swirl static const VMStateDescription vmstate_tcx = {
358c0c41a4bSBlue Swirl     .name ="tcx",
359c0c41a4bSBlue Swirl     .version_id = 4,
360c0c41a4bSBlue Swirl     .minimum_version_id = 4,
361752ff2faSJuan Quintela     .post_load = vmstate_tcx_post_load,
362c0c41a4bSBlue Swirl     .fields = (VMStateField[]) {
363c0c41a4bSBlue Swirl         VMSTATE_UINT16(height, TCXState),
364c0c41a4bSBlue Swirl         VMSTATE_UINT16(width, TCXState),
365c0c41a4bSBlue Swirl         VMSTATE_UINT16(depth, TCXState),
366c0c41a4bSBlue Swirl         VMSTATE_BUFFER(r, TCXState),
367c0c41a4bSBlue Swirl         VMSTATE_BUFFER(g, TCXState),
368c0c41a4bSBlue Swirl         VMSTATE_BUFFER(b, TCXState),
369c0c41a4bSBlue Swirl         VMSTATE_UINT8(dac_index, TCXState),
370c0c41a4bSBlue Swirl         VMSTATE_UINT8(dac_state, TCXState),
371c0c41a4bSBlue Swirl         VMSTATE_END_OF_LIST()
372c0c41a4bSBlue Swirl     }
373c0c41a4bSBlue Swirl };
374c0c41a4bSBlue Swirl 
3757f23f812SMichael S. Tsirkin static void tcx_reset(DeviceState *d)
376420557e8Sbellard {
37701774ddbSAndreas Färber     TCXState *s = TCX(d);
378420557e8Sbellard 
379e80cfcfcSbellard     /* Initialize palette */
38055d7bfe2SMark Cave-Ayland     memset(s->r, 0, 260);
38155d7bfe2SMark Cave-Ayland     memset(s->g, 0, 260);
38255d7bfe2SMark Cave-Ayland     memset(s->b, 0, 260);
383e80cfcfcSbellard     s->r[255] = s->g[255] = s->b[255] = 255;
38455d7bfe2SMark Cave-Ayland     s->r[256] = s->g[256] = s->b[256] = 255;
38555d7bfe2SMark Cave-Ayland     s->r[258] = s->g[258] = s->b[258] = 255;
38655d7bfe2SMark Cave-Ayland     update_palette_entries(s, 0, 260);
387e80cfcfcSbellard     memset(s->vram, 0, MAXX*MAXY);
388d08151bfSAvi Kivity     memory_region_reset_dirty(&s->vram_mem, 0, MAXX * MAXY * (1 + 4 + 4),
389d08151bfSAvi Kivity                               DIRTY_MEMORY_VGA);
3906f7e9aecSbellard     s->dac_index = 0;
3916f7e9aecSbellard     s->dac_state = 0;
39255d7bfe2SMark Cave-Ayland     s->cursx = 0xf000; /* Put cursor off screen */
39355d7bfe2SMark Cave-Ayland     s->cursy = 0xf000;
394420557e8Sbellard }
395420557e8Sbellard 
396a8170e5eSAvi Kivity static uint64_t tcx_dac_readl(void *opaque, hwaddr addr,
397d08151bfSAvi Kivity                               unsigned size)
3986f7e9aecSbellard {
39955d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
40055d7bfe2SMark Cave-Ayland     uint32_t val = 0;
40155d7bfe2SMark Cave-Ayland 
40255d7bfe2SMark Cave-Ayland     switch (s->dac_state) {
40355d7bfe2SMark Cave-Ayland     case 0:
40455d7bfe2SMark Cave-Ayland         val = s->r[s->dac_index] << 24;
40555d7bfe2SMark Cave-Ayland         s->dac_state++;
40655d7bfe2SMark Cave-Ayland         break;
40755d7bfe2SMark Cave-Ayland     case 1:
40855d7bfe2SMark Cave-Ayland         val = s->g[s->dac_index] << 24;
40955d7bfe2SMark Cave-Ayland         s->dac_state++;
41055d7bfe2SMark Cave-Ayland         break;
41155d7bfe2SMark Cave-Ayland     case 2:
41255d7bfe2SMark Cave-Ayland         val = s->b[s->dac_index] << 24;
41355d7bfe2SMark Cave-Ayland         s->dac_index = (s->dac_index + 1) & 0xff; /* Index autoincrement */
414ada44065SPhilippe Mathieu-Daudé         /* fall through */
41555d7bfe2SMark Cave-Ayland     default:
41655d7bfe2SMark Cave-Ayland         s->dac_state = 0;
41755d7bfe2SMark Cave-Ayland         break;
41855d7bfe2SMark Cave-Ayland     }
41955d7bfe2SMark Cave-Ayland 
42055d7bfe2SMark Cave-Ayland     return val;
4216f7e9aecSbellard }
4226f7e9aecSbellard 
423a8170e5eSAvi Kivity static void tcx_dac_writel(void *opaque, hwaddr addr, uint64_t val,
424d08151bfSAvi Kivity                            unsigned size)
4256f7e9aecSbellard {
4266f7e9aecSbellard     TCXState *s = opaque;
42755d7bfe2SMark Cave-Ayland     unsigned index;
4286f7e9aecSbellard 
429e64d7d59Sblueswir1     switch (addr) {
43055d7bfe2SMark Cave-Ayland     case 0: /* Address */
4316f7e9aecSbellard         s->dac_index = val >> 24;
4326f7e9aecSbellard         s->dac_state = 0;
4336f7e9aecSbellard         break;
43455d7bfe2SMark Cave-Ayland     case 4:  /* Pixel colours */
43555d7bfe2SMark Cave-Ayland     case 12: /* Overlay (cursor) colours */
43655d7bfe2SMark Cave-Ayland         if (addr & 8) {
43755d7bfe2SMark Cave-Ayland             index = (s->dac_index & 3) + 256;
43855d7bfe2SMark Cave-Ayland         } else {
43955d7bfe2SMark Cave-Ayland             index = s->dac_index;
44055d7bfe2SMark Cave-Ayland         }
4416f7e9aecSbellard         switch (s->dac_state) {
4426f7e9aecSbellard         case 0:
44355d7bfe2SMark Cave-Ayland             s->r[index] = val >> 24;
44455d7bfe2SMark Cave-Ayland             update_palette_entries(s, index, index + 1);
4456f7e9aecSbellard             s->dac_state++;
4466f7e9aecSbellard             break;
4476f7e9aecSbellard         case 1:
44855d7bfe2SMark Cave-Ayland             s->g[index] = val >> 24;
44955d7bfe2SMark Cave-Ayland             update_palette_entries(s, index, index + 1);
4506f7e9aecSbellard             s->dac_state++;
4516f7e9aecSbellard             break;
4526f7e9aecSbellard         case 2:
45355d7bfe2SMark Cave-Ayland             s->b[index] = val >> 24;
45455d7bfe2SMark Cave-Ayland             update_palette_entries(s, index, index + 1);
45555d7bfe2SMark Cave-Ayland             s->dac_index = (s->dac_index + 1) & 0xff; /* Index autoincrement */
456ada44065SPhilippe Mathieu-Daudé             /* fall through */
4576f7e9aecSbellard         default:
4586f7e9aecSbellard             s->dac_state = 0;
4596f7e9aecSbellard             break;
4606f7e9aecSbellard         }
4616f7e9aecSbellard         break;
46255d7bfe2SMark Cave-Ayland     default: /* Control registers */
4636f7e9aecSbellard         break;
4646f7e9aecSbellard     }
4656f7e9aecSbellard }
4666f7e9aecSbellard 
467d08151bfSAvi Kivity static const MemoryRegionOps tcx_dac_ops = {
468d08151bfSAvi Kivity     .read = tcx_dac_readl,
469d08151bfSAvi Kivity     .write = tcx_dac_writel,
470d08151bfSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
471d08151bfSAvi Kivity     .valid = {
472d08151bfSAvi Kivity         .min_access_size = 4,
473d08151bfSAvi Kivity         .max_access_size = 4,
474d08151bfSAvi Kivity     },
4756f7e9aecSbellard };
4766f7e9aecSbellard 
47755d7bfe2SMark Cave-Ayland static uint64_t tcx_stip_readl(void *opaque, hwaddr addr,
478d08151bfSAvi Kivity                                unsigned size)
4798508b89eSblueswir1 {
4808508b89eSblueswir1     return 0;
4818508b89eSblueswir1 }
4828508b89eSblueswir1 
48355d7bfe2SMark Cave-Ayland static void tcx_stip_writel(void *opaque, hwaddr addr,
484d08151bfSAvi Kivity                             uint64_t val, unsigned size)
4858508b89eSblueswir1 {
48655d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
48755d7bfe2SMark Cave-Ayland     int i;
48855d7bfe2SMark Cave-Ayland     uint32_t col;
48955d7bfe2SMark Cave-Ayland 
49055d7bfe2SMark Cave-Ayland     if (!(addr & 4)) {
49155d7bfe2SMark Cave-Ayland         s->tmpblit = val;
49255d7bfe2SMark Cave-Ayland     } else {
49355d7bfe2SMark Cave-Ayland         addr = (addr >> 3) & 0xfffff;
49455d7bfe2SMark Cave-Ayland         col = cpu_to_be32(s->tmpblit);
49555d7bfe2SMark Cave-Ayland         if (s->depth == 24) {
49655d7bfe2SMark Cave-Ayland             for (i = 0; i < 32; i++)  {
49755d7bfe2SMark Cave-Ayland                 if (val & 0x80000000) {
49855d7bfe2SMark Cave-Ayland                     s->vram[addr + i] = s->tmpblit;
49955d7bfe2SMark Cave-Ayland                     s->vram24[addr + i] = col;
50055d7bfe2SMark Cave-Ayland                 }
50155d7bfe2SMark Cave-Ayland                 val <<= 1;
50255d7bfe2SMark Cave-Ayland             }
50355d7bfe2SMark Cave-Ayland         } else {
50455d7bfe2SMark Cave-Ayland             for (i = 0; i < 32; i++)  {
50555d7bfe2SMark Cave-Ayland                 if (val & 0x80000000) {
50655d7bfe2SMark Cave-Ayland                     s->vram[addr + i] = s->tmpblit;
50755d7bfe2SMark Cave-Ayland                 }
50855d7bfe2SMark Cave-Ayland                 val <<= 1;
50955d7bfe2SMark Cave-Ayland             }
51055d7bfe2SMark Cave-Ayland         }
51197394580SMark Cave-Ayland         tcx_set_dirty(s, addr, 32);
51255d7bfe2SMark Cave-Ayland     }
5138508b89eSblueswir1 }
5148508b89eSblueswir1 
51555d7bfe2SMark Cave-Ayland static void tcx_rstip_writel(void *opaque, hwaddr addr,
51655d7bfe2SMark Cave-Ayland                              uint64_t val, unsigned size)
51755d7bfe2SMark Cave-Ayland {
51855d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
51955d7bfe2SMark Cave-Ayland     int i;
52055d7bfe2SMark Cave-Ayland     uint32_t col;
52155d7bfe2SMark Cave-Ayland 
52255d7bfe2SMark Cave-Ayland     if (!(addr & 4)) {
52355d7bfe2SMark Cave-Ayland         s->tmpblit = val;
52455d7bfe2SMark Cave-Ayland     } else {
52555d7bfe2SMark Cave-Ayland         addr = (addr >> 3) & 0xfffff;
52655d7bfe2SMark Cave-Ayland         col = cpu_to_be32(s->tmpblit);
52755d7bfe2SMark Cave-Ayland         if (s->depth == 24) {
52855d7bfe2SMark Cave-Ayland             for (i = 0; i < 32; i++) {
52955d7bfe2SMark Cave-Ayland                 if (val & 0x80000000) {
53055d7bfe2SMark Cave-Ayland                     s->vram[addr + i] = s->tmpblit;
53155d7bfe2SMark Cave-Ayland                     s->vram24[addr + i] = col;
53255d7bfe2SMark Cave-Ayland                     s->cplane[addr + i] = col;
53355d7bfe2SMark Cave-Ayland                 }
53455d7bfe2SMark Cave-Ayland                 val <<= 1;
53555d7bfe2SMark Cave-Ayland             }
53655d7bfe2SMark Cave-Ayland         } else {
53755d7bfe2SMark Cave-Ayland             for (i = 0; i < 32; i++)  {
53855d7bfe2SMark Cave-Ayland                 if (val & 0x80000000) {
53955d7bfe2SMark Cave-Ayland                     s->vram[addr + i] = s->tmpblit;
54055d7bfe2SMark Cave-Ayland                 }
54155d7bfe2SMark Cave-Ayland                 val <<= 1;
54255d7bfe2SMark Cave-Ayland             }
54355d7bfe2SMark Cave-Ayland         }
54497394580SMark Cave-Ayland         tcx_set_dirty(s, addr, 32);
54555d7bfe2SMark Cave-Ayland     }
54655d7bfe2SMark Cave-Ayland }
54755d7bfe2SMark Cave-Ayland 
54855d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_stip_ops = {
54955d7bfe2SMark Cave-Ayland     .read = tcx_stip_readl,
55055d7bfe2SMark Cave-Ayland     .write = tcx_stip_writel,
55155d7bfe2SMark Cave-Ayland     .endianness = DEVICE_NATIVE_ENDIAN,
552*ae5643ecSPhilippe Mathieu-Daudé     .impl = {
55355d7bfe2SMark Cave-Ayland         .min_access_size = 4,
55455d7bfe2SMark Cave-Ayland         .max_access_size = 4,
55555d7bfe2SMark Cave-Ayland     },
556*ae5643ecSPhilippe Mathieu-Daudé     .valid = {
557*ae5643ecSPhilippe Mathieu-Daudé         .min_access_size = 4,
558*ae5643ecSPhilippe Mathieu-Daudé         .max_access_size = 8,
559*ae5643ecSPhilippe Mathieu-Daudé     },
56055d7bfe2SMark Cave-Ayland };
56155d7bfe2SMark Cave-Ayland 
56255d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_rstip_ops = {
56355d7bfe2SMark Cave-Ayland     .read = tcx_stip_readl,
56455d7bfe2SMark Cave-Ayland     .write = tcx_rstip_writel,
56555d7bfe2SMark Cave-Ayland     .endianness = DEVICE_NATIVE_ENDIAN,
566*ae5643ecSPhilippe Mathieu-Daudé     .impl = {
56755d7bfe2SMark Cave-Ayland         .min_access_size = 4,
56855d7bfe2SMark Cave-Ayland         .max_access_size = 4,
56955d7bfe2SMark Cave-Ayland     },
570*ae5643ecSPhilippe Mathieu-Daudé     .valid = {
571*ae5643ecSPhilippe Mathieu-Daudé         .min_access_size = 4,
572*ae5643ecSPhilippe Mathieu-Daudé         .max_access_size = 8,
573*ae5643ecSPhilippe Mathieu-Daudé     },
57455d7bfe2SMark Cave-Ayland };
57555d7bfe2SMark Cave-Ayland 
57655d7bfe2SMark Cave-Ayland static uint64_t tcx_blit_readl(void *opaque, hwaddr addr,
57755d7bfe2SMark Cave-Ayland                                unsigned size)
57855d7bfe2SMark Cave-Ayland {
57955d7bfe2SMark Cave-Ayland     return 0;
58055d7bfe2SMark Cave-Ayland }
58155d7bfe2SMark Cave-Ayland 
58255d7bfe2SMark Cave-Ayland static void tcx_blit_writel(void *opaque, hwaddr addr,
58355d7bfe2SMark Cave-Ayland                             uint64_t val, unsigned size)
58455d7bfe2SMark Cave-Ayland {
58555d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
58655d7bfe2SMark Cave-Ayland     uint32_t adsr, len;
58755d7bfe2SMark Cave-Ayland     int i;
58855d7bfe2SMark Cave-Ayland 
58955d7bfe2SMark Cave-Ayland     if (!(addr & 4)) {
59055d7bfe2SMark Cave-Ayland         s->tmpblit = val;
59155d7bfe2SMark Cave-Ayland     } else {
59255d7bfe2SMark Cave-Ayland         addr = (addr >> 3) & 0xfffff;
59355d7bfe2SMark Cave-Ayland         adsr = val & 0xffffff;
59455d7bfe2SMark Cave-Ayland         len = ((val >> 24) & 0x1f) + 1;
59555d7bfe2SMark Cave-Ayland         if (adsr == 0xffffff) {
59655d7bfe2SMark Cave-Ayland             memset(&s->vram[addr], s->tmpblit, len);
59755d7bfe2SMark Cave-Ayland             if (s->depth == 24) {
59855d7bfe2SMark Cave-Ayland                 val = s->tmpblit & 0xffffff;
59955d7bfe2SMark Cave-Ayland                 val = cpu_to_be32(val);
60055d7bfe2SMark Cave-Ayland                 for (i = 0; i < len; i++) {
60155d7bfe2SMark Cave-Ayland                     s->vram24[addr + i] = val;
60255d7bfe2SMark Cave-Ayland                 }
60355d7bfe2SMark Cave-Ayland             }
60455d7bfe2SMark Cave-Ayland         } else {
60555d7bfe2SMark Cave-Ayland             memcpy(&s->vram[addr], &s->vram[adsr], len);
60655d7bfe2SMark Cave-Ayland             if (s->depth == 24) {
60755d7bfe2SMark Cave-Ayland                 memcpy(&s->vram24[addr], &s->vram24[adsr], len * 4);
60855d7bfe2SMark Cave-Ayland             }
60955d7bfe2SMark Cave-Ayland         }
61097394580SMark Cave-Ayland         tcx_set_dirty(s, addr, len);
61155d7bfe2SMark Cave-Ayland     }
61255d7bfe2SMark Cave-Ayland }
61355d7bfe2SMark Cave-Ayland 
61455d7bfe2SMark Cave-Ayland static void tcx_rblit_writel(void *opaque, hwaddr addr,
61555d7bfe2SMark Cave-Ayland                          uint64_t val, unsigned size)
61655d7bfe2SMark Cave-Ayland {
61755d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
61855d7bfe2SMark Cave-Ayland     uint32_t adsr, len;
61955d7bfe2SMark Cave-Ayland     int i;
62055d7bfe2SMark Cave-Ayland 
62155d7bfe2SMark Cave-Ayland     if (!(addr & 4)) {
62255d7bfe2SMark Cave-Ayland         s->tmpblit = val;
62355d7bfe2SMark Cave-Ayland     } else {
62455d7bfe2SMark Cave-Ayland         addr = (addr >> 3) & 0xfffff;
62555d7bfe2SMark Cave-Ayland         adsr = val & 0xffffff;
62655d7bfe2SMark Cave-Ayland         len = ((val >> 24) & 0x1f) + 1;
62755d7bfe2SMark Cave-Ayland         if (adsr == 0xffffff) {
62855d7bfe2SMark Cave-Ayland             memset(&s->vram[addr], s->tmpblit, len);
62955d7bfe2SMark Cave-Ayland             if (s->depth == 24) {
63055d7bfe2SMark Cave-Ayland                 val = s->tmpblit & 0xffffff;
63155d7bfe2SMark Cave-Ayland                 val = cpu_to_be32(val);
63255d7bfe2SMark Cave-Ayland                 for (i = 0; i < len; i++) {
63355d7bfe2SMark Cave-Ayland                     s->vram24[addr + i] = val;
63455d7bfe2SMark Cave-Ayland                     s->cplane[addr + i] = val;
63555d7bfe2SMark Cave-Ayland                 }
63655d7bfe2SMark Cave-Ayland             }
63755d7bfe2SMark Cave-Ayland         } else {
63855d7bfe2SMark Cave-Ayland             memcpy(&s->vram[addr], &s->vram[adsr], len);
63955d7bfe2SMark Cave-Ayland             if (s->depth == 24) {
64055d7bfe2SMark Cave-Ayland                 memcpy(&s->vram24[addr], &s->vram24[adsr], len * 4);
64155d7bfe2SMark Cave-Ayland                 memcpy(&s->cplane[addr], &s->cplane[adsr], len * 4);
64255d7bfe2SMark Cave-Ayland             }
64355d7bfe2SMark Cave-Ayland         }
64497394580SMark Cave-Ayland         tcx_set_dirty(s, addr, len);
64555d7bfe2SMark Cave-Ayland     }
64655d7bfe2SMark Cave-Ayland }
64755d7bfe2SMark Cave-Ayland 
64855d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_blit_ops = {
64955d7bfe2SMark Cave-Ayland     .read = tcx_blit_readl,
65055d7bfe2SMark Cave-Ayland     .write = tcx_blit_writel,
65155d7bfe2SMark Cave-Ayland     .endianness = DEVICE_NATIVE_ENDIAN,
65255d7bfe2SMark Cave-Ayland     .valid = {
65355d7bfe2SMark Cave-Ayland         .min_access_size = 4,
65455d7bfe2SMark Cave-Ayland         .max_access_size = 4,
65555d7bfe2SMark Cave-Ayland     },
65655d7bfe2SMark Cave-Ayland };
65755d7bfe2SMark Cave-Ayland 
65855d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_rblit_ops = {
65955d7bfe2SMark Cave-Ayland     .read = tcx_blit_readl,
66055d7bfe2SMark Cave-Ayland     .write = tcx_rblit_writel,
66155d7bfe2SMark Cave-Ayland     .endianness = DEVICE_NATIVE_ENDIAN,
662*ae5643ecSPhilippe Mathieu-Daudé     .impl = {
66355d7bfe2SMark Cave-Ayland         .min_access_size = 4,
66455d7bfe2SMark Cave-Ayland         .max_access_size = 4,
66555d7bfe2SMark Cave-Ayland     },
666*ae5643ecSPhilippe Mathieu-Daudé     .valid = {
667*ae5643ecSPhilippe Mathieu-Daudé         .min_access_size = 4,
668*ae5643ecSPhilippe Mathieu-Daudé         .max_access_size = 8,
669*ae5643ecSPhilippe Mathieu-Daudé     },
67055d7bfe2SMark Cave-Ayland };
67155d7bfe2SMark Cave-Ayland 
67255d7bfe2SMark Cave-Ayland static void tcx_invalidate_cursor_position(TCXState *s)
67355d7bfe2SMark Cave-Ayland {
67455d7bfe2SMark Cave-Ayland     int ymin, ymax, start, end;
67555d7bfe2SMark Cave-Ayland 
67655d7bfe2SMark Cave-Ayland     /* invalidate only near the cursor */
67755d7bfe2SMark Cave-Ayland     ymin = s->cursy;
67855d7bfe2SMark Cave-Ayland     if (ymin >= s->height) {
67955d7bfe2SMark Cave-Ayland         return;
68055d7bfe2SMark Cave-Ayland     }
68155d7bfe2SMark Cave-Ayland     ymax = MIN(s->height, ymin + 32);
68255d7bfe2SMark Cave-Ayland     start = ymin * 1024;
68355d7bfe2SMark Cave-Ayland     end   = ymax * 1024;
68455d7bfe2SMark Cave-Ayland 
68597394580SMark Cave-Ayland     tcx_set_dirty(s, start, end - start);
68655d7bfe2SMark Cave-Ayland }
68755d7bfe2SMark Cave-Ayland 
68855d7bfe2SMark Cave-Ayland static uint64_t tcx_thc_readl(void *opaque, hwaddr addr,
68955d7bfe2SMark Cave-Ayland                             unsigned size)
69055d7bfe2SMark Cave-Ayland {
69155d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
69255d7bfe2SMark Cave-Ayland     uint64_t val;
69355d7bfe2SMark Cave-Ayland 
69455d7bfe2SMark Cave-Ayland     if (addr == TCX_THC_MISC) {
69555d7bfe2SMark Cave-Ayland         val = s->thcmisc | 0x02000000;
69655d7bfe2SMark Cave-Ayland     } else {
69755d7bfe2SMark Cave-Ayland         val = 0;
69855d7bfe2SMark Cave-Ayland     }
69955d7bfe2SMark Cave-Ayland     return val;
70055d7bfe2SMark Cave-Ayland }
70155d7bfe2SMark Cave-Ayland 
70255d7bfe2SMark Cave-Ayland static void tcx_thc_writel(void *opaque, hwaddr addr,
70355d7bfe2SMark Cave-Ayland                          uint64_t val, unsigned size)
70455d7bfe2SMark Cave-Ayland {
70555d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
70655d7bfe2SMark Cave-Ayland 
70755d7bfe2SMark Cave-Ayland     if (addr == TCX_THC_CURSXY) {
70855d7bfe2SMark Cave-Ayland         tcx_invalidate_cursor_position(s);
70955d7bfe2SMark Cave-Ayland         s->cursx = val >> 16;
71055d7bfe2SMark Cave-Ayland         s->cursy = val;
71155d7bfe2SMark Cave-Ayland         tcx_invalidate_cursor_position(s);
71255d7bfe2SMark Cave-Ayland     } else if (addr >= TCX_THC_CURSMASK && addr < TCX_THC_CURSMASK + 128) {
71355d7bfe2SMark Cave-Ayland         s->cursmask[(addr - TCX_THC_CURSMASK) >> 2] = val;
71455d7bfe2SMark Cave-Ayland         tcx_invalidate_cursor_position(s);
71555d7bfe2SMark Cave-Ayland     } else if (addr >= TCX_THC_CURSBITS && addr < TCX_THC_CURSBITS + 128) {
71655d7bfe2SMark Cave-Ayland         s->cursbits[(addr - TCX_THC_CURSBITS) >> 2] = val;
71755d7bfe2SMark Cave-Ayland         tcx_invalidate_cursor_position(s);
71855d7bfe2SMark Cave-Ayland     } else if (addr == TCX_THC_MISC) {
71955d7bfe2SMark Cave-Ayland         s->thcmisc = val;
72055d7bfe2SMark Cave-Ayland     }
72155d7bfe2SMark Cave-Ayland 
72255d7bfe2SMark Cave-Ayland }
72355d7bfe2SMark Cave-Ayland 
72455d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_thc_ops = {
72555d7bfe2SMark Cave-Ayland     .read = tcx_thc_readl,
72655d7bfe2SMark Cave-Ayland     .write = tcx_thc_writel,
72755d7bfe2SMark Cave-Ayland     .endianness = DEVICE_NATIVE_ENDIAN,
72855d7bfe2SMark Cave-Ayland     .valid = {
72955d7bfe2SMark Cave-Ayland         .min_access_size = 4,
73055d7bfe2SMark Cave-Ayland         .max_access_size = 4,
73155d7bfe2SMark Cave-Ayland     },
73255d7bfe2SMark Cave-Ayland };
73355d7bfe2SMark Cave-Ayland 
73455d7bfe2SMark Cave-Ayland static uint64_t tcx_dummy_readl(void *opaque, hwaddr addr,
73555d7bfe2SMark Cave-Ayland                             unsigned size)
73655d7bfe2SMark Cave-Ayland {
73755d7bfe2SMark Cave-Ayland     return 0;
73855d7bfe2SMark Cave-Ayland }
73955d7bfe2SMark Cave-Ayland 
74055d7bfe2SMark Cave-Ayland static void tcx_dummy_writel(void *opaque, hwaddr addr,
74155d7bfe2SMark Cave-Ayland                          uint64_t val, unsigned size)
74255d7bfe2SMark Cave-Ayland {
74355d7bfe2SMark Cave-Ayland     return;
74455d7bfe2SMark Cave-Ayland }
74555d7bfe2SMark Cave-Ayland 
74655d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_dummy_ops = {
74755d7bfe2SMark Cave-Ayland     .read = tcx_dummy_readl,
74855d7bfe2SMark Cave-Ayland     .write = tcx_dummy_writel,
749d08151bfSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
750d08151bfSAvi Kivity     .valid = {
751d08151bfSAvi Kivity         .min_access_size = 4,
752d08151bfSAvi Kivity         .max_access_size = 4,
753d08151bfSAvi Kivity     },
7548508b89eSblueswir1 };
7558508b89eSblueswir1 
756380cd056SGerd Hoffmann static const GraphicHwOps tcx_ops = {
757380cd056SGerd Hoffmann     .invalidate = tcx_invalidate_display,
758380cd056SGerd Hoffmann     .gfx_update = tcx_update_display,
759380cd056SGerd Hoffmann };
760380cd056SGerd Hoffmann 
761380cd056SGerd Hoffmann static const GraphicHwOps tcx24_ops = {
762380cd056SGerd Hoffmann     .invalidate = tcx24_invalidate_display,
763380cd056SGerd Hoffmann     .gfx_update = tcx24_update_display,
764380cd056SGerd Hoffmann };
765380cd056SGerd Hoffmann 
76601b91ac2SMark Cave-Ayland static void tcx_initfn(Object *obj)
76701b91ac2SMark Cave-Ayland {
76801b91ac2SMark Cave-Ayland     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
76901b91ac2SMark Cave-Ayland     TCXState *s = TCX(obj);
77001b91ac2SMark Cave-Ayland 
77152013bceSPhilippe Mathieu-Daudé     memory_region_init_rom_nomigrate(&s->rom, obj, "tcx.prom",
77252013bceSPhilippe Mathieu-Daudé                                      FCODE_MAX_ROM_SIZE, &error_fatal);
77301b91ac2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->rom);
77401b91ac2SMark Cave-Ayland 
77555d7bfe2SMark Cave-Ayland     /* 2/STIP : Stippler */
776b21de199SThomas Huth     memory_region_init_io(&s->stip, obj, &tcx_stip_ops, s, "tcx.stip",
77755d7bfe2SMark Cave-Ayland                           TCX_STIP_NREGS);
77855d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->stip);
77955d7bfe2SMark Cave-Ayland 
78055d7bfe2SMark Cave-Ayland     /* 3/BLIT : Blitter */
781b21de199SThomas Huth     memory_region_init_io(&s->blit, obj, &tcx_blit_ops, s, "tcx.blit",
78255d7bfe2SMark Cave-Ayland                           TCX_BLIT_NREGS);
78355d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->blit);
78455d7bfe2SMark Cave-Ayland 
78555d7bfe2SMark Cave-Ayland     /* 5/RSTIP : Raw Stippler */
786b21de199SThomas Huth     memory_region_init_io(&s->rstip, obj, &tcx_rstip_ops, s, "tcx.rstip",
78755d7bfe2SMark Cave-Ayland                           TCX_RSTIP_NREGS);
78855d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->rstip);
78955d7bfe2SMark Cave-Ayland 
79055d7bfe2SMark Cave-Ayland     /* 6/RBLIT : Raw Blitter */
791b21de199SThomas Huth     memory_region_init_io(&s->rblit, obj, &tcx_rblit_ops, s, "tcx.rblit",
79255d7bfe2SMark Cave-Ayland                           TCX_RBLIT_NREGS);
79355d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->rblit);
79455d7bfe2SMark Cave-Ayland 
79555d7bfe2SMark Cave-Ayland     /* 7/TEC : ??? */
796b21de199SThomas Huth     memory_region_init_io(&s->tec, obj, &tcx_dummy_ops, s, "tcx.tec",
797b21de199SThomas Huth                           TCX_TEC_NREGS);
79855d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->tec);
79955d7bfe2SMark Cave-Ayland 
80055d7bfe2SMark Cave-Ayland     /* 8/CMAP : DAC */
801b21de199SThomas Huth     memory_region_init_io(&s->dac, obj, &tcx_dac_ops, s, "tcx.dac",
802b21de199SThomas Huth                           TCX_DAC_NREGS);
80301b91ac2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->dac);
80401b91ac2SMark Cave-Ayland 
80555d7bfe2SMark Cave-Ayland     /* 9/THC : Cursor */
806b21de199SThomas Huth     memory_region_init_io(&s->thc, obj, &tcx_thc_ops, s, "tcx.thc",
80755d7bfe2SMark Cave-Ayland                           TCX_THC_NREGS);
80855d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->thc);
80901b91ac2SMark Cave-Ayland 
81055d7bfe2SMark Cave-Ayland     /* 11/DHC : ??? */
811b21de199SThomas Huth     memory_region_init_io(&s->dhc, obj, &tcx_dummy_ops, s, "tcx.dhc",
81255d7bfe2SMark Cave-Ayland                           TCX_DHC_NREGS);
81355d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->dhc);
81455d7bfe2SMark Cave-Ayland 
81555d7bfe2SMark Cave-Ayland     /* 12/ALT : ??? */
816b21de199SThomas Huth     memory_region_init_io(&s->alt, obj, &tcx_dummy_ops, s, "tcx.alt",
81755d7bfe2SMark Cave-Ayland                           TCX_ALT_NREGS);
81855d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->alt);
81901b91ac2SMark Cave-Ayland }
82001b91ac2SMark Cave-Ayland 
821d4ad9decSMark Cave-Ayland static void tcx_realizefn(DeviceState *dev, Error **errp)
822f40070c3SBlue Swirl {
823d4ad9decSMark Cave-Ayland     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
82401774ddbSAndreas Färber     TCXState *s = TCX(dev);
825d08151bfSAvi Kivity     ram_addr_t vram_offset = 0;
826da87dd7bSMark Cave-Ayland     int size, ret;
827dc828ca1Spbrook     uint8_t *vram_base;
828da87dd7bSMark Cave-Ayland     char *fcode_filename;
829dc828ca1Spbrook 
8301cfe48c1SPeter Maydell     memory_region_init_ram_nomigrate(&s->vram_mem, OBJECT(s), "tcx.vram",
831f8ed85acSMarkus Armbruster                            s->vram_size * (1 + 4 + 4), &error_fatal);
832c5705a77SAvi Kivity     vmstate_register_ram_global(&s->vram_mem);
83374259ae5SPaolo Bonzini     memory_region_set_log(&s->vram_mem, true, DIRTY_MEMORY_VGA);
834d08151bfSAvi Kivity     vram_base = memory_region_get_ram_ptr(&s->vram_mem);
835e80cfcfcSbellard 
83655d7bfe2SMark Cave-Ayland     /* 10/ROM : FCode ROM */
837da87dd7bSMark Cave-Ayland     vmstate_register_ram_global(&s->rom);
838da87dd7bSMark Cave-Ayland     fcode_filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, TCX_ROM_FILE);
839da87dd7bSMark Cave-Ayland     if (fcode_filename) {
84074976386SMark Cave-Ayland         ret = load_image_mr(fcode_filename, &s->rom);
8418684e85cSShannon Zhao         g_free(fcode_filename);
842da87dd7bSMark Cave-Ayland         if (ret < 0 || ret > FCODE_MAX_ROM_SIZE) {
8430765691eSMarkus Armbruster             warn_report("tcx: could not load prom '%s'", TCX_ROM_FILE);
844da87dd7bSMark Cave-Ayland         }
845da87dd7bSMark Cave-Ayland     }
846da87dd7bSMark Cave-Ayland 
84755d7bfe2SMark Cave-Ayland     /* 0/DFB8 : 8-bit plane */
848eee0b836Sblueswir1     s->vram = vram_base;
849ee6847d1SGerd Hoffmann     size = s->vram_size;
8503eadad55SPaolo Bonzini     memory_region_init_alias(&s->vram_8bit, OBJECT(s), "tcx.vram.8bit",
851d08151bfSAvi Kivity                              &s->vram_mem, vram_offset, size);
852d4ad9decSMark Cave-Ayland     sysbus_init_mmio(sbd, &s->vram_8bit);
853eee0b836Sblueswir1     vram_offset += size;
854eee0b836Sblueswir1     vram_base += size;
855eee0b836Sblueswir1 
85655d7bfe2SMark Cave-Ayland     /* 1/DFB24 : 24bit plane */
857ee6847d1SGerd Hoffmann     size = s->vram_size * 4;
858eee0b836Sblueswir1     s->vram24 = (uint32_t *)vram_base;
859eee0b836Sblueswir1     s->vram24_offset = vram_offset;
8603eadad55SPaolo Bonzini     memory_region_init_alias(&s->vram_24bit, OBJECT(s), "tcx.vram.24bit",
861d08151bfSAvi Kivity                              &s->vram_mem, vram_offset, size);
862d4ad9decSMark Cave-Ayland     sysbus_init_mmio(sbd, &s->vram_24bit);
863eee0b836Sblueswir1     vram_offset += size;
864eee0b836Sblueswir1     vram_base += size;
865eee0b836Sblueswir1 
86655d7bfe2SMark Cave-Ayland     /* 4/RDFB32 : Raw Framebuffer */
867ee6847d1SGerd Hoffmann     size = s->vram_size * 4;
868eee0b836Sblueswir1     s->cplane = (uint32_t *)vram_base;
869eee0b836Sblueswir1     s->cplane_offset = vram_offset;
8703eadad55SPaolo Bonzini     memory_region_init_alias(&s->vram_cplane, OBJECT(s), "tcx.vram.cplane",
871d08151bfSAvi Kivity                              &s->vram_mem, vram_offset, size);
872d4ad9decSMark Cave-Ayland     sysbus_init_mmio(sbd, &s->vram_cplane);
873f40070c3SBlue Swirl 
87455d7bfe2SMark Cave-Ayland     /* 9/THC24bits : NetBSD writes here even with 8-bit display: dummy */
87555d7bfe2SMark Cave-Ayland     if (s->depth == 8) {
87655d7bfe2SMark Cave-Ayland         memory_region_init_io(&s->thc24, OBJECT(s), &tcx_dummy_ops, s,
87755d7bfe2SMark Cave-Ayland                               "tcx.thc24", TCX_THC_NREGS);
87855d7bfe2SMark Cave-Ayland         sysbus_init_mmio(sbd, &s->thc24);
879eee0b836Sblueswir1     }
880eee0b836Sblueswir1 
88155d7bfe2SMark Cave-Ayland     sysbus_init_irq(sbd, &s->irq);
88255d7bfe2SMark Cave-Ayland 
88355d7bfe2SMark Cave-Ayland     if (s->depth == 8) {
8848e5c952bSPhilippe Mathieu-Daudé         s->con = graphic_console_init(dev, 0, &tcx_ops, s);
88555d7bfe2SMark Cave-Ayland     } else {
8868e5c952bSPhilippe Mathieu-Daudé         s->con = graphic_console_init(dev, 0, &tcx24_ops, s);
88755d7bfe2SMark Cave-Ayland     }
88855d7bfe2SMark Cave-Ayland     s->thcmisc = 0;
88955d7bfe2SMark Cave-Ayland 
890c78f7137SGerd Hoffmann     qemu_console_resize(s->con, s->width, s->height);
891420557e8Sbellard }
892420557e8Sbellard 
893999e12bbSAnthony Liguori static Property tcx_properties[] = {
894c7bcc85dSPaolo Bonzini     DEFINE_PROP_UINT32("vram_size", TCXState, vram_size, -1),
89553dad499SGerd Hoffmann     DEFINE_PROP_UINT16("width",    TCXState, width,     -1),
89653dad499SGerd Hoffmann     DEFINE_PROP_UINT16("height",   TCXState, height,    -1),
89753dad499SGerd Hoffmann     DEFINE_PROP_UINT16("depth",    TCXState, depth,     -1),
89853dad499SGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
899999e12bbSAnthony Liguori };
900999e12bbSAnthony Liguori 
901999e12bbSAnthony Liguori static void tcx_class_init(ObjectClass *klass, void *data)
902999e12bbSAnthony Liguori {
90339bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
904999e12bbSAnthony Liguori 
905d4ad9decSMark Cave-Ayland     dc->realize = tcx_realizefn;
90639bffca2SAnthony Liguori     dc->reset = tcx_reset;
90739bffca2SAnthony Liguori     dc->vmsd = &vmstate_tcx;
9084f67d30bSMarc-André Lureau     device_class_set_props(dc, tcx_properties);
909ee6847d1SGerd Hoffmann }
910999e12bbSAnthony Liguori 
9118c43a6f0SAndreas Färber static const TypeInfo tcx_info = {
91201774ddbSAndreas Färber     .name          = TYPE_TCX,
91339bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
91439bffca2SAnthony Liguori     .instance_size = sizeof(TCXState),
91501b91ac2SMark Cave-Ayland     .instance_init = tcx_initfn,
916999e12bbSAnthony Liguori     .class_init    = tcx_class_init,
917ee6847d1SGerd Hoffmann };
918ee6847d1SGerd Hoffmann 
91983f7d43aSAndreas Färber static void tcx_register_types(void)
920f40070c3SBlue Swirl {
92139bffca2SAnthony Liguori     type_register_static(&tcx_info);
922f40070c3SBlue Swirl }
923f40070c3SBlue Swirl 
92483f7d43aSAndreas Färber type_init(tcx_register_types)
925