1420557e8Sbellard /* 26f7e9aecSbellard * QEMU TCX Frame buffer 3420557e8Sbellard * 46f7e9aecSbellard * Copyright (c) 2003-2005 Fabrice Bellard 5420557e8Sbellard * 6420557e8Sbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 7420557e8Sbellard * of this software and associated documentation files (the "Software"), to deal 8420557e8Sbellard * in the Software without restriction, including without limitation the rights 9420557e8Sbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10420557e8Sbellard * copies of the Software, and to permit persons to whom the Software is 11420557e8Sbellard * furnished to do so, subject to the following conditions: 12420557e8Sbellard * 13420557e8Sbellard * The above copyright notice and this permission notice shall be included in 14420557e8Sbellard * all copies or substantial portions of the Software. 15420557e8Sbellard * 16420557e8Sbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17420557e8Sbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18420557e8Sbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19420557e8Sbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20420557e8Sbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21420557e8Sbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22420557e8Sbellard * THE SOFTWARE. 23420557e8Sbellard */ 24f40070c3SBlue Swirl 25077805faSPaolo Bonzini #include "qemu-common.h" 2628ecbaeeSPaolo Bonzini #include "ui/console.h" 2728ecbaeeSPaolo Bonzini #include "ui/pixel_ops.h" 2883c9f4caSPaolo Bonzini #include "hw/sysbus.h" 29420557e8Sbellard 30420557e8Sbellard #define MAXX 1024 31420557e8Sbellard #define MAXY 768 326f7e9aecSbellard #define TCX_DAC_NREGS 16 338508b89eSblueswir1 #define TCX_THC_NREGS_8 0x081c 348508b89eSblueswir1 #define TCX_THC_NREGS_24 0x1000 358508b89eSblueswir1 #define TCX_TEC_NREGS 0x1000 36420557e8Sbellard 37420557e8Sbellard typedef struct TCXState { 38f40070c3SBlue Swirl SysBusDevice busdev; 39c78f7137SGerd Hoffmann QemuConsole *con; 408d5f07faSbellard uint8_t *vram; 41eee0b836Sblueswir1 uint32_t *vram24, *cplane; 42d08151bfSAvi Kivity MemoryRegion vram_mem; 43d08151bfSAvi Kivity MemoryRegion vram_8bit; 44d08151bfSAvi Kivity MemoryRegion vram_24bit; 45d08151bfSAvi Kivity MemoryRegion vram_cplane; 46d08151bfSAvi Kivity MemoryRegion dac; 47d08151bfSAvi Kivity MemoryRegion tec; 48d08151bfSAvi Kivity MemoryRegion thc24; 49d08151bfSAvi Kivity MemoryRegion thc8; 50d08151bfSAvi Kivity ram_addr_t vram24_offset, cplane_offset; 51ee6847d1SGerd Hoffmann uint32_t vram_size; 5221206a10Sbellard uint32_t palette[256]; 53427a66c3SBlue Swirl uint8_t r[256], g[256], b[256]; 54427a66c3SBlue Swirl uint16_t width, height, depth; 556f7e9aecSbellard uint8_t dac_index, dac_state; 56420557e8Sbellard } TCXState; 57420557e8Sbellard 58d3ffcafeSBlue Swirl static void tcx_set_dirty(TCXState *s) 59d3ffcafeSBlue Swirl { 60fd4aa979SBlue Swirl memory_region_set_dirty(&s->vram_mem, 0, MAXX * MAXY); 61d3ffcafeSBlue Swirl } 62d3ffcafeSBlue Swirl 63d3ffcafeSBlue Swirl static void tcx24_set_dirty(TCXState *s) 64d3ffcafeSBlue Swirl { 65fd4aa979SBlue Swirl memory_region_set_dirty(&s->vram_mem, s->vram24_offset, MAXX * MAXY * 4); 66fd4aa979SBlue Swirl memory_region_set_dirty(&s->vram_mem, s->cplane_offset, MAXX * MAXY * 4); 67d3ffcafeSBlue Swirl } 6895219897Spbrook 6921206a10Sbellard static void update_palette_entries(TCXState *s, int start, int end) 7021206a10Sbellard { 71c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(s->con); 7221206a10Sbellard int i; 73c78f7137SGerd Hoffmann 7421206a10Sbellard for (i = start; i < end; i++) { 75c78f7137SGerd Hoffmann switch (surface_bits_per_pixel(surface)) { 7621206a10Sbellard default: 7721206a10Sbellard case 8: 7821206a10Sbellard s->palette[i] = rgb_to_pixel8(s->r[i], s->g[i], s->b[i]); 7921206a10Sbellard break; 8021206a10Sbellard case 15: 8121206a10Sbellard s->palette[i] = rgb_to_pixel15(s->r[i], s->g[i], s->b[i]); 8221206a10Sbellard break; 8321206a10Sbellard case 16: 8421206a10Sbellard s->palette[i] = rgb_to_pixel16(s->r[i], s->g[i], s->b[i]); 8521206a10Sbellard break; 8621206a10Sbellard case 32: 87c78f7137SGerd Hoffmann if (is_surface_bgr(surface)) { 887b5d76daSaliguori s->palette[i] = rgb_to_pixel32bgr(s->r[i], s->g[i], s->b[i]); 89c78f7137SGerd Hoffmann } else { 9021206a10Sbellard s->palette[i] = rgb_to_pixel32(s->r[i], s->g[i], s->b[i]); 91c78f7137SGerd Hoffmann } 9221206a10Sbellard break; 9321206a10Sbellard } 9421206a10Sbellard } 95d3ffcafeSBlue Swirl if (s->depth == 24) { 96d3ffcafeSBlue Swirl tcx24_set_dirty(s); 97d3ffcafeSBlue Swirl } else { 98d3ffcafeSBlue Swirl tcx_set_dirty(s); 99d3ffcafeSBlue Swirl } 10021206a10Sbellard } 10121206a10Sbellard 102e80cfcfcSbellard static void tcx_draw_line32(TCXState *s1, uint8_t *d, 103e80cfcfcSbellard const uint8_t *s, int width) 104420557e8Sbellard { 105e80cfcfcSbellard int x; 106e80cfcfcSbellard uint8_t val; 1078bdc2159Sths uint32_t *p = (uint32_t *)d; 108e80cfcfcSbellard 109e80cfcfcSbellard for(x = 0; x < width; x++) { 110e80cfcfcSbellard val = *s++; 1118bdc2159Sths *p++ = s1->palette[val]; 112e80cfcfcSbellard } 113420557e8Sbellard } 114420557e8Sbellard 11521206a10Sbellard static void tcx_draw_line16(TCXState *s1, uint8_t *d, 116e80cfcfcSbellard const uint8_t *s, int width) 117e80cfcfcSbellard { 118e80cfcfcSbellard int x; 119e80cfcfcSbellard uint8_t val; 1208bdc2159Sths uint16_t *p = (uint16_t *)d; 1218d5f07faSbellard 122e80cfcfcSbellard for(x = 0; x < width; x++) { 123e80cfcfcSbellard val = *s++; 1248bdc2159Sths *p++ = s1->palette[val]; 125e80cfcfcSbellard } 126e80cfcfcSbellard } 127e80cfcfcSbellard 128e80cfcfcSbellard static void tcx_draw_line8(TCXState *s1, uint8_t *d, 129e80cfcfcSbellard const uint8_t *s, int width) 130e80cfcfcSbellard { 131e80cfcfcSbellard int x; 132e80cfcfcSbellard uint8_t val; 133e80cfcfcSbellard 134e80cfcfcSbellard for(x = 0; x < width; x++) { 135e80cfcfcSbellard val = *s++; 13621206a10Sbellard *d++ = s1->palette[val]; 137e80cfcfcSbellard } 138e80cfcfcSbellard } 139e80cfcfcSbellard 140688ea2ebSblueswir1 /* 141688ea2ebSblueswir1 XXX Could be much more optimal: 142688ea2ebSblueswir1 * detect if line/page/whole screen is in 24 bit mode 143688ea2ebSblueswir1 * if destination is also BGR, use memcpy 144688ea2ebSblueswir1 */ 145eee0b836Sblueswir1 static inline void tcx24_draw_line32(TCXState *s1, uint8_t *d, 146eee0b836Sblueswir1 const uint8_t *s, int width, 147eee0b836Sblueswir1 const uint32_t *cplane, 148eee0b836Sblueswir1 const uint32_t *s24) 149eee0b836Sblueswir1 { 150c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(s1->con); 1517b5d76daSaliguori int x, bgr, r, g, b; 152688ea2ebSblueswir1 uint8_t val, *p8; 153eee0b836Sblueswir1 uint32_t *p = (uint32_t *)d; 154eee0b836Sblueswir1 uint32_t dval; 155eee0b836Sblueswir1 156c78f7137SGerd Hoffmann bgr = is_surface_bgr(surface); 157eee0b836Sblueswir1 for(x = 0; x < width; x++, s++, s24++) { 158688ea2ebSblueswir1 if ((be32_to_cpu(*cplane++) & 0xff000000) == 0x03000000) { 159688ea2ebSblueswir1 // 24-bit direct, BGR order 160688ea2ebSblueswir1 p8 = (uint8_t *)s24; 161688ea2ebSblueswir1 p8++; 162688ea2ebSblueswir1 b = *p8++; 163688ea2ebSblueswir1 g = *p8++; 164f7e683b8SBlue Swirl r = *p8; 1657b5d76daSaliguori if (bgr) 1667b5d76daSaliguori dval = rgb_to_pixel32bgr(r, g, b); 1677b5d76daSaliguori else 168688ea2ebSblueswir1 dval = rgb_to_pixel32(r, g, b); 169eee0b836Sblueswir1 } else { 170eee0b836Sblueswir1 val = *s; 171eee0b836Sblueswir1 dval = s1->palette[val]; 172eee0b836Sblueswir1 } 173eee0b836Sblueswir1 *p++ = dval; 174eee0b836Sblueswir1 } 175eee0b836Sblueswir1 } 176eee0b836Sblueswir1 177d08151bfSAvi Kivity static inline int check_dirty(TCXState *s, ram_addr_t page, ram_addr_t page24, 178c227f099SAnthony Liguori ram_addr_t cpage) 179eee0b836Sblueswir1 { 180eee0b836Sblueswir1 int ret; 181eee0b836Sblueswir1 182cd7a45c9SBlue Swirl ret = memory_region_get_dirty(&s->vram_mem, page, TARGET_PAGE_SIZE, 183d08151bfSAvi Kivity DIRTY_MEMORY_VGA); 184cd7a45c9SBlue Swirl ret |= memory_region_get_dirty(&s->vram_mem, page24, TARGET_PAGE_SIZE * 4, 185d08151bfSAvi Kivity DIRTY_MEMORY_VGA); 186cd7a45c9SBlue Swirl ret |= memory_region_get_dirty(&s->vram_mem, cpage, TARGET_PAGE_SIZE * 4, 187cd7a45c9SBlue Swirl DIRTY_MEMORY_VGA); 188eee0b836Sblueswir1 return ret; 189eee0b836Sblueswir1 } 190eee0b836Sblueswir1 191c227f099SAnthony Liguori static inline void reset_dirty(TCXState *ts, ram_addr_t page_min, 192c227f099SAnthony Liguori ram_addr_t page_max, ram_addr_t page24, 193c227f099SAnthony Liguori ram_addr_t cpage) 194eee0b836Sblueswir1 { 195d08151bfSAvi Kivity memory_region_reset_dirty(&ts->vram_mem, 196d08151bfSAvi Kivity page_min, page_max + TARGET_PAGE_SIZE, 197d08151bfSAvi Kivity DIRTY_MEMORY_VGA); 198d08151bfSAvi Kivity memory_region_reset_dirty(&ts->vram_mem, 199d08151bfSAvi Kivity page24 + page_min * 4, 200eee0b836Sblueswir1 page24 + page_max * 4 + TARGET_PAGE_SIZE, 201d08151bfSAvi Kivity DIRTY_MEMORY_VGA); 202d08151bfSAvi Kivity memory_region_reset_dirty(&ts->vram_mem, 203d08151bfSAvi Kivity cpage + page_min * 4, 204eee0b836Sblueswir1 cpage + page_max * 4 + TARGET_PAGE_SIZE, 205d08151bfSAvi Kivity DIRTY_MEMORY_VGA); 206eee0b836Sblueswir1 } 207eee0b836Sblueswir1 208e80cfcfcSbellard /* Fixed line length 1024 allows us to do nice tricks not possible on 209e80cfcfcSbellard VGA... */ 21095219897Spbrook static void tcx_update_display(void *opaque) 211e80cfcfcSbellard { 212e80cfcfcSbellard TCXState *ts = opaque; 213c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(ts->con); 214c227f099SAnthony Liguori ram_addr_t page, page_min, page_max; 215550be127Sbellard int y, y_start, dd, ds; 216e80cfcfcSbellard uint8_t *d, *s; 217b3ceef24Sblueswir1 void (*f)(TCXState *s1, uint8_t *dst, const uint8_t *src, int width); 218e80cfcfcSbellard 219c78f7137SGerd Hoffmann if (surface_bits_per_pixel(surface) == 0) { 220e80cfcfcSbellard return; 221c78f7137SGerd Hoffmann } 222c78f7137SGerd Hoffmann 223d08151bfSAvi Kivity page = 0; 224e80cfcfcSbellard y_start = -1; 225c0c440f3SBlue Swirl page_min = -1; 226550be127Sbellard page_max = 0; 227c78f7137SGerd Hoffmann d = surface_data(surface); 2286f7e9aecSbellard s = ts->vram; 229c78f7137SGerd Hoffmann dd = surface_stride(surface); 230e80cfcfcSbellard ds = 1024; 231e80cfcfcSbellard 232c78f7137SGerd Hoffmann switch (surface_bits_per_pixel(surface)) { 233e80cfcfcSbellard case 32: 234e80cfcfcSbellard f = tcx_draw_line32; 235e80cfcfcSbellard break; 23621206a10Sbellard case 15: 23721206a10Sbellard case 16: 23821206a10Sbellard f = tcx_draw_line16; 239e80cfcfcSbellard break; 240e80cfcfcSbellard default: 241e80cfcfcSbellard case 8: 242e80cfcfcSbellard f = tcx_draw_line8; 243e80cfcfcSbellard break; 244e80cfcfcSbellard case 0: 245e80cfcfcSbellard return; 246e80cfcfcSbellard } 247e80cfcfcSbellard 2486f7e9aecSbellard for(y = 0; y < ts->height; y += 4, page += TARGET_PAGE_SIZE) { 249cd7a45c9SBlue Swirl if (memory_region_get_dirty(&ts->vram_mem, page, TARGET_PAGE_SIZE, 250cd7a45c9SBlue Swirl DIRTY_MEMORY_VGA)) { 251e80cfcfcSbellard if (y_start < 0) 252e80cfcfcSbellard y_start = y; 253e80cfcfcSbellard if (page < page_min) 254e80cfcfcSbellard page_min = page; 255e80cfcfcSbellard if (page > page_max) 256e80cfcfcSbellard page_max = page; 2576f7e9aecSbellard f(ts, d, s, ts->width); 258e80cfcfcSbellard d += dd; 259e80cfcfcSbellard s += ds; 2606f7e9aecSbellard f(ts, d, s, ts->width); 261e80cfcfcSbellard d += dd; 262e80cfcfcSbellard s += ds; 2636f7e9aecSbellard f(ts, d, s, ts->width); 264e80cfcfcSbellard d += dd; 265e80cfcfcSbellard s += ds; 2666f7e9aecSbellard f(ts, d, s, ts->width); 267e80cfcfcSbellard d += dd; 268e80cfcfcSbellard s += ds; 269e80cfcfcSbellard } else { 270e80cfcfcSbellard if (y_start >= 0) { 271e80cfcfcSbellard /* flush to display */ 272c78f7137SGerd Hoffmann dpy_gfx_update(ts->con, 0, y_start, 2736f7e9aecSbellard ts->width, y - y_start); 274e80cfcfcSbellard y_start = -1; 275e80cfcfcSbellard } 276e80cfcfcSbellard d += dd * 4; 277e80cfcfcSbellard s += ds * 4; 278e80cfcfcSbellard } 279e80cfcfcSbellard } 280e80cfcfcSbellard if (y_start >= 0) { 281e80cfcfcSbellard /* flush to display */ 282c78f7137SGerd Hoffmann dpy_gfx_update(ts->con, 0, y_start, 2836f7e9aecSbellard ts->width, y - y_start); 284e80cfcfcSbellard } 285e80cfcfcSbellard /* reset modified pages */ 286c0c440f3SBlue Swirl if (page_max >= page_min) { 287d08151bfSAvi Kivity memory_region_reset_dirty(&ts->vram_mem, 288d08151bfSAvi Kivity page_min, page_max + TARGET_PAGE_SIZE, 289d08151bfSAvi Kivity DIRTY_MEMORY_VGA); 290e80cfcfcSbellard } 291e80cfcfcSbellard } 292e80cfcfcSbellard 293eee0b836Sblueswir1 static void tcx24_update_display(void *opaque) 294eee0b836Sblueswir1 { 295eee0b836Sblueswir1 TCXState *ts = opaque; 296c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(ts->con); 297c227f099SAnthony Liguori ram_addr_t page, page_min, page_max, cpage, page24; 298eee0b836Sblueswir1 int y, y_start, dd, ds; 299eee0b836Sblueswir1 uint8_t *d, *s; 300eee0b836Sblueswir1 uint32_t *cptr, *s24; 301eee0b836Sblueswir1 302c78f7137SGerd Hoffmann if (surface_bits_per_pixel(surface) != 32) { 303eee0b836Sblueswir1 return; 304c78f7137SGerd Hoffmann } 305c78f7137SGerd Hoffmann 306d08151bfSAvi Kivity page = 0; 307eee0b836Sblueswir1 page24 = ts->vram24_offset; 308eee0b836Sblueswir1 cpage = ts->cplane_offset; 309eee0b836Sblueswir1 y_start = -1; 310c0c440f3SBlue Swirl page_min = -1; 311eee0b836Sblueswir1 page_max = 0; 312c78f7137SGerd Hoffmann d = surface_data(surface); 313eee0b836Sblueswir1 s = ts->vram; 314eee0b836Sblueswir1 s24 = ts->vram24; 315eee0b836Sblueswir1 cptr = ts->cplane; 316c78f7137SGerd Hoffmann dd = surface_stride(surface); 317eee0b836Sblueswir1 ds = 1024; 318eee0b836Sblueswir1 319eee0b836Sblueswir1 for(y = 0; y < ts->height; y += 4, page += TARGET_PAGE_SIZE, 320eee0b836Sblueswir1 page24 += TARGET_PAGE_SIZE, cpage += TARGET_PAGE_SIZE) { 321d08151bfSAvi Kivity if (check_dirty(ts, page, page24, cpage)) { 322eee0b836Sblueswir1 if (y_start < 0) 323eee0b836Sblueswir1 y_start = y; 324eee0b836Sblueswir1 if (page < page_min) 325eee0b836Sblueswir1 page_min = page; 326eee0b836Sblueswir1 if (page > page_max) 327eee0b836Sblueswir1 page_max = page; 328eee0b836Sblueswir1 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24); 329eee0b836Sblueswir1 d += dd; 330eee0b836Sblueswir1 s += ds; 331eee0b836Sblueswir1 cptr += ds; 332eee0b836Sblueswir1 s24 += ds; 333eee0b836Sblueswir1 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24); 334eee0b836Sblueswir1 d += dd; 335eee0b836Sblueswir1 s += ds; 336eee0b836Sblueswir1 cptr += ds; 337eee0b836Sblueswir1 s24 += ds; 338eee0b836Sblueswir1 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24); 339eee0b836Sblueswir1 d += dd; 340eee0b836Sblueswir1 s += ds; 341eee0b836Sblueswir1 cptr += ds; 342eee0b836Sblueswir1 s24 += ds; 343eee0b836Sblueswir1 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24); 344eee0b836Sblueswir1 d += dd; 345eee0b836Sblueswir1 s += ds; 346eee0b836Sblueswir1 cptr += ds; 347eee0b836Sblueswir1 s24 += ds; 348eee0b836Sblueswir1 } else { 349eee0b836Sblueswir1 if (y_start >= 0) { 350eee0b836Sblueswir1 /* flush to display */ 351c78f7137SGerd Hoffmann dpy_gfx_update(ts->con, 0, y_start, 352eee0b836Sblueswir1 ts->width, y - y_start); 353eee0b836Sblueswir1 y_start = -1; 354eee0b836Sblueswir1 } 355eee0b836Sblueswir1 d += dd * 4; 356eee0b836Sblueswir1 s += ds * 4; 357eee0b836Sblueswir1 cptr += ds * 4; 358eee0b836Sblueswir1 s24 += ds * 4; 359eee0b836Sblueswir1 } 360eee0b836Sblueswir1 } 361eee0b836Sblueswir1 if (y_start >= 0) { 362eee0b836Sblueswir1 /* flush to display */ 363c78f7137SGerd Hoffmann dpy_gfx_update(ts->con, 0, y_start, 364eee0b836Sblueswir1 ts->width, y - y_start); 365eee0b836Sblueswir1 } 366eee0b836Sblueswir1 /* reset modified pages */ 367c0c440f3SBlue Swirl if (page_max >= page_min) { 368eee0b836Sblueswir1 reset_dirty(ts, page_min, page_max, page24, cpage); 369eee0b836Sblueswir1 } 370eee0b836Sblueswir1 } 371eee0b836Sblueswir1 37295219897Spbrook static void tcx_invalidate_display(void *opaque) 373420557e8Sbellard { 374420557e8Sbellard TCXState *s = opaque; 375420557e8Sbellard 376d3ffcafeSBlue Swirl tcx_set_dirty(s); 377c78f7137SGerd Hoffmann qemu_console_resize(s->con, s->width, s->height); 378e80cfcfcSbellard } 379e80cfcfcSbellard 380eee0b836Sblueswir1 static void tcx24_invalidate_display(void *opaque) 381eee0b836Sblueswir1 { 382eee0b836Sblueswir1 TCXState *s = opaque; 383eee0b836Sblueswir1 384d3ffcafeSBlue Swirl tcx_set_dirty(s); 385d3ffcafeSBlue Swirl tcx24_set_dirty(s); 386c78f7137SGerd Hoffmann qemu_console_resize(s->con, s->width, s->height); 387eee0b836Sblueswir1 } 388eee0b836Sblueswir1 389e59fb374SJuan Quintela static int vmstate_tcx_post_load(void *opaque, int version_id) 390e80cfcfcSbellard { 391e80cfcfcSbellard TCXState *s = opaque; 392e80cfcfcSbellard 39321206a10Sbellard update_palette_entries(s, 0, 256); 394d3ffcafeSBlue Swirl if (s->depth == 24) { 395d3ffcafeSBlue Swirl tcx24_set_dirty(s); 396d3ffcafeSBlue Swirl } else { 397d3ffcafeSBlue Swirl tcx_set_dirty(s); 398d3ffcafeSBlue Swirl } 3995425a216Sblueswir1 400420557e8Sbellard return 0; 401420557e8Sbellard } 402420557e8Sbellard 403c0c41a4bSBlue Swirl static const VMStateDescription vmstate_tcx = { 404c0c41a4bSBlue Swirl .name ="tcx", 405c0c41a4bSBlue Swirl .version_id = 4, 406c0c41a4bSBlue Swirl .minimum_version_id = 4, 407c0c41a4bSBlue Swirl .minimum_version_id_old = 4, 408752ff2faSJuan Quintela .post_load = vmstate_tcx_post_load, 409c0c41a4bSBlue Swirl .fields = (VMStateField []) { 410c0c41a4bSBlue Swirl VMSTATE_UINT16(height, TCXState), 411c0c41a4bSBlue Swirl VMSTATE_UINT16(width, TCXState), 412c0c41a4bSBlue Swirl VMSTATE_UINT16(depth, TCXState), 413c0c41a4bSBlue Swirl VMSTATE_BUFFER(r, TCXState), 414c0c41a4bSBlue Swirl VMSTATE_BUFFER(g, TCXState), 415c0c41a4bSBlue Swirl VMSTATE_BUFFER(b, TCXState), 416c0c41a4bSBlue Swirl VMSTATE_UINT8(dac_index, TCXState), 417c0c41a4bSBlue Swirl VMSTATE_UINT8(dac_state, TCXState), 418c0c41a4bSBlue Swirl VMSTATE_END_OF_LIST() 419c0c41a4bSBlue Swirl } 420c0c41a4bSBlue Swirl }; 421c0c41a4bSBlue Swirl 4227f23f812SMichael S. Tsirkin static void tcx_reset(DeviceState *d) 423420557e8Sbellard { 4247f23f812SMichael S. Tsirkin TCXState *s = container_of(d, TCXState, busdev.qdev); 425420557e8Sbellard 426e80cfcfcSbellard /* Initialize palette */ 427e80cfcfcSbellard memset(s->r, 0, 256); 428e80cfcfcSbellard memset(s->g, 0, 256); 429e80cfcfcSbellard memset(s->b, 0, 256); 430e80cfcfcSbellard s->r[255] = s->g[255] = s->b[255] = 255; 43121206a10Sbellard update_palette_entries(s, 0, 256); 432e80cfcfcSbellard memset(s->vram, 0, MAXX*MAXY); 433d08151bfSAvi Kivity memory_region_reset_dirty(&s->vram_mem, 0, MAXX * MAXY * (1 + 4 + 4), 434d08151bfSAvi Kivity DIRTY_MEMORY_VGA); 4356f7e9aecSbellard s->dac_index = 0; 4366f7e9aecSbellard s->dac_state = 0; 437420557e8Sbellard } 438420557e8Sbellard 439a8170e5eSAvi Kivity static uint64_t tcx_dac_readl(void *opaque, hwaddr addr, 440d08151bfSAvi Kivity unsigned size) 4416f7e9aecSbellard { 4426f7e9aecSbellard return 0; 4436f7e9aecSbellard } 4446f7e9aecSbellard 445a8170e5eSAvi Kivity static void tcx_dac_writel(void *opaque, hwaddr addr, uint64_t val, 446d08151bfSAvi Kivity unsigned size) 4476f7e9aecSbellard { 4486f7e9aecSbellard TCXState *s = opaque; 4496f7e9aecSbellard 450e64d7d59Sblueswir1 switch (addr) { 4516f7e9aecSbellard case 0: 4526f7e9aecSbellard s->dac_index = val >> 24; 4536f7e9aecSbellard s->dac_state = 0; 4546f7e9aecSbellard break; 455e64d7d59Sblueswir1 case 4: 4566f7e9aecSbellard switch (s->dac_state) { 4576f7e9aecSbellard case 0: 4586f7e9aecSbellard s->r[s->dac_index] = val >> 24; 45921206a10Sbellard update_palette_entries(s, s->dac_index, s->dac_index + 1); 4606f7e9aecSbellard s->dac_state++; 4616f7e9aecSbellard break; 4626f7e9aecSbellard case 1: 4636f7e9aecSbellard s->g[s->dac_index] = val >> 24; 46421206a10Sbellard update_palette_entries(s, s->dac_index, s->dac_index + 1); 4656f7e9aecSbellard s->dac_state++; 4666f7e9aecSbellard break; 4676f7e9aecSbellard case 2: 4686f7e9aecSbellard s->b[s->dac_index] = val >> 24; 46921206a10Sbellard update_palette_entries(s, s->dac_index, s->dac_index + 1); 4705c8cdbf8Sblueswir1 s->dac_index = (s->dac_index + 1) & 255; // Index autoincrement 4716f7e9aecSbellard default: 4726f7e9aecSbellard s->dac_state = 0; 4736f7e9aecSbellard break; 4746f7e9aecSbellard } 4756f7e9aecSbellard break; 4766f7e9aecSbellard default: 4776f7e9aecSbellard break; 4786f7e9aecSbellard } 4796f7e9aecSbellard } 4806f7e9aecSbellard 481d08151bfSAvi Kivity static const MemoryRegionOps tcx_dac_ops = { 482d08151bfSAvi Kivity .read = tcx_dac_readl, 483d08151bfSAvi Kivity .write = tcx_dac_writel, 484d08151bfSAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 485d08151bfSAvi Kivity .valid = { 486d08151bfSAvi Kivity .min_access_size = 4, 487d08151bfSAvi Kivity .max_access_size = 4, 488d08151bfSAvi Kivity }, 4896f7e9aecSbellard }; 4906f7e9aecSbellard 491a8170e5eSAvi Kivity static uint64_t dummy_readl(void *opaque, hwaddr addr, 492d08151bfSAvi Kivity unsigned size) 4938508b89eSblueswir1 { 4948508b89eSblueswir1 return 0; 4958508b89eSblueswir1 } 4968508b89eSblueswir1 497a8170e5eSAvi Kivity static void dummy_writel(void *opaque, hwaddr addr, 498d08151bfSAvi Kivity uint64_t val, unsigned size) 4998508b89eSblueswir1 { 5008508b89eSblueswir1 } 5018508b89eSblueswir1 502d08151bfSAvi Kivity static const MemoryRegionOps dummy_ops = { 503d08151bfSAvi Kivity .read = dummy_readl, 504d08151bfSAvi Kivity .write = dummy_writel, 505d08151bfSAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 506d08151bfSAvi Kivity .valid = { 507d08151bfSAvi Kivity .min_access_size = 4, 508d08151bfSAvi Kivity .max_access_size = 4, 509d08151bfSAvi Kivity }, 5108508b89eSblueswir1 }; 5118508b89eSblueswir1 512380cd056SGerd Hoffmann static const GraphicHwOps tcx_ops = { 513380cd056SGerd Hoffmann .invalidate = tcx_invalidate_display, 514380cd056SGerd Hoffmann .gfx_update = tcx_update_display, 515380cd056SGerd Hoffmann }; 516380cd056SGerd Hoffmann 517380cd056SGerd Hoffmann static const GraphicHwOps tcx24_ops = { 518380cd056SGerd Hoffmann .invalidate = tcx24_invalidate_display, 519380cd056SGerd Hoffmann .gfx_update = tcx24_update_display, 520380cd056SGerd Hoffmann }; 521380cd056SGerd Hoffmann 52281a322d4SGerd Hoffmann static int tcx_init1(SysBusDevice *dev) 523f40070c3SBlue Swirl { 524f40070c3SBlue Swirl TCXState *s = FROM_SYSBUS(TCXState, dev); 525d08151bfSAvi Kivity ram_addr_t vram_offset = 0; 526ee6847d1SGerd Hoffmann int size; 527dc828ca1Spbrook uint8_t *vram_base; 528dc828ca1Spbrook 529c5705a77SAvi Kivity memory_region_init_ram(&s->vram_mem, "tcx.vram", 530d08151bfSAvi Kivity s->vram_size * (1 + 4 + 4)); 531c5705a77SAvi Kivity vmstate_register_ram_global(&s->vram_mem); 532d08151bfSAvi Kivity vram_base = memory_region_get_ram_ptr(&s->vram_mem); 533e80cfcfcSbellard 534f40070c3SBlue Swirl /* 8-bit plane */ 535eee0b836Sblueswir1 s->vram = vram_base; 536ee6847d1SGerd Hoffmann size = s->vram_size; 537d08151bfSAvi Kivity memory_region_init_alias(&s->vram_8bit, "tcx.vram.8bit", 538d08151bfSAvi Kivity &s->vram_mem, vram_offset, size); 539750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->vram_8bit); 540eee0b836Sblueswir1 vram_offset += size; 541eee0b836Sblueswir1 vram_base += size; 542eee0b836Sblueswir1 543f40070c3SBlue Swirl /* DAC */ 544d08151bfSAvi Kivity memory_region_init_io(&s->dac, &tcx_dac_ops, s, "tcx.dac", TCX_DAC_NREGS); 545750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->dac); 546e80cfcfcSbellard 547f40070c3SBlue Swirl /* TEC (dummy) */ 548d08151bfSAvi Kivity memory_region_init_io(&s->tec, &dummy_ops, s, "tcx.tec", TCX_TEC_NREGS); 549750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->tec); 550f40070c3SBlue Swirl /* THC: NetBSD writes here even with 8-bit display: dummy */ 551d08151bfSAvi Kivity memory_region_init_io(&s->thc24, &dummy_ops, s, "tcx.thc24", 552d08151bfSAvi Kivity TCX_THC_NREGS_24); 553750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->thc24); 554f40070c3SBlue Swirl 555f40070c3SBlue Swirl if (s->depth == 24) { 556f40070c3SBlue Swirl /* 24-bit plane */ 557ee6847d1SGerd Hoffmann size = s->vram_size * 4; 558eee0b836Sblueswir1 s->vram24 = (uint32_t *)vram_base; 559eee0b836Sblueswir1 s->vram24_offset = vram_offset; 560d08151bfSAvi Kivity memory_region_init_alias(&s->vram_24bit, "tcx.vram.24bit", 561d08151bfSAvi Kivity &s->vram_mem, vram_offset, size); 562750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->vram_24bit); 563eee0b836Sblueswir1 vram_offset += size; 564eee0b836Sblueswir1 vram_base += size; 565eee0b836Sblueswir1 566f40070c3SBlue Swirl /* Control plane */ 567ee6847d1SGerd Hoffmann size = s->vram_size * 4; 568eee0b836Sblueswir1 s->cplane = (uint32_t *)vram_base; 569eee0b836Sblueswir1 s->cplane_offset = vram_offset; 570d08151bfSAvi Kivity memory_region_init_alias(&s->vram_cplane, "tcx.vram.cplane", 571d08151bfSAvi Kivity &s->vram_mem, vram_offset, size); 572750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->vram_cplane); 573f40070c3SBlue Swirl 574*aa2beaa1SGerd Hoffmann s->con = graphic_console_init(DEVICE(dev), &tcx24_ops, s); 575eee0b836Sblueswir1 } else { 576f40070c3SBlue Swirl /* THC 8 bit (dummy) */ 577d08151bfSAvi Kivity memory_region_init_io(&s->thc8, &dummy_ops, s, "tcx.thc8", 578d08151bfSAvi Kivity TCX_THC_NREGS_8); 579750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->thc8); 580f40070c3SBlue Swirl 581*aa2beaa1SGerd Hoffmann s->con = graphic_console_init(DEVICE(dev), &tcx_ops, s); 582eee0b836Sblueswir1 } 583eee0b836Sblueswir1 584c78f7137SGerd Hoffmann qemu_console_resize(s->con, s->width, s->height); 58581a322d4SGerd Hoffmann return 0; 586420557e8Sbellard } 587420557e8Sbellard 588999e12bbSAnthony Liguori static Property tcx_properties[] = { 58953dad499SGerd Hoffmann DEFINE_PROP_HEX32("vram_size", TCXState, vram_size, -1), 59053dad499SGerd Hoffmann DEFINE_PROP_UINT16("width", TCXState, width, -1), 59153dad499SGerd Hoffmann DEFINE_PROP_UINT16("height", TCXState, height, -1), 59253dad499SGerd Hoffmann DEFINE_PROP_UINT16("depth", TCXState, depth, -1), 59353dad499SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 594999e12bbSAnthony Liguori }; 595999e12bbSAnthony Liguori 596999e12bbSAnthony Liguori static void tcx_class_init(ObjectClass *klass, void *data) 597999e12bbSAnthony Liguori { 59839bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 599999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 600999e12bbSAnthony Liguori 601999e12bbSAnthony Liguori k->init = tcx_init1; 60239bffca2SAnthony Liguori dc->reset = tcx_reset; 60339bffca2SAnthony Liguori dc->vmsd = &vmstate_tcx; 60439bffca2SAnthony Liguori dc->props = tcx_properties; 605ee6847d1SGerd Hoffmann } 606999e12bbSAnthony Liguori 6078c43a6f0SAndreas Färber static const TypeInfo tcx_info = { 608999e12bbSAnthony Liguori .name = "SUNW,tcx", 60939bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 61039bffca2SAnthony Liguori .instance_size = sizeof(TCXState), 611999e12bbSAnthony Liguori .class_init = tcx_class_init, 612ee6847d1SGerd Hoffmann }; 613ee6847d1SGerd Hoffmann 61483f7d43aSAndreas Färber static void tcx_register_types(void) 615f40070c3SBlue Swirl { 61639bffca2SAnthony Liguori type_register_static(&tcx_info); 617f40070c3SBlue Swirl } 618f40070c3SBlue Swirl 61983f7d43aSAndreas Färber type_init(tcx_register_types) 620