xref: /qemu/hw/display/tcx.c (revision 7713fff47d31e7607e52c9247fb7b628ed6bb096)
1420557e8Sbellard /*
26f7e9aecSbellard  * QEMU TCX Frame buffer
3420557e8Sbellard  *
46f7e9aecSbellard  * Copyright (c) 2003-2005 Fabrice Bellard
5420557e8Sbellard  *
6420557e8Sbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
7420557e8Sbellard  * of this software and associated documentation files (the "Software"), to deal
8420557e8Sbellard  * in the Software without restriction, including without limitation the rights
9420557e8Sbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10420557e8Sbellard  * copies of the Software, and to permit persons to whom the Software is
11420557e8Sbellard  * furnished to do so, subject to the following conditions:
12420557e8Sbellard  *
13420557e8Sbellard  * The above copyright notice and this permission notice shall be included in
14420557e8Sbellard  * all copies or substantial portions of the Software.
15420557e8Sbellard  *
16420557e8Sbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17420557e8Sbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18420557e8Sbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19420557e8Sbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20420557e8Sbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21420557e8Sbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22420557e8Sbellard  * THE SOFTWARE.
23420557e8Sbellard  */
24f40070c3SBlue Swirl 
2547df5154SPeter Maydell #include "qemu/osdep.h"
26a8d25326SMarkus Armbruster #include "qemu-common.h"
272c65db5eSPaolo Bonzini #include "qemu/datadir.h"
28da34e65cSMarkus Armbruster #include "qapi/error.h"
2928ecbaeeSPaolo Bonzini #include "ui/console.h"
3028ecbaeeSPaolo Bonzini #include "ui/pixel_ops.h"
31da87dd7bSMark Cave-Ayland #include "hw/loader.h"
32a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
3383c9f4caSPaolo Bonzini #include "hw/sysbus.h"
34d6454270SMarkus Armbruster #include "migration/vmstate.h"
35d49b6836SMarkus Armbruster #include "qemu/error-report.h"
360b8fa32fSMarkus Armbruster #include "qemu/module.h"
37db1015e9SEduardo Habkost #include "qom/object.h"
38420557e8Sbellard 
39da87dd7bSMark Cave-Ayland #define TCX_ROM_FILE "QEMU,tcx.bin"
40da87dd7bSMark Cave-Ayland #define FCODE_MAX_ROM_SIZE 0x10000
41da87dd7bSMark Cave-Ayland 
42420557e8Sbellard #define MAXX 1024
43420557e8Sbellard #define MAXY 768
446f7e9aecSbellard #define TCX_DAC_NREGS    16
4555d7bfe2SMark Cave-Ayland #define TCX_THC_NREGS    0x1000
4655d7bfe2SMark Cave-Ayland #define TCX_DHC_NREGS    0x4000
478508b89eSblueswir1 #define TCX_TEC_NREGS    0x1000
4855d7bfe2SMark Cave-Ayland #define TCX_ALT_NREGS    0x8000
4955d7bfe2SMark Cave-Ayland #define TCX_STIP_NREGS   0x800000
5055d7bfe2SMark Cave-Ayland #define TCX_BLIT_NREGS   0x800000
5155d7bfe2SMark Cave-Ayland #define TCX_RSTIP_NREGS  0x800000
5255d7bfe2SMark Cave-Ayland #define TCX_RBLIT_NREGS  0x800000
5355d7bfe2SMark Cave-Ayland 
5455d7bfe2SMark Cave-Ayland #define TCX_THC_MISC     0x818
5555d7bfe2SMark Cave-Ayland #define TCX_THC_CURSXY   0x8fc
5655d7bfe2SMark Cave-Ayland #define TCX_THC_CURSMASK 0x900
5755d7bfe2SMark Cave-Ayland #define TCX_THC_CURSBITS 0x980
58420557e8Sbellard 
5901774ddbSAndreas Färber #define TYPE_TCX "SUNW,tcx"
608063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(TCXState, TCX)
6101774ddbSAndreas Färber 
62db1015e9SEduardo Habkost struct TCXState {
6301774ddbSAndreas Färber     SysBusDevice parent_obj;
6401774ddbSAndreas Färber 
65c78f7137SGerd Hoffmann     QemuConsole *con;
6655d7bfe2SMark Cave-Ayland     qemu_irq irq;
678d5f07faSbellard     uint8_t *vram;
68eee0b836Sblueswir1     uint32_t *vram24, *cplane;
69da87dd7bSMark Cave-Ayland     hwaddr prom_addr;
70da87dd7bSMark Cave-Ayland     MemoryRegion rom;
71d08151bfSAvi Kivity     MemoryRegion vram_mem;
72d08151bfSAvi Kivity     MemoryRegion vram_8bit;
73d08151bfSAvi Kivity     MemoryRegion vram_24bit;
7455d7bfe2SMark Cave-Ayland     MemoryRegion stip;
7555d7bfe2SMark Cave-Ayland     MemoryRegion blit;
76d08151bfSAvi Kivity     MemoryRegion vram_cplane;
7755d7bfe2SMark Cave-Ayland     MemoryRegion rstip;
7855d7bfe2SMark Cave-Ayland     MemoryRegion rblit;
79d08151bfSAvi Kivity     MemoryRegion tec;
8055d7bfe2SMark Cave-Ayland     MemoryRegion dac;
8155d7bfe2SMark Cave-Ayland     MemoryRegion thc;
8255d7bfe2SMark Cave-Ayland     MemoryRegion dhc;
8355d7bfe2SMark Cave-Ayland     MemoryRegion alt;
84d08151bfSAvi Kivity     MemoryRegion thc24;
8555d7bfe2SMark Cave-Ayland 
86d08151bfSAvi Kivity     ram_addr_t vram24_offset, cplane_offset;
8755d7bfe2SMark Cave-Ayland     uint32_t tmpblit;
88ee6847d1SGerd Hoffmann     uint32_t vram_size;
8955d7bfe2SMark Cave-Ayland     uint32_t palette[260];
9055d7bfe2SMark Cave-Ayland     uint8_t r[260], g[260], b[260];
91427a66c3SBlue Swirl     uint16_t width, height, depth;
926f7e9aecSbellard     uint8_t dac_index, dac_state;
9355d7bfe2SMark Cave-Ayland     uint32_t thcmisc;
9455d7bfe2SMark Cave-Ayland     uint32_t cursmask[32];
9555d7bfe2SMark Cave-Ayland     uint32_t cursbits[32];
9655d7bfe2SMark Cave-Ayland     uint16_t cursx;
9755d7bfe2SMark Cave-Ayland     uint16_t cursy;
98db1015e9SEduardo Habkost };
99420557e8Sbellard 
1009800b3c2SMark Cave-Ayland static void tcx_set_dirty(TCXState *s, ram_addr_t addr, int len)
101d3ffcafeSBlue Swirl {
1029800b3c2SMark Cave-Ayland     memory_region_set_dirty(&s->vram_mem, addr, len);
1034b865c28SMark Cave-Ayland 
1044b865c28SMark Cave-Ayland     if (s->depth == 24) {
1054b865c28SMark Cave-Ayland         memory_region_set_dirty(&s->vram_mem, s->vram24_offset + addr * 4,
1064b865c28SMark Cave-Ayland                                 len * 4);
1074b865c28SMark Cave-Ayland         memory_region_set_dirty(&s->vram_mem, s->cplane_offset + addr * 4,
1084b865c28SMark Cave-Ayland                                 len * 4);
1094b865c28SMark Cave-Ayland     }
110d3ffcafeSBlue Swirl }
111d3ffcafeSBlue Swirl 
1122dd285b5SMark Cave-Ayland static int tcx_check_dirty(TCXState *s, DirtyBitmapSnapshot *snap,
1132dd285b5SMark Cave-Ayland                            ram_addr_t addr, int len)
114d3ffcafeSBlue Swirl {
11555d7bfe2SMark Cave-Ayland     int ret;
11655d7bfe2SMark Cave-Ayland 
1172dd285b5SMark Cave-Ayland     ret = memory_region_snapshot_get_dirty(&s->vram_mem, snap, addr, len);
118427ee02bSMark Cave-Ayland 
119427ee02bSMark Cave-Ayland     if (s->depth == 24) {
1202dd285b5SMark Cave-Ayland         ret |= memory_region_snapshot_get_dirty(&s->vram_mem, snap,
1212dd285b5SMark Cave-Ayland                                        s->vram24_offset + addr * 4, len * 4);
1222dd285b5SMark Cave-Ayland         ret |= memory_region_snapshot_get_dirty(&s->vram_mem, snap,
1232dd285b5SMark Cave-Ayland                                        s->cplane_offset + addr * 4, len * 4);
124427ee02bSMark Cave-Ayland     }
125427ee02bSMark Cave-Ayland 
12655d7bfe2SMark Cave-Ayland     return ret;
12755d7bfe2SMark Cave-Ayland }
12855d7bfe2SMark Cave-Ayland 
12921206a10Sbellard static void update_palette_entries(TCXState *s, int start, int end)
13021206a10Sbellard {
13121206a10Sbellard     int i;
132c78f7137SGerd Hoffmann 
13321206a10Sbellard     for (i = start; i < end; i++) {
13421206a10Sbellard         s->palette[i] = rgb_to_pixel32(s->r[i], s->g[i], s->b[i]);
135c78f7137SGerd Hoffmann     }
1369800b3c2SMark Cave-Ayland     tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem));
137d3ffcafeSBlue Swirl }
13821206a10Sbellard 
139e80cfcfcSbellard static void tcx_draw_line32(TCXState *s1, uint8_t *d,
140e80cfcfcSbellard                             const uint8_t *s, int width)
141420557e8Sbellard {
142e80cfcfcSbellard     int x;
143e80cfcfcSbellard     uint8_t val;
1448bdc2159Sths     uint32_t *p = (uint32_t *)d;
145e80cfcfcSbellard 
146e80cfcfcSbellard     for (x = 0; x < width; x++) {
147e80cfcfcSbellard         val = *s++;
1488bdc2159Sths         *p++ = s1->palette[val];
149e80cfcfcSbellard     }
150420557e8Sbellard }
151420557e8Sbellard 
15255d7bfe2SMark Cave-Ayland static void tcx_draw_cursor32(TCXState *s1, uint8_t *d,
15355d7bfe2SMark Cave-Ayland                               int y, int width)
15455d7bfe2SMark Cave-Ayland {
15555d7bfe2SMark Cave-Ayland     int x, len;
15655d7bfe2SMark Cave-Ayland     uint32_t mask, bits;
15755d7bfe2SMark Cave-Ayland     uint32_t *p = (uint32_t *)d;
15855d7bfe2SMark Cave-Ayland 
15955d7bfe2SMark Cave-Ayland     y = y - s1->cursy;
16055d7bfe2SMark Cave-Ayland     mask = s1->cursmask[y];
16155d7bfe2SMark Cave-Ayland     bits = s1->cursbits[y];
16255d7bfe2SMark Cave-Ayland     len = MIN(width - s1->cursx, 32);
16355d7bfe2SMark Cave-Ayland     p = &p[s1->cursx];
16455d7bfe2SMark Cave-Ayland     for (x = 0; x < len; x++) {
16555d7bfe2SMark Cave-Ayland         if (mask & 0x80000000) {
16655d7bfe2SMark Cave-Ayland             if (bits & 0x80000000) {
16755d7bfe2SMark Cave-Ayland                 *p = s1->palette[259];
16855d7bfe2SMark Cave-Ayland             } else {
16955d7bfe2SMark Cave-Ayland                 *p = s1->palette[258];
17055d7bfe2SMark Cave-Ayland             }
17155d7bfe2SMark Cave-Ayland         }
17255d7bfe2SMark Cave-Ayland         p++;
17355d7bfe2SMark Cave-Ayland         mask <<= 1;
17455d7bfe2SMark Cave-Ayland         bits <<= 1;
17555d7bfe2SMark Cave-Ayland     }
17655d7bfe2SMark Cave-Ayland }
17755d7bfe2SMark Cave-Ayland 
178688ea2ebSblueswir1 /*
179*7713fff4SPeter Maydell  * XXX Could be much more optimal:
180688ea2ebSblueswir1  * detect if line/page/whole screen is in 24 bit mode
181688ea2ebSblueswir1  */
182eee0b836Sblueswir1 static inline void tcx24_draw_line32(TCXState *s1, uint8_t *d,
183eee0b836Sblueswir1                                      const uint8_t *s, int width,
184eee0b836Sblueswir1                                      const uint32_t *cplane,
185eee0b836Sblueswir1                                      const uint32_t *s24)
186eee0b836Sblueswir1 {
187*7713fff4SPeter Maydell     int x, r, g, b;
188688ea2ebSblueswir1     uint8_t val, *p8;
189eee0b836Sblueswir1     uint32_t *p = (uint32_t *)d;
190eee0b836Sblueswir1     uint32_t dval;
191eee0b836Sblueswir1     for(x = 0; x < width; x++, s++, s24++) {
19255d7bfe2SMark Cave-Ayland         if (be32_to_cpu(*cplane) & 0x03000000) {
19355d7bfe2SMark Cave-Ayland             /* 24-bit direct, BGR order */
194688ea2ebSblueswir1             p8 = (uint8_t *)s24;
195688ea2ebSblueswir1             p8++;
196688ea2ebSblueswir1             b = *p8++;
197688ea2ebSblueswir1             g = *p8++;
198f7e683b8SBlue Swirl             r = *p8;
199688ea2ebSblueswir1             dval = rgb_to_pixel32(r, g, b);
200eee0b836Sblueswir1         } else {
20155d7bfe2SMark Cave-Ayland             /* 8-bit pseudocolor */
202eee0b836Sblueswir1             val = *s;
203eee0b836Sblueswir1             dval = s1->palette[val];
204eee0b836Sblueswir1         }
205eee0b836Sblueswir1         *p++ = dval;
20655d7bfe2SMark Cave-Ayland         cplane++;
207eee0b836Sblueswir1     }
208eee0b836Sblueswir1 }
209eee0b836Sblueswir1 
210e80cfcfcSbellard /* Fixed line length 1024 allows us to do nice tricks not possible on
211e80cfcfcSbellard    VGA... */
21255d7bfe2SMark Cave-Ayland 
21395219897Spbrook static void tcx_update_display(void *opaque)
214e80cfcfcSbellard {
215e80cfcfcSbellard     TCXState *ts = opaque;
216c78f7137SGerd Hoffmann     DisplaySurface *surface = qemu_console_surface(ts->con);
2172dd285b5SMark Cave-Ayland     ram_addr_t page;
2182dd285b5SMark Cave-Ayland     DirtyBitmapSnapshot *snap = NULL;
219550be127Sbellard     int y, y_start, dd, ds;
220e80cfcfcSbellard     uint8_t *d, *s;
221e80cfcfcSbellard 
222*7713fff4SPeter Maydell     assert(surface_bits_per_pixel(surface) == 32);
223c78f7137SGerd Hoffmann 
224d08151bfSAvi Kivity     page = 0;
225e80cfcfcSbellard     y_start = -1;
226c78f7137SGerd Hoffmann     d = surface_data(surface);
2276f7e9aecSbellard     s = ts->vram;
228c78f7137SGerd Hoffmann     dd = surface_stride(surface);
229e80cfcfcSbellard     ds = 1024;
230e80cfcfcSbellard 
2312dd285b5SMark Cave-Ayland     snap = memory_region_snapshot_and_clear_dirty(&ts->vram_mem, 0x0,
2322dd285b5SMark Cave-Ayland                                              memory_region_size(&ts->vram_mem),
2332dd285b5SMark Cave-Ayland                                              DIRTY_MEMORY_VGA);
2342dd285b5SMark Cave-Ayland 
2350a97c6c4SMark Cave-Ayland     for (y = 0; y < ts->height; y++, page += ds) {
2362dd285b5SMark Cave-Ayland         if (tcx_check_dirty(ts, snap, page, ds)) {
237e80cfcfcSbellard             if (y_start < 0)
238e80cfcfcSbellard                 y_start = y;
23955d7bfe2SMark Cave-Ayland 
240ee72bed0SMark Cave-Ayland             tcx_draw_line32(ts, d, s, ts->width);
24155d7bfe2SMark Cave-Ayland             if (y >= ts->cursy && y < ts->cursy + 32 && ts->cursx < ts->width) {
242ee72bed0SMark Cave-Ayland                 tcx_draw_cursor32(ts, d, y, ts->width);
24355d7bfe2SMark Cave-Ayland             }
244e80cfcfcSbellard         } else {
245e80cfcfcSbellard             if (y_start >= 0) {
246e80cfcfcSbellard                 /* flush to display */
247c78f7137SGerd Hoffmann                 dpy_gfx_update(ts->con, 0, y_start,
2486f7e9aecSbellard                                ts->width, y - y_start);
249e80cfcfcSbellard                 y_start = -1;
250e80cfcfcSbellard             }
251e80cfcfcSbellard         }
2520a97c6c4SMark Cave-Ayland         s += ds;
2530a97c6c4SMark Cave-Ayland         d += dd;
254e80cfcfcSbellard     }
255e80cfcfcSbellard     if (y_start >= 0) {
256e80cfcfcSbellard         /* flush to display */
257c78f7137SGerd Hoffmann         dpy_gfx_update(ts->con, 0, y_start,
2586f7e9aecSbellard                        ts->width, y - y_start);
259e80cfcfcSbellard     }
2602dd285b5SMark Cave-Ayland     g_free(snap);
261e80cfcfcSbellard }
262e80cfcfcSbellard 
263eee0b836Sblueswir1 static void tcx24_update_display(void *opaque)
264eee0b836Sblueswir1 {
265eee0b836Sblueswir1     TCXState *ts = opaque;
266c78f7137SGerd Hoffmann     DisplaySurface *surface = qemu_console_surface(ts->con);
2672dd285b5SMark Cave-Ayland     ram_addr_t page;
2682dd285b5SMark Cave-Ayland     DirtyBitmapSnapshot *snap = NULL;
269eee0b836Sblueswir1     int y, y_start, dd, ds;
270eee0b836Sblueswir1     uint8_t *d, *s;
271eee0b836Sblueswir1     uint32_t *cptr, *s24;
272eee0b836Sblueswir1 
273*7713fff4SPeter Maydell     assert(surface_bits_per_pixel(surface) == 32);
274c78f7137SGerd Hoffmann 
275d08151bfSAvi Kivity     page = 0;
276eee0b836Sblueswir1     y_start = -1;
277c78f7137SGerd Hoffmann     d = surface_data(surface);
278eee0b836Sblueswir1     s = ts->vram;
279eee0b836Sblueswir1     s24 = ts->vram24;
280eee0b836Sblueswir1     cptr = ts->cplane;
281c78f7137SGerd Hoffmann     dd = surface_stride(surface);
282eee0b836Sblueswir1     ds = 1024;
283eee0b836Sblueswir1 
2842dd285b5SMark Cave-Ayland     snap = memory_region_snapshot_and_clear_dirty(&ts->vram_mem, 0x0,
2852dd285b5SMark Cave-Ayland                                              memory_region_size(&ts->vram_mem),
2862dd285b5SMark Cave-Ayland                                              DIRTY_MEMORY_VGA);
2872dd285b5SMark Cave-Ayland 
288d18e1012SMark Cave-Ayland     for (y = 0; y < ts->height; y++, page += ds) {
2892dd285b5SMark Cave-Ayland         if (tcx_check_dirty(ts, snap, page, ds)) {
290eee0b836Sblueswir1             if (y_start < 0)
291eee0b836Sblueswir1                 y_start = y;
2922dd285b5SMark Cave-Ayland 
293eee0b836Sblueswir1             tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
29455d7bfe2SMark Cave-Ayland             if (y >= ts->cursy && y < ts->cursy+32 && ts->cursx < ts->width) {
29555d7bfe2SMark Cave-Ayland                 tcx_draw_cursor32(ts, d, y, ts->width);
29655d7bfe2SMark Cave-Ayland             }
297eee0b836Sblueswir1         } else {
298eee0b836Sblueswir1             if (y_start >= 0) {
299eee0b836Sblueswir1                 /* flush to display */
300c78f7137SGerd Hoffmann                 dpy_gfx_update(ts->con, 0, y_start,
301eee0b836Sblueswir1                                ts->width, y - y_start);
302eee0b836Sblueswir1                 y_start = -1;
303eee0b836Sblueswir1             }
304eee0b836Sblueswir1         }
305d18e1012SMark Cave-Ayland         d += dd;
306d18e1012SMark Cave-Ayland         s += ds;
307d18e1012SMark Cave-Ayland         cptr += ds;
308d18e1012SMark Cave-Ayland         s24 += ds;
309eee0b836Sblueswir1     }
310eee0b836Sblueswir1     if (y_start >= 0) {
311eee0b836Sblueswir1         /* flush to display */
312c78f7137SGerd Hoffmann         dpy_gfx_update(ts->con, 0, y_start,
313eee0b836Sblueswir1                        ts->width, y - y_start);
314eee0b836Sblueswir1     }
3152dd285b5SMark Cave-Ayland     g_free(snap);
316eee0b836Sblueswir1 }
317eee0b836Sblueswir1 
31895219897Spbrook static void tcx_invalidate_display(void *opaque)
319420557e8Sbellard {
320420557e8Sbellard     TCXState *s = opaque;
321420557e8Sbellard 
3229800b3c2SMark Cave-Ayland     tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem));
323c78f7137SGerd Hoffmann     qemu_console_resize(s->con, s->width, s->height);
324e80cfcfcSbellard }
325e80cfcfcSbellard 
326eee0b836Sblueswir1 static void tcx24_invalidate_display(void *opaque)
327eee0b836Sblueswir1 {
328eee0b836Sblueswir1     TCXState *s = opaque;
329eee0b836Sblueswir1 
3309800b3c2SMark Cave-Ayland     tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem));
331c78f7137SGerd Hoffmann     qemu_console_resize(s->con, s->width, s->height);
332eee0b836Sblueswir1 }
333eee0b836Sblueswir1 
334e59fb374SJuan Quintela static int vmstate_tcx_post_load(void *opaque, int version_id)
335e80cfcfcSbellard {
336e80cfcfcSbellard     TCXState *s = opaque;
337e80cfcfcSbellard 
33821206a10Sbellard     update_palette_entries(s, 0, 256);
3399800b3c2SMark Cave-Ayland     tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem));
340420557e8Sbellard     return 0;
341420557e8Sbellard }
342420557e8Sbellard 
343c0c41a4bSBlue Swirl static const VMStateDescription vmstate_tcx = {
344c0c41a4bSBlue Swirl     .name ="tcx",
345c0c41a4bSBlue Swirl     .version_id = 4,
346c0c41a4bSBlue Swirl     .minimum_version_id = 4,
347752ff2faSJuan Quintela     .post_load = vmstate_tcx_post_load,
348c0c41a4bSBlue Swirl     .fields = (VMStateField[]) {
349c0c41a4bSBlue Swirl         VMSTATE_UINT16(height, TCXState),
350c0c41a4bSBlue Swirl         VMSTATE_UINT16(width, TCXState),
351c0c41a4bSBlue Swirl         VMSTATE_UINT16(depth, TCXState),
352c0c41a4bSBlue Swirl         VMSTATE_BUFFER(r, TCXState),
353c0c41a4bSBlue Swirl         VMSTATE_BUFFER(g, TCXState),
354c0c41a4bSBlue Swirl         VMSTATE_BUFFER(b, TCXState),
355c0c41a4bSBlue Swirl         VMSTATE_UINT8(dac_index, TCXState),
356c0c41a4bSBlue Swirl         VMSTATE_UINT8(dac_state, TCXState),
357c0c41a4bSBlue Swirl         VMSTATE_END_OF_LIST()
358c0c41a4bSBlue Swirl     }
359c0c41a4bSBlue Swirl };
360c0c41a4bSBlue Swirl 
3617f23f812SMichael S. Tsirkin static void tcx_reset(DeviceState *d)
362420557e8Sbellard {
36301774ddbSAndreas Färber     TCXState *s = TCX(d);
364420557e8Sbellard 
365e80cfcfcSbellard     /* Initialize palette */
36655d7bfe2SMark Cave-Ayland     memset(s->r, 0, 260);
36755d7bfe2SMark Cave-Ayland     memset(s->g, 0, 260);
36855d7bfe2SMark Cave-Ayland     memset(s->b, 0, 260);
369e80cfcfcSbellard     s->r[255] = s->g[255] = s->b[255] = 255;
37055d7bfe2SMark Cave-Ayland     s->r[256] = s->g[256] = s->b[256] = 255;
37155d7bfe2SMark Cave-Ayland     s->r[258] = s->g[258] = s->b[258] = 255;
37255d7bfe2SMark Cave-Ayland     update_palette_entries(s, 0, 260);
373e80cfcfcSbellard     memset(s->vram, 0, MAXX*MAXY);
374d08151bfSAvi Kivity     memory_region_reset_dirty(&s->vram_mem, 0, MAXX * MAXY * (1 + 4 + 4),
375d08151bfSAvi Kivity                               DIRTY_MEMORY_VGA);
3766f7e9aecSbellard     s->dac_index = 0;
3776f7e9aecSbellard     s->dac_state = 0;
37855d7bfe2SMark Cave-Ayland     s->cursx = 0xf000; /* Put cursor off screen */
37955d7bfe2SMark Cave-Ayland     s->cursy = 0xf000;
380420557e8Sbellard }
381420557e8Sbellard 
382a8170e5eSAvi Kivity static uint64_t tcx_dac_readl(void *opaque, hwaddr addr,
383d08151bfSAvi Kivity                               unsigned size)
3846f7e9aecSbellard {
38555d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
38655d7bfe2SMark Cave-Ayland     uint32_t val = 0;
38755d7bfe2SMark Cave-Ayland 
38855d7bfe2SMark Cave-Ayland     switch (s->dac_state) {
38955d7bfe2SMark Cave-Ayland     case 0:
39055d7bfe2SMark Cave-Ayland         val = s->r[s->dac_index] << 24;
39155d7bfe2SMark Cave-Ayland         s->dac_state++;
39255d7bfe2SMark Cave-Ayland         break;
39355d7bfe2SMark Cave-Ayland     case 1:
39455d7bfe2SMark Cave-Ayland         val = s->g[s->dac_index] << 24;
39555d7bfe2SMark Cave-Ayland         s->dac_state++;
39655d7bfe2SMark Cave-Ayland         break;
39755d7bfe2SMark Cave-Ayland     case 2:
39855d7bfe2SMark Cave-Ayland         val = s->b[s->dac_index] << 24;
39955d7bfe2SMark Cave-Ayland         s->dac_index = (s->dac_index + 1) & 0xff; /* Index autoincrement */
400ada44065SPhilippe Mathieu-Daudé         /* fall through */
40155d7bfe2SMark Cave-Ayland     default:
40255d7bfe2SMark Cave-Ayland         s->dac_state = 0;
40355d7bfe2SMark Cave-Ayland         break;
40455d7bfe2SMark Cave-Ayland     }
40555d7bfe2SMark Cave-Ayland 
40655d7bfe2SMark Cave-Ayland     return val;
4076f7e9aecSbellard }
4086f7e9aecSbellard 
409a8170e5eSAvi Kivity static void tcx_dac_writel(void *opaque, hwaddr addr, uint64_t val,
410d08151bfSAvi Kivity                            unsigned size)
4116f7e9aecSbellard {
4126f7e9aecSbellard     TCXState *s = opaque;
41355d7bfe2SMark Cave-Ayland     unsigned index;
4146f7e9aecSbellard 
415e64d7d59Sblueswir1     switch (addr) {
41655d7bfe2SMark Cave-Ayland     case 0: /* Address */
4176f7e9aecSbellard         s->dac_index = val >> 24;
4186f7e9aecSbellard         s->dac_state = 0;
4196f7e9aecSbellard         break;
42055d7bfe2SMark Cave-Ayland     case 4:  /* Pixel colours */
42155d7bfe2SMark Cave-Ayland     case 12: /* Overlay (cursor) colours */
42255d7bfe2SMark Cave-Ayland         if (addr & 8) {
42355d7bfe2SMark Cave-Ayland             index = (s->dac_index & 3) + 256;
42455d7bfe2SMark Cave-Ayland         } else {
42555d7bfe2SMark Cave-Ayland             index = s->dac_index;
42655d7bfe2SMark Cave-Ayland         }
4276f7e9aecSbellard         switch (s->dac_state) {
4286f7e9aecSbellard         case 0:
42955d7bfe2SMark Cave-Ayland             s->r[index] = val >> 24;
43055d7bfe2SMark Cave-Ayland             update_palette_entries(s, index, index + 1);
4316f7e9aecSbellard             s->dac_state++;
4326f7e9aecSbellard             break;
4336f7e9aecSbellard         case 1:
43455d7bfe2SMark Cave-Ayland             s->g[index] = val >> 24;
43555d7bfe2SMark Cave-Ayland             update_palette_entries(s, index, index + 1);
4366f7e9aecSbellard             s->dac_state++;
4376f7e9aecSbellard             break;
4386f7e9aecSbellard         case 2:
43955d7bfe2SMark Cave-Ayland             s->b[index] = val >> 24;
44055d7bfe2SMark Cave-Ayland             update_palette_entries(s, index, index + 1);
44155d7bfe2SMark Cave-Ayland             s->dac_index = (s->dac_index + 1) & 0xff; /* Index autoincrement */
442ada44065SPhilippe Mathieu-Daudé             /* fall through */
4436f7e9aecSbellard         default:
4446f7e9aecSbellard             s->dac_state = 0;
4456f7e9aecSbellard             break;
4466f7e9aecSbellard         }
4476f7e9aecSbellard         break;
44855d7bfe2SMark Cave-Ayland     default: /* Control registers */
4496f7e9aecSbellard         break;
4506f7e9aecSbellard     }
4516f7e9aecSbellard }
4526f7e9aecSbellard 
453d08151bfSAvi Kivity static const MemoryRegionOps tcx_dac_ops = {
454d08151bfSAvi Kivity     .read = tcx_dac_readl,
455d08151bfSAvi Kivity     .write = tcx_dac_writel,
456d08151bfSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
457d08151bfSAvi Kivity     .valid = {
458d08151bfSAvi Kivity         .min_access_size = 4,
459d08151bfSAvi Kivity         .max_access_size = 4,
460d08151bfSAvi Kivity     },
4616f7e9aecSbellard };
4626f7e9aecSbellard 
46355d7bfe2SMark Cave-Ayland static uint64_t tcx_stip_readl(void *opaque, hwaddr addr,
464d08151bfSAvi Kivity                                unsigned size)
4658508b89eSblueswir1 {
4668508b89eSblueswir1     return 0;
4678508b89eSblueswir1 }
4688508b89eSblueswir1 
46955d7bfe2SMark Cave-Ayland static void tcx_stip_writel(void *opaque, hwaddr addr,
470d08151bfSAvi Kivity                             uint64_t val, unsigned size)
4718508b89eSblueswir1 {
47255d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
47355d7bfe2SMark Cave-Ayland     int i;
47455d7bfe2SMark Cave-Ayland     uint32_t col;
47555d7bfe2SMark Cave-Ayland 
47655d7bfe2SMark Cave-Ayland     if (!(addr & 4)) {
47755d7bfe2SMark Cave-Ayland         s->tmpblit = val;
47855d7bfe2SMark Cave-Ayland     } else {
47955d7bfe2SMark Cave-Ayland         addr = (addr >> 3) & 0xfffff;
48055d7bfe2SMark Cave-Ayland         col = cpu_to_be32(s->tmpblit);
48155d7bfe2SMark Cave-Ayland         if (s->depth == 24) {
48255d7bfe2SMark Cave-Ayland             for (i = 0; i < 32; i++)  {
48355d7bfe2SMark Cave-Ayland                 if (val & 0x80000000) {
48455d7bfe2SMark Cave-Ayland                     s->vram[addr + i] = s->tmpblit;
48555d7bfe2SMark Cave-Ayland                     s->vram24[addr + i] = col;
48655d7bfe2SMark Cave-Ayland                 }
48755d7bfe2SMark Cave-Ayland                 val <<= 1;
48855d7bfe2SMark Cave-Ayland             }
48955d7bfe2SMark Cave-Ayland         } else {
49055d7bfe2SMark Cave-Ayland             for (i = 0; i < 32; i++)  {
49155d7bfe2SMark Cave-Ayland                 if (val & 0x80000000) {
49255d7bfe2SMark Cave-Ayland                     s->vram[addr + i] = s->tmpblit;
49355d7bfe2SMark Cave-Ayland                 }
49455d7bfe2SMark Cave-Ayland                 val <<= 1;
49555d7bfe2SMark Cave-Ayland             }
49655d7bfe2SMark Cave-Ayland         }
49797394580SMark Cave-Ayland         tcx_set_dirty(s, addr, 32);
49855d7bfe2SMark Cave-Ayland     }
4998508b89eSblueswir1 }
5008508b89eSblueswir1 
50155d7bfe2SMark Cave-Ayland static void tcx_rstip_writel(void *opaque, hwaddr addr,
50255d7bfe2SMark Cave-Ayland                              uint64_t val, unsigned size)
50355d7bfe2SMark Cave-Ayland {
50455d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
50555d7bfe2SMark Cave-Ayland     int i;
50655d7bfe2SMark Cave-Ayland     uint32_t col;
50755d7bfe2SMark Cave-Ayland 
50855d7bfe2SMark Cave-Ayland     if (!(addr & 4)) {
50955d7bfe2SMark Cave-Ayland         s->tmpblit = val;
51055d7bfe2SMark Cave-Ayland     } else {
51155d7bfe2SMark Cave-Ayland         addr = (addr >> 3) & 0xfffff;
51255d7bfe2SMark Cave-Ayland         col = cpu_to_be32(s->tmpblit);
51355d7bfe2SMark Cave-Ayland         if (s->depth == 24) {
51455d7bfe2SMark Cave-Ayland             for (i = 0; i < 32; i++) {
51555d7bfe2SMark Cave-Ayland                 if (val & 0x80000000) {
51655d7bfe2SMark Cave-Ayland                     s->vram[addr + i] = s->tmpblit;
51755d7bfe2SMark Cave-Ayland                     s->vram24[addr + i] = col;
51855d7bfe2SMark Cave-Ayland                     s->cplane[addr + i] = col;
51955d7bfe2SMark Cave-Ayland                 }
52055d7bfe2SMark Cave-Ayland                 val <<= 1;
52155d7bfe2SMark Cave-Ayland             }
52255d7bfe2SMark Cave-Ayland         } else {
52355d7bfe2SMark Cave-Ayland             for (i = 0; i < 32; i++)  {
52455d7bfe2SMark Cave-Ayland                 if (val & 0x80000000) {
52555d7bfe2SMark Cave-Ayland                     s->vram[addr + i] = s->tmpblit;
52655d7bfe2SMark Cave-Ayland                 }
52755d7bfe2SMark Cave-Ayland                 val <<= 1;
52855d7bfe2SMark Cave-Ayland             }
52955d7bfe2SMark Cave-Ayland         }
53097394580SMark Cave-Ayland         tcx_set_dirty(s, addr, 32);
53155d7bfe2SMark Cave-Ayland     }
53255d7bfe2SMark Cave-Ayland }
53355d7bfe2SMark Cave-Ayland 
53455d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_stip_ops = {
53555d7bfe2SMark Cave-Ayland     .read = tcx_stip_readl,
53655d7bfe2SMark Cave-Ayland     .write = tcx_stip_writel,
53755d7bfe2SMark Cave-Ayland     .endianness = DEVICE_NATIVE_ENDIAN,
538ae5643ecSPhilippe Mathieu-Daudé     .impl = {
53955d7bfe2SMark Cave-Ayland         .min_access_size = 4,
54055d7bfe2SMark Cave-Ayland         .max_access_size = 4,
54155d7bfe2SMark Cave-Ayland     },
542ae5643ecSPhilippe Mathieu-Daudé     .valid = {
543ae5643ecSPhilippe Mathieu-Daudé         .min_access_size = 4,
544ae5643ecSPhilippe Mathieu-Daudé         .max_access_size = 8,
545ae5643ecSPhilippe Mathieu-Daudé     },
54655d7bfe2SMark Cave-Ayland };
54755d7bfe2SMark Cave-Ayland 
54855d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_rstip_ops = {
54955d7bfe2SMark Cave-Ayland     .read = tcx_stip_readl,
55055d7bfe2SMark Cave-Ayland     .write = tcx_rstip_writel,
55155d7bfe2SMark Cave-Ayland     .endianness = DEVICE_NATIVE_ENDIAN,
552ae5643ecSPhilippe Mathieu-Daudé     .impl = {
55355d7bfe2SMark Cave-Ayland         .min_access_size = 4,
55455d7bfe2SMark Cave-Ayland         .max_access_size = 4,
55555d7bfe2SMark Cave-Ayland     },
556ae5643ecSPhilippe Mathieu-Daudé     .valid = {
557ae5643ecSPhilippe Mathieu-Daudé         .min_access_size = 4,
558ae5643ecSPhilippe Mathieu-Daudé         .max_access_size = 8,
559ae5643ecSPhilippe Mathieu-Daudé     },
56055d7bfe2SMark Cave-Ayland };
56155d7bfe2SMark Cave-Ayland 
56255d7bfe2SMark Cave-Ayland static uint64_t tcx_blit_readl(void *opaque, hwaddr addr,
56355d7bfe2SMark Cave-Ayland                                unsigned size)
56455d7bfe2SMark Cave-Ayland {
56555d7bfe2SMark Cave-Ayland     return 0;
56655d7bfe2SMark Cave-Ayland }
56755d7bfe2SMark Cave-Ayland 
56855d7bfe2SMark Cave-Ayland static void tcx_blit_writel(void *opaque, hwaddr addr,
56955d7bfe2SMark Cave-Ayland                             uint64_t val, unsigned size)
57055d7bfe2SMark Cave-Ayland {
57155d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
57255d7bfe2SMark Cave-Ayland     uint32_t adsr, len;
57355d7bfe2SMark Cave-Ayland     int i;
57455d7bfe2SMark Cave-Ayland 
57555d7bfe2SMark Cave-Ayland     if (!(addr & 4)) {
57655d7bfe2SMark Cave-Ayland         s->tmpblit = val;
57755d7bfe2SMark Cave-Ayland     } else {
57855d7bfe2SMark Cave-Ayland         addr = (addr >> 3) & 0xfffff;
57955d7bfe2SMark Cave-Ayland         adsr = val & 0xffffff;
58055d7bfe2SMark Cave-Ayland         len = ((val >> 24) & 0x1f) + 1;
58155d7bfe2SMark Cave-Ayland         if (adsr == 0xffffff) {
58255d7bfe2SMark Cave-Ayland             memset(&s->vram[addr], s->tmpblit, len);
58355d7bfe2SMark Cave-Ayland             if (s->depth == 24) {
58455d7bfe2SMark Cave-Ayland                 val = s->tmpblit & 0xffffff;
58555d7bfe2SMark Cave-Ayland                 val = cpu_to_be32(val);
58655d7bfe2SMark Cave-Ayland                 for (i = 0; i < len; i++) {
58755d7bfe2SMark Cave-Ayland                     s->vram24[addr + i] = val;
58855d7bfe2SMark Cave-Ayland                 }
58955d7bfe2SMark Cave-Ayland             }
59055d7bfe2SMark Cave-Ayland         } else {
59155d7bfe2SMark Cave-Ayland             memcpy(&s->vram[addr], &s->vram[adsr], len);
59255d7bfe2SMark Cave-Ayland             if (s->depth == 24) {
59355d7bfe2SMark Cave-Ayland                 memcpy(&s->vram24[addr], &s->vram24[adsr], len * 4);
59455d7bfe2SMark Cave-Ayland             }
59555d7bfe2SMark Cave-Ayland         }
59697394580SMark Cave-Ayland         tcx_set_dirty(s, addr, len);
59755d7bfe2SMark Cave-Ayland     }
59855d7bfe2SMark Cave-Ayland }
59955d7bfe2SMark Cave-Ayland 
60055d7bfe2SMark Cave-Ayland static void tcx_rblit_writel(void *opaque, hwaddr addr,
60155d7bfe2SMark Cave-Ayland                          uint64_t val, unsigned size)
60255d7bfe2SMark Cave-Ayland {
60355d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
60455d7bfe2SMark Cave-Ayland     uint32_t adsr, len;
60555d7bfe2SMark Cave-Ayland     int i;
60655d7bfe2SMark Cave-Ayland 
60755d7bfe2SMark Cave-Ayland     if (!(addr & 4)) {
60855d7bfe2SMark Cave-Ayland         s->tmpblit = val;
60955d7bfe2SMark Cave-Ayland     } else {
61055d7bfe2SMark Cave-Ayland         addr = (addr >> 3) & 0xfffff;
61155d7bfe2SMark Cave-Ayland         adsr = val & 0xffffff;
61255d7bfe2SMark Cave-Ayland         len = ((val >> 24) & 0x1f) + 1;
61355d7bfe2SMark Cave-Ayland         if (adsr == 0xffffff) {
61455d7bfe2SMark Cave-Ayland             memset(&s->vram[addr], s->tmpblit, len);
61555d7bfe2SMark Cave-Ayland             if (s->depth == 24) {
61655d7bfe2SMark Cave-Ayland                 val = s->tmpblit & 0xffffff;
61755d7bfe2SMark Cave-Ayland                 val = cpu_to_be32(val);
61855d7bfe2SMark Cave-Ayland                 for (i = 0; i < len; i++) {
61955d7bfe2SMark Cave-Ayland                     s->vram24[addr + i] = val;
62055d7bfe2SMark Cave-Ayland                     s->cplane[addr + i] = val;
62155d7bfe2SMark Cave-Ayland                 }
62255d7bfe2SMark Cave-Ayland             }
62355d7bfe2SMark Cave-Ayland         } else {
62455d7bfe2SMark Cave-Ayland             memcpy(&s->vram[addr], &s->vram[adsr], len);
62555d7bfe2SMark Cave-Ayland             if (s->depth == 24) {
62655d7bfe2SMark Cave-Ayland                 memcpy(&s->vram24[addr], &s->vram24[adsr], len * 4);
62755d7bfe2SMark Cave-Ayland                 memcpy(&s->cplane[addr], &s->cplane[adsr], len * 4);
62855d7bfe2SMark Cave-Ayland             }
62955d7bfe2SMark Cave-Ayland         }
63097394580SMark Cave-Ayland         tcx_set_dirty(s, addr, len);
63155d7bfe2SMark Cave-Ayland     }
63255d7bfe2SMark Cave-Ayland }
63355d7bfe2SMark Cave-Ayland 
63455d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_blit_ops = {
63555d7bfe2SMark Cave-Ayland     .read = tcx_blit_readl,
63655d7bfe2SMark Cave-Ayland     .write = tcx_blit_writel,
63755d7bfe2SMark Cave-Ayland     .endianness = DEVICE_NATIVE_ENDIAN,
63848e5c7f3SMark Cave-Ayland     .impl = {
63955d7bfe2SMark Cave-Ayland         .min_access_size = 4,
64055d7bfe2SMark Cave-Ayland         .max_access_size = 4,
64155d7bfe2SMark Cave-Ayland     },
64248e5c7f3SMark Cave-Ayland     .valid = {
64348e5c7f3SMark Cave-Ayland         .min_access_size = 4,
64448e5c7f3SMark Cave-Ayland         .max_access_size = 8,
64548e5c7f3SMark Cave-Ayland     },
64655d7bfe2SMark Cave-Ayland };
64755d7bfe2SMark Cave-Ayland 
64855d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_rblit_ops = {
64955d7bfe2SMark Cave-Ayland     .read = tcx_blit_readl,
65055d7bfe2SMark Cave-Ayland     .write = tcx_rblit_writel,
65155d7bfe2SMark Cave-Ayland     .endianness = DEVICE_NATIVE_ENDIAN,
652ae5643ecSPhilippe Mathieu-Daudé     .impl = {
65355d7bfe2SMark Cave-Ayland         .min_access_size = 4,
65455d7bfe2SMark Cave-Ayland         .max_access_size = 4,
65555d7bfe2SMark Cave-Ayland     },
656ae5643ecSPhilippe Mathieu-Daudé     .valid = {
657ae5643ecSPhilippe Mathieu-Daudé         .min_access_size = 4,
658ae5643ecSPhilippe Mathieu-Daudé         .max_access_size = 8,
659ae5643ecSPhilippe Mathieu-Daudé     },
66055d7bfe2SMark Cave-Ayland };
66155d7bfe2SMark Cave-Ayland 
66255d7bfe2SMark Cave-Ayland static void tcx_invalidate_cursor_position(TCXState *s)
66355d7bfe2SMark Cave-Ayland {
66455d7bfe2SMark Cave-Ayland     int ymin, ymax, start, end;
66555d7bfe2SMark Cave-Ayland 
66655d7bfe2SMark Cave-Ayland     /* invalidate only near the cursor */
66755d7bfe2SMark Cave-Ayland     ymin = s->cursy;
66855d7bfe2SMark Cave-Ayland     if (ymin >= s->height) {
66955d7bfe2SMark Cave-Ayland         return;
67055d7bfe2SMark Cave-Ayland     }
67155d7bfe2SMark Cave-Ayland     ymax = MIN(s->height, ymin + 32);
67255d7bfe2SMark Cave-Ayland     start = ymin * 1024;
67355d7bfe2SMark Cave-Ayland     end   = ymax * 1024;
67455d7bfe2SMark Cave-Ayland 
67597394580SMark Cave-Ayland     tcx_set_dirty(s, start, end - start);
67655d7bfe2SMark Cave-Ayland }
67755d7bfe2SMark Cave-Ayland 
67855d7bfe2SMark Cave-Ayland static uint64_t tcx_thc_readl(void *opaque, hwaddr addr,
67955d7bfe2SMark Cave-Ayland                             unsigned size)
68055d7bfe2SMark Cave-Ayland {
68155d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
68255d7bfe2SMark Cave-Ayland     uint64_t val;
68355d7bfe2SMark Cave-Ayland 
68455d7bfe2SMark Cave-Ayland     if (addr == TCX_THC_MISC) {
68555d7bfe2SMark Cave-Ayland         val = s->thcmisc | 0x02000000;
68655d7bfe2SMark Cave-Ayland     } else {
68755d7bfe2SMark Cave-Ayland         val = 0;
68855d7bfe2SMark Cave-Ayland     }
68955d7bfe2SMark Cave-Ayland     return val;
69055d7bfe2SMark Cave-Ayland }
69155d7bfe2SMark Cave-Ayland 
69255d7bfe2SMark Cave-Ayland static void tcx_thc_writel(void *opaque, hwaddr addr,
69355d7bfe2SMark Cave-Ayland                          uint64_t val, unsigned size)
69455d7bfe2SMark Cave-Ayland {
69555d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
69655d7bfe2SMark Cave-Ayland 
69755d7bfe2SMark Cave-Ayland     if (addr == TCX_THC_CURSXY) {
69855d7bfe2SMark Cave-Ayland         tcx_invalidate_cursor_position(s);
69955d7bfe2SMark Cave-Ayland         s->cursx = val >> 16;
70055d7bfe2SMark Cave-Ayland         s->cursy = val;
70155d7bfe2SMark Cave-Ayland         tcx_invalidate_cursor_position(s);
70255d7bfe2SMark Cave-Ayland     } else if (addr >= TCX_THC_CURSMASK && addr < TCX_THC_CURSMASK + 128) {
70355d7bfe2SMark Cave-Ayland         s->cursmask[(addr - TCX_THC_CURSMASK) >> 2] = val;
70455d7bfe2SMark Cave-Ayland         tcx_invalidate_cursor_position(s);
70555d7bfe2SMark Cave-Ayland     } else if (addr >= TCX_THC_CURSBITS && addr < TCX_THC_CURSBITS + 128) {
70655d7bfe2SMark Cave-Ayland         s->cursbits[(addr - TCX_THC_CURSBITS) >> 2] = val;
70755d7bfe2SMark Cave-Ayland         tcx_invalidate_cursor_position(s);
70855d7bfe2SMark Cave-Ayland     } else if (addr == TCX_THC_MISC) {
70955d7bfe2SMark Cave-Ayland         s->thcmisc = val;
71055d7bfe2SMark Cave-Ayland     }
71155d7bfe2SMark Cave-Ayland 
71255d7bfe2SMark Cave-Ayland }
71355d7bfe2SMark Cave-Ayland 
71455d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_thc_ops = {
71555d7bfe2SMark Cave-Ayland     .read = tcx_thc_readl,
71655d7bfe2SMark Cave-Ayland     .write = tcx_thc_writel,
71755d7bfe2SMark Cave-Ayland     .endianness = DEVICE_NATIVE_ENDIAN,
71855d7bfe2SMark Cave-Ayland     .valid = {
71955d7bfe2SMark Cave-Ayland         .min_access_size = 4,
72055d7bfe2SMark Cave-Ayland         .max_access_size = 4,
72155d7bfe2SMark Cave-Ayland     },
72255d7bfe2SMark Cave-Ayland };
72355d7bfe2SMark Cave-Ayland 
72455d7bfe2SMark Cave-Ayland static uint64_t tcx_dummy_readl(void *opaque, hwaddr addr,
72555d7bfe2SMark Cave-Ayland                             unsigned size)
72655d7bfe2SMark Cave-Ayland {
72755d7bfe2SMark Cave-Ayland     return 0;
72855d7bfe2SMark Cave-Ayland }
72955d7bfe2SMark Cave-Ayland 
73055d7bfe2SMark Cave-Ayland static void tcx_dummy_writel(void *opaque, hwaddr addr,
73155d7bfe2SMark Cave-Ayland                          uint64_t val, unsigned size)
73255d7bfe2SMark Cave-Ayland {
73355d7bfe2SMark Cave-Ayland     return;
73455d7bfe2SMark Cave-Ayland }
73555d7bfe2SMark Cave-Ayland 
73655d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_dummy_ops = {
73755d7bfe2SMark Cave-Ayland     .read = tcx_dummy_readl,
73855d7bfe2SMark Cave-Ayland     .write = tcx_dummy_writel,
739d08151bfSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
740d08151bfSAvi Kivity     .valid = {
741d08151bfSAvi Kivity         .min_access_size = 4,
742d08151bfSAvi Kivity         .max_access_size = 4,
743d08151bfSAvi Kivity     },
7448508b89eSblueswir1 };
7458508b89eSblueswir1 
746380cd056SGerd Hoffmann static const GraphicHwOps tcx_ops = {
747380cd056SGerd Hoffmann     .invalidate = tcx_invalidate_display,
748380cd056SGerd Hoffmann     .gfx_update = tcx_update_display,
749380cd056SGerd Hoffmann };
750380cd056SGerd Hoffmann 
751380cd056SGerd Hoffmann static const GraphicHwOps tcx24_ops = {
752380cd056SGerd Hoffmann     .invalidate = tcx24_invalidate_display,
753380cd056SGerd Hoffmann     .gfx_update = tcx24_update_display,
754380cd056SGerd Hoffmann };
755380cd056SGerd Hoffmann 
75601b91ac2SMark Cave-Ayland static void tcx_initfn(Object *obj)
75701b91ac2SMark Cave-Ayland {
75801b91ac2SMark Cave-Ayland     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
75901b91ac2SMark Cave-Ayland     TCXState *s = TCX(obj);
76001b91ac2SMark Cave-Ayland 
76152013bceSPhilippe Mathieu-Daudé     memory_region_init_rom_nomigrate(&s->rom, obj, "tcx.prom",
76252013bceSPhilippe Mathieu-Daudé                                      FCODE_MAX_ROM_SIZE, &error_fatal);
76301b91ac2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->rom);
76401b91ac2SMark Cave-Ayland 
76555d7bfe2SMark Cave-Ayland     /* 2/STIP : Stippler */
766b21de199SThomas Huth     memory_region_init_io(&s->stip, obj, &tcx_stip_ops, s, "tcx.stip",
76755d7bfe2SMark Cave-Ayland                           TCX_STIP_NREGS);
76855d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->stip);
76955d7bfe2SMark Cave-Ayland 
77055d7bfe2SMark Cave-Ayland     /* 3/BLIT : Blitter */
771b21de199SThomas Huth     memory_region_init_io(&s->blit, obj, &tcx_blit_ops, s, "tcx.blit",
77255d7bfe2SMark Cave-Ayland                           TCX_BLIT_NREGS);
77355d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->blit);
77455d7bfe2SMark Cave-Ayland 
77555d7bfe2SMark Cave-Ayland     /* 5/RSTIP : Raw Stippler */
776b21de199SThomas Huth     memory_region_init_io(&s->rstip, obj, &tcx_rstip_ops, s, "tcx.rstip",
77755d7bfe2SMark Cave-Ayland                           TCX_RSTIP_NREGS);
77855d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->rstip);
77955d7bfe2SMark Cave-Ayland 
78055d7bfe2SMark Cave-Ayland     /* 6/RBLIT : Raw Blitter */
781b21de199SThomas Huth     memory_region_init_io(&s->rblit, obj, &tcx_rblit_ops, s, "tcx.rblit",
78255d7bfe2SMark Cave-Ayland                           TCX_RBLIT_NREGS);
78355d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->rblit);
78455d7bfe2SMark Cave-Ayland 
78555d7bfe2SMark Cave-Ayland     /* 7/TEC : ??? */
786b21de199SThomas Huth     memory_region_init_io(&s->tec, obj, &tcx_dummy_ops, s, "tcx.tec",
787b21de199SThomas Huth                           TCX_TEC_NREGS);
78855d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->tec);
78955d7bfe2SMark Cave-Ayland 
79055d7bfe2SMark Cave-Ayland     /* 8/CMAP : DAC */
791b21de199SThomas Huth     memory_region_init_io(&s->dac, obj, &tcx_dac_ops, s, "tcx.dac",
792b21de199SThomas Huth                           TCX_DAC_NREGS);
79301b91ac2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->dac);
79401b91ac2SMark Cave-Ayland 
79555d7bfe2SMark Cave-Ayland     /* 9/THC : Cursor */
796b21de199SThomas Huth     memory_region_init_io(&s->thc, obj, &tcx_thc_ops, s, "tcx.thc",
79755d7bfe2SMark Cave-Ayland                           TCX_THC_NREGS);
79855d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->thc);
79901b91ac2SMark Cave-Ayland 
80055d7bfe2SMark Cave-Ayland     /* 11/DHC : ??? */
801b21de199SThomas Huth     memory_region_init_io(&s->dhc, obj, &tcx_dummy_ops, s, "tcx.dhc",
80255d7bfe2SMark Cave-Ayland                           TCX_DHC_NREGS);
80355d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->dhc);
80455d7bfe2SMark Cave-Ayland 
80555d7bfe2SMark Cave-Ayland     /* 12/ALT : ??? */
806b21de199SThomas Huth     memory_region_init_io(&s->alt, obj, &tcx_dummy_ops, s, "tcx.alt",
80755d7bfe2SMark Cave-Ayland                           TCX_ALT_NREGS);
80855d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->alt);
80901b91ac2SMark Cave-Ayland }
81001b91ac2SMark Cave-Ayland 
811d4ad9decSMark Cave-Ayland static void tcx_realizefn(DeviceState *dev, Error **errp)
812f40070c3SBlue Swirl {
813d4ad9decSMark Cave-Ayland     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
81401774ddbSAndreas Färber     TCXState *s = TCX(dev);
815d08151bfSAvi Kivity     ram_addr_t vram_offset = 0;
816da87dd7bSMark Cave-Ayland     int size, ret;
817dc828ca1Spbrook     uint8_t *vram_base;
818da87dd7bSMark Cave-Ayland     char *fcode_filename;
819dc828ca1Spbrook 
8201cfe48c1SPeter Maydell     memory_region_init_ram_nomigrate(&s->vram_mem, OBJECT(s), "tcx.vram",
821f8ed85acSMarkus Armbruster                            s->vram_size * (1 + 4 + 4), &error_fatal);
822c5705a77SAvi Kivity     vmstate_register_ram_global(&s->vram_mem);
82374259ae5SPaolo Bonzini     memory_region_set_log(&s->vram_mem, true, DIRTY_MEMORY_VGA);
824d08151bfSAvi Kivity     vram_base = memory_region_get_ram_ptr(&s->vram_mem);
825e80cfcfcSbellard 
82655d7bfe2SMark Cave-Ayland     /* 10/ROM : FCode ROM */
827da87dd7bSMark Cave-Ayland     vmstate_register_ram_global(&s->rom);
828da87dd7bSMark Cave-Ayland     fcode_filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, TCX_ROM_FILE);
829da87dd7bSMark Cave-Ayland     if (fcode_filename) {
83074976386SMark Cave-Ayland         ret = load_image_mr(fcode_filename, &s->rom);
8318684e85cSShannon Zhao         g_free(fcode_filename);
832da87dd7bSMark Cave-Ayland         if (ret < 0 || ret > FCODE_MAX_ROM_SIZE) {
8330765691eSMarkus Armbruster             warn_report("tcx: could not load prom '%s'", TCX_ROM_FILE);
834da87dd7bSMark Cave-Ayland         }
835da87dd7bSMark Cave-Ayland     }
836da87dd7bSMark Cave-Ayland 
83755d7bfe2SMark Cave-Ayland     /* 0/DFB8 : 8-bit plane */
838eee0b836Sblueswir1     s->vram = vram_base;
839ee6847d1SGerd Hoffmann     size = s->vram_size;
8403eadad55SPaolo Bonzini     memory_region_init_alias(&s->vram_8bit, OBJECT(s), "tcx.vram.8bit",
841d08151bfSAvi Kivity                              &s->vram_mem, vram_offset, size);
842d4ad9decSMark Cave-Ayland     sysbus_init_mmio(sbd, &s->vram_8bit);
843eee0b836Sblueswir1     vram_offset += size;
844eee0b836Sblueswir1     vram_base += size;
845eee0b836Sblueswir1 
84655d7bfe2SMark Cave-Ayland     /* 1/DFB24 : 24bit plane */
847ee6847d1SGerd Hoffmann     size = s->vram_size * 4;
848eee0b836Sblueswir1     s->vram24 = (uint32_t *)vram_base;
849eee0b836Sblueswir1     s->vram24_offset = vram_offset;
8503eadad55SPaolo Bonzini     memory_region_init_alias(&s->vram_24bit, OBJECT(s), "tcx.vram.24bit",
851d08151bfSAvi Kivity                              &s->vram_mem, vram_offset, size);
852d4ad9decSMark Cave-Ayland     sysbus_init_mmio(sbd, &s->vram_24bit);
853eee0b836Sblueswir1     vram_offset += size;
854eee0b836Sblueswir1     vram_base += size;
855eee0b836Sblueswir1 
85655d7bfe2SMark Cave-Ayland     /* 4/RDFB32 : Raw Framebuffer */
857ee6847d1SGerd Hoffmann     size = s->vram_size * 4;
858eee0b836Sblueswir1     s->cplane = (uint32_t *)vram_base;
859eee0b836Sblueswir1     s->cplane_offset = vram_offset;
8603eadad55SPaolo Bonzini     memory_region_init_alias(&s->vram_cplane, OBJECT(s), "tcx.vram.cplane",
861d08151bfSAvi Kivity                              &s->vram_mem, vram_offset, size);
862d4ad9decSMark Cave-Ayland     sysbus_init_mmio(sbd, &s->vram_cplane);
863f40070c3SBlue Swirl 
86455d7bfe2SMark Cave-Ayland     /* 9/THC24bits : NetBSD writes here even with 8-bit display: dummy */
86555d7bfe2SMark Cave-Ayland     if (s->depth == 8) {
86655d7bfe2SMark Cave-Ayland         memory_region_init_io(&s->thc24, OBJECT(s), &tcx_dummy_ops, s,
86755d7bfe2SMark Cave-Ayland                               "tcx.thc24", TCX_THC_NREGS);
86855d7bfe2SMark Cave-Ayland         sysbus_init_mmio(sbd, &s->thc24);
869eee0b836Sblueswir1     }
870eee0b836Sblueswir1 
87155d7bfe2SMark Cave-Ayland     sysbus_init_irq(sbd, &s->irq);
87255d7bfe2SMark Cave-Ayland 
87355d7bfe2SMark Cave-Ayland     if (s->depth == 8) {
8748e5c952bSPhilippe Mathieu-Daudé         s->con = graphic_console_init(dev, 0, &tcx_ops, s);
87555d7bfe2SMark Cave-Ayland     } else {
8768e5c952bSPhilippe Mathieu-Daudé         s->con = graphic_console_init(dev, 0, &tcx24_ops, s);
87755d7bfe2SMark Cave-Ayland     }
87855d7bfe2SMark Cave-Ayland     s->thcmisc = 0;
87955d7bfe2SMark Cave-Ayland 
880c78f7137SGerd Hoffmann     qemu_console_resize(s->con, s->width, s->height);
881420557e8Sbellard }
882420557e8Sbellard 
883999e12bbSAnthony Liguori static Property tcx_properties[] = {
884c7bcc85dSPaolo Bonzini     DEFINE_PROP_UINT32("vram_size", TCXState, vram_size, -1),
88553dad499SGerd Hoffmann     DEFINE_PROP_UINT16("width",    TCXState, width,     -1),
88653dad499SGerd Hoffmann     DEFINE_PROP_UINT16("height",   TCXState, height,    -1),
88753dad499SGerd Hoffmann     DEFINE_PROP_UINT16("depth",    TCXState, depth,     -1),
88853dad499SGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
889999e12bbSAnthony Liguori };
890999e12bbSAnthony Liguori 
891999e12bbSAnthony Liguori static void tcx_class_init(ObjectClass *klass, void *data)
892999e12bbSAnthony Liguori {
89339bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
894999e12bbSAnthony Liguori 
895d4ad9decSMark Cave-Ayland     dc->realize = tcx_realizefn;
89639bffca2SAnthony Liguori     dc->reset = tcx_reset;
89739bffca2SAnthony Liguori     dc->vmsd = &vmstate_tcx;
8984f67d30bSMarc-André Lureau     device_class_set_props(dc, tcx_properties);
899ee6847d1SGerd Hoffmann }
900999e12bbSAnthony Liguori 
9018c43a6f0SAndreas Färber static const TypeInfo tcx_info = {
90201774ddbSAndreas Färber     .name          = TYPE_TCX,
90339bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
90439bffca2SAnthony Liguori     .instance_size = sizeof(TCXState),
90501b91ac2SMark Cave-Ayland     .instance_init = tcx_initfn,
906999e12bbSAnthony Liguori     .class_init    = tcx_class_init,
907ee6847d1SGerd Hoffmann };
908ee6847d1SGerd Hoffmann 
90983f7d43aSAndreas Färber static void tcx_register_types(void)
910f40070c3SBlue Swirl {
91139bffca2SAnthony Liguori     type_register_static(&tcx_info);
912f40070c3SBlue Swirl }
913f40070c3SBlue Swirl 
91483f7d43aSAndreas Färber type_init(tcx_register_types)
915