1420557e8Sbellard /* 26f7e9aecSbellard * QEMU TCX Frame buffer 3420557e8Sbellard * 46f7e9aecSbellard * Copyright (c) 2003-2005 Fabrice Bellard 5420557e8Sbellard * 6420557e8Sbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 7420557e8Sbellard * of this software and associated documentation files (the "Software"), to deal 8420557e8Sbellard * in the Software without restriction, including without limitation the rights 9420557e8Sbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10420557e8Sbellard * copies of the Software, and to permit persons to whom the Software is 11420557e8Sbellard * furnished to do so, subject to the following conditions: 12420557e8Sbellard * 13420557e8Sbellard * The above copyright notice and this permission notice shall be included in 14420557e8Sbellard * all copies or substantial portions of the Software. 15420557e8Sbellard * 16420557e8Sbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17420557e8Sbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18420557e8Sbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19420557e8Sbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20420557e8Sbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21420557e8Sbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22420557e8Sbellard * THE SOFTWARE. 23420557e8Sbellard */ 24f40070c3SBlue Swirl 25077805faSPaolo Bonzini #include "qemu-common.h" 2628ecbaeeSPaolo Bonzini #include "ui/console.h" 2728ecbaeeSPaolo Bonzini #include "ui/pixel_ops.h" 28da87dd7bSMark Cave-Ayland #include "hw/loader.h" 2983c9f4caSPaolo Bonzini #include "hw/sysbus.h" 30420557e8Sbellard 31da87dd7bSMark Cave-Ayland #define TCX_ROM_FILE "QEMU,tcx.bin" 32da87dd7bSMark Cave-Ayland #define FCODE_MAX_ROM_SIZE 0x10000 33da87dd7bSMark Cave-Ayland 34420557e8Sbellard #define MAXX 1024 35420557e8Sbellard #define MAXY 768 366f7e9aecSbellard #define TCX_DAC_NREGS 16 3755d7bfe2SMark Cave-Ayland #define TCX_THC_NREGS 0x1000 3855d7bfe2SMark Cave-Ayland #define TCX_DHC_NREGS 0x4000 398508b89eSblueswir1 #define TCX_TEC_NREGS 0x1000 4055d7bfe2SMark Cave-Ayland #define TCX_ALT_NREGS 0x8000 4155d7bfe2SMark Cave-Ayland #define TCX_STIP_NREGS 0x800000 4255d7bfe2SMark Cave-Ayland #define TCX_BLIT_NREGS 0x800000 4355d7bfe2SMark Cave-Ayland #define TCX_RSTIP_NREGS 0x800000 4455d7bfe2SMark Cave-Ayland #define TCX_RBLIT_NREGS 0x800000 4555d7bfe2SMark Cave-Ayland 4655d7bfe2SMark Cave-Ayland #define TCX_THC_MISC 0x818 4755d7bfe2SMark Cave-Ayland #define TCX_THC_CURSXY 0x8fc 4855d7bfe2SMark Cave-Ayland #define TCX_THC_CURSMASK 0x900 4955d7bfe2SMark Cave-Ayland #define TCX_THC_CURSBITS 0x980 50420557e8Sbellard 5101774ddbSAndreas Färber #define TYPE_TCX "SUNW,tcx" 5201774ddbSAndreas Färber #define TCX(obj) OBJECT_CHECK(TCXState, (obj), TYPE_TCX) 5301774ddbSAndreas Färber 54420557e8Sbellard typedef struct TCXState { 5501774ddbSAndreas Färber SysBusDevice parent_obj; 5601774ddbSAndreas Färber 57c78f7137SGerd Hoffmann QemuConsole *con; 5855d7bfe2SMark Cave-Ayland qemu_irq irq; 598d5f07faSbellard uint8_t *vram; 60eee0b836Sblueswir1 uint32_t *vram24, *cplane; 61da87dd7bSMark Cave-Ayland hwaddr prom_addr; 62da87dd7bSMark Cave-Ayland MemoryRegion rom; 63d08151bfSAvi Kivity MemoryRegion vram_mem; 64d08151bfSAvi Kivity MemoryRegion vram_8bit; 65d08151bfSAvi Kivity MemoryRegion vram_24bit; 6655d7bfe2SMark Cave-Ayland MemoryRegion stip; 6755d7bfe2SMark Cave-Ayland MemoryRegion blit; 68d08151bfSAvi Kivity MemoryRegion vram_cplane; 6955d7bfe2SMark Cave-Ayland MemoryRegion rstip; 7055d7bfe2SMark Cave-Ayland MemoryRegion rblit; 71d08151bfSAvi Kivity MemoryRegion tec; 7255d7bfe2SMark Cave-Ayland MemoryRegion dac; 7355d7bfe2SMark Cave-Ayland MemoryRegion thc; 7455d7bfe2SMark Cave-Ayland MemoryRegion dhc; 7555d7bfe2SMark Cave-Ayland MemoryRegion alt; 76d08151bfSAvi Kivity MemoryRegion thc24; 7755d7bfe2SMark Cave-Ayland 78d08151bfSAvi Kivity ram_addr_t vram24_offset, cplane_offset; 7955d7bfe2SMark Cave-Ayland uint32_t tmpblit; 80ee6847d1SGerd Hoffmann uint32_t vram_size; 8155d7bfe2SMark Cave-Ayland uint32_t palette[260]; 8255d7bfe2SMark Cave-Ayland uint8_t r[260], g[260], b[260]; 83427a66c3SBlue Swirl uint16_t width, height, depth; 846f7e9aecSbellard uint8_t dac_index, dac_state; 8555d7bfe2SMark Cave-Ayland uint32_t thcmisc; 8655d7bfe2SMark Cave-Ayland uint32_t cursmask[32]; 8755d7bfe2SMark Cave-Ayland uint32_t cursbits[32]; 8855d7bfe2SMark Cave-Ayland uint16_t cursx; 8955d7bfe2SMark Cave-Ayland uint16_t cursy; 90420557e8Sbellard } TCXState; 91420557e8Sbellard 92d3ffcafeSBlue Swirl static void tcx_set_dirty(TCXState *s) 93d3ffcafeSBlue Swirl { 94fd4aa979SBlue Swirl memory_region_set_dirty(&s->vram_mem, 0, MAXX * MAXY); 95d3ffcafeSBlue Swirl } 96d3ffcafeSBlue Swirl 9755d7bfe2SMark Cave-Ayland static inline int tcx24_check_dirty(TCXState *s, ram_addr_t page, 9855d7bfe2SMark Cave-Ayland ram_addr_t page24, ram_addr_t cpage) 99d3ffcafeSBlue Swirl { 10055d7bfe2SMark Cave-Ayland int ret; 10155d7bfe2SMark Cave-Ayland 10255d7bfe2SMark Cave-Ayland ret = memory_region_get_dirty(&s->vram_mem, page, TARGET_PAGE_SIZE, 10355d7bfe2SMark Cave-Ayland DIRTY_MEMORY_VGA); 10455d7bfe2SMark Cave-Ayland ret |= memory_region_get_dirty(&s->vram_mem, page24, TARGET_PAGE_SIZE * 4, 10555d7bfe2SMark Cave-Ayland DIRTY_MEMORY_VGA); 10655d7bfe2SMark Cave-Ayland ret |= memory_region_get_dirty(&s->vram_mem, cpage, TARGET_PAGE_SIZE * 4, 10755d7bfe2SMark Cave-Ayland DIRTY_MEMORY_VGA); 10855d7bfe2SMark Cave-Ayland return ret; 10955d7bfe2SMark Cave-Ayland } 11055d7bfe2SMark Cave-Ayland 11155d7bfe2SMark Cave-Ayland static inline void tcx24_reset_dirty(TCXState *ts, ram_addr_t page_min, 11255d7bfe2SMark Cave-Ayland ram_addr_t page_max, ram_addr_t page24, 11355d7bfe2SMark Cave-Ayland ram_addr_t cpage) 11455d7bfe2SMark Cave-Ayland { 11555d7bfe2SMark Cave-Ayland memory_region_reset_dirty(&ts->vram_mem, 11655d7bfe2SMark Cave-Ayland page_min, 11755d7bfe2SMark Cave-Ayland (page_max - page_min) + TARGET_PAGE_SIZE, 11855d7bfe2SMark Cave-Ayland DIRTY_MEMORY_VGA); 11955d7bfe2SMark Cave-Ayland memory_region_reset_dirty(&ts->vram_mem, 12055d7bfe2SMark Cave-Ayland page24 + page_min * 4, 12155d7bfe2SMark Cave-Ayland (page_max - page_min) * 4 + TARGET_PAGE_SIZE, 12255d7bfe2SMark Cave-Ayland DIRTY_MEMORY_VGA); 12355d7bfe2SMark Cave-Ayland memory_region_reset_dirty(&ts->vram_mem, 12455d7bfe2SMark Cave-Ayland cpage + page_min * 4, 12555d7bfe2SMark Cave-Ayland (page_max - page_min) * 4 + TARGET_PAGE_SIZE, 12655d7bfe2SMark Cave-Ayland DIRTY_MEMORY_VGA); 127d3ffcafeSBlue Swirl } 12895219897Spbrook 12921206a10Sbellard static void update_palette_entries(TCXState *s, int start, int end) 13021206a10Sbellard { 131c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(s->con); 13221206a10Sbellard int i; 133c78f7137SGerd Hoffmann 13421206a10Sbellard for (i = start; i < end; i++) { 135c78f7137SGerd Hoffmann switch (surface_bits_per_pixel(surface)) { 13621206a10Sbellard default: 13721206a10Sbellard case 8: 13821206a10Sbellard s->palette[i] = rgb_to_pixel8(s->r[i], s->g[i], s->b[i]); 13921206a10Sbellard break; 14021206a10Sbellard case 15: 14121206a10Sbellard s->palette[i] = rgb_to_pixel15(s->r[i], s->g[i], s->b[i]); 14221206a10Sbellard break; 14321206a10Sbellard case 16: 14421206a10Sbellard s->palette[i] = rgb_to_pixel16(s->r[i], s->g[i], s->b[i]); 14521206a10Sbellard break; 14621206a10Sbellard case 32: 147c78f7137SGerd Hoffmann if (is_surface_bgr(surface)) { 1487b5d76daSaliguori s->palette[i] = rgb_to_pixel32bgr(s->r[i], s->g[i], s->b[i]); 149c78f7137SGerd Hoffmann } else { 15021206a10Sbellard s->palette[i] = rgb_to_pixel32(s->r[i], s->g[i], s->b[i]); 151c78f7137SGerd Hoffmann } 15221206a10Sbellard break; 15321206a10Sbellard } 15421206a10Sbellard } 155d3ffcafeSBlue Swirl tcx_set_dirty(s); 156d3ffcafeSBlue Swirl } 15721206a10Sbellard 158e80cfcfcSbellard static void tcx_draw_line32(TCXState *s1, uint8_t *d, 159e80cfcfcSbellard const uint8_t *s, int width) 160420557e8Sbellard { 161e80cfcfcSbellard int x; 162e80cfcfcSbellard uint8_t val; 1638bdc2159Sths uint32_t *p = (uint32_t *)d; 164e80cfcfcSbellard 165e80cfcfcSbellard for (x = 0; x < width; x++) { 166e80cfcfcSbellard val = *s++; 1678bdc2159Sths *p++ = s1->palette[val]; 168e80cfcfcSbellard } 169420557e8Sbellard } 170420557e8Sbellard 17121206a10Sbellard static void tcx_draw_line16(TCXState *s1, uint8_t *d, 172e80cfcfcSbellard const uint8_t *s, int width) 173e80cfcfcSbellard { 174e80cfcfcSbellard int x; 175e80cfcfcSbellard uint8_t val; 1768bdc2159Sths uint16_t *p = (uint16_t *)d; 1778d5f07faSbellard 178e80cfcfcSbellard for (x = 0; x < width; x++) { 179e80cfcfcSbellard val = *s++; 1808bdc2159Sths *p++ = s1->palette[val]; 181e80cfcfcSbellard } 182e80cfcfcSbellard } 183e80cfcfcSbellard 184e80cfcfcSbellard static void tcx_draw_line8(TCXState *s1, uint8_t *d, 185e80cfcfcSbellard const uint8_t *s, int width) 186e80cfcfcSbellard { 187e80cfcfcSbellard int x; 188e80cfcfcSbellard uint8_t val; 189e80cfcfcSbellard 190e80cfcfcSbellard for(x = 0; x < width; x++) { 191e80cfcfcSbellard val = *s++; 19221206a10Sbellard *d++ = s1->palette[val]; 193e80cfcfcSbellard } 194e80cfcfcSbellard } 195e80cfcfcSbellard 19655d7bfe2SMark Cave-Ayland static void tcx_draw_cursor32(TCXState *s1, uint8_t *d, 19755d7bfe2SMark Cave-Ayland int y, int width) 19855d7bfe2SMark Cave-Ayland { 19955d7bfe2SMark Cave-Ayland int x, len; 20055d7bfe2SMark Cave-Ayland uint32_t mask, bits; 20155d7bfe2SMark Cave-Ayland uint32_t *p = (uint32_t *)d; 20255d7bfe2SMark Cave-Ayland 20355d7bfe2SMark Cave-Ayland y = y - s1->cursy; 20455d7bfe2SMark Cave-Ayland mask = s1->cursmask[y]; 20555d7bfe2SMark Cave-Ayland bits = s1->cursbits[y]; 20655d7bfe2SMark Cave-Ayland len = MIN(width - s1->cursx, 32); 20755d7bfe2SMark Cave-Ayland p = &p[s1->cursx]; 20855d7bfe2SMark Cave-Ayland for (x = 0; x < len; x++) { 20955d7bfe2SMark Cave-Ayland if (mask & 0x80000000) { 21055d7bfe2SMark Cave-Ayland if (bits & 0x80000000) { 21155d7bfe2SMark Cave-Ayland *p = s1->palette[259]; 21255d7bfe2SMark Cave-Ayland } else { 21355d7bfe2SMark Cave-Ayland *p = s1->palette[258]; 21455d7bfe2SMark Cave-Ayland } 21555d7bfe2SMark Cave-Ayland } 21655d7bfe2SMark Cave-Ayland p++; 21755d7bfe2SMark Cave-Ayland mask <<= 1; 21855d7bfe2SMark Cave-Ayland bits <<= 1; 21955d7bfe2SMark Cave-Ayland } 22055d7bfe2SMark Cave-Ayland } 22155d7bfe2SMark Cave-Ayland 22255d7bfe2SMark Cave-Ayland static void tcx_draw_cursor16(TCXState *s1, uint8_t *d, 22355d7bfe2SMark Cave-Ayland int y, int width) 22455d7bfe2SMark Cave-Ayland { 22555d7bfe2SMark Cave-Ayland int x, len; 22655d7bfe2SMark Cave-Ayland uint32_t mask, bits; 22755d7bfe2SMark Cave-Ayland uint16_t *p = (uint16_t *)d; 22855d7bfe2SMark Cave-Ayland 22955d7bfe2SMark Cave-Ayland y = y - s1->cursy; 23055d7bfe2SMark Cave-Ayland mask = s1->cursmask[y]; 23155d7bfe2SMark Cave-Ayland bits = s1->cursbits[y]; 23255d7bfe2SMark Cave-Ayland len = MIN(width - s1->cursx, 32); 23355d7bfe2SMark Cave-Ayland p = &p[s1->cursx]; 23455d7bfe2SMark Cave-Ayland for (x = 0; x < len; x++) { 23555d7bfe2SMark Cave-Ayland if (mask & 0x80000000) { 23655d7bfe2SMark Cave-Ayland if (bits & 0x80000000) { 23755d7bfe2SMark Cave-Ayland *p = s1->palette[259]; 23855d7bfe2SMark Cave-Ayland } else { 23955d7bfe2SMark Cave-Ayland *p = s1->palette[258]; 24055d7bfe2SMark Cave-Ayland } 24155d7bfe2SMark Cave-Ayland } 24255d7bfe2SMark Cave-Ayland p++; 24355d7bfe2SMark Cave-Ayland mask <<= 1; 24455d7bfe2SMark Cave-Ayland bits <<= 1; 24555d7bfe2SMark Cave-Ayland } 24655d7bfe2SMark Cave-Ayland } 24755d7bfe2SMark Cave-Ayland 24855d7bfe2SMark Cave-Ayland static void tcx_draw_cursor8(TCXState *s1, uint8_t *d, 24955d7bfe2SMark Cave-Ayland int y, int width) 25055d7bfe2SMark Cave-Ayland { 25155d7bfe2SMark Cave-Ayland int x, len; 25255d7bfe2SMark Cave-Ayland uint32_t mask, bits; 25355d7bfe2SMark Cave-Ayland 25455d7bfe2SMark Cave-Ayland y = y - s1->cursy; 25555d7bfe2SMark Cave-Ayland mask = s1->cursmask[y]; 25655d7bfe2SMark Cave-Ayland bits = s1->cursbits[y]; 25755d7bfe2SMark Cave-Ayland len = MIN(width - s1->cursx, 32); 25855d7bfe2SMark Cave-Ayland d = &d[s1->cursx]; 25955d7bfe2SMark Cave-Ayland for (x = 0; x < len; x++) { 26055d7bfe2SMark Cave-Ayland if (mask & 0x80000000) { 26155d7bfe2SMark Cave-Ayland if (bits & 0x80000000) { 26255d7bfe2SMark Cave-Ayland *d = s1->palette[259]; 26355d7bfe2SMark Cave-Ayland } else { 26455d7bfe2SMark Cave-Ayland *d = s1->palette[258]; 26555d7bfe2SMark Cave-Ayland } 26655d7bfe2SMark Cave-Ayland } 26755d7bfe2SMark Cave-Ayland d++; 26855d7bfe2SMark Cave-Ayland mask <<= 1; 26955d7bfe2SMark Cave-Ayland bits <<= 1; 27055d7bfe2SMark Cave-Ayland } 27155d7bfe2SMark Cave-Ayland } 27255d7bfe2SMark Cave-Ayland 273688ea2ebSblueswir1 /* 274688ea2ebSblueswir1 XXX Could be much more optimal: 275688ea2ebSblueswir1 * detect if line/page/whole screen is in 24 bit mode 276688ea2ebSblueswir1 * if destination is also BGR, use memcpy 277688ea2ebSblueswir1 */ 278eee0b836Sblueswir1 static inline void tcx24_draw_line32(TCXState *s1, uint8_t *d, 279eee0b836Sblueswir1 const uint8_t *s, int width, 280eee0b836Sblueswir1 const uint32_t *cplane, 281eee0b836Sblueswir1 const uint32_t *s24) 282eee0b836Sblueswir1 { 283c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(s1->con); 2847b5d76daSaliguori int x, bgr, r, g, b; 285688ea2ebSblueswir1 uint8_t val, *p8; 286eee0b836Sblueswir1 uint32_t *p = (uint32_t *)d; 287eee0b836Sblueswir1 uint32_t dval; 288c78f7137SGerd Hoffmann bgr = is_surface_bgr(surface); 289eee0b836Sblueswir1 for(x = 0; x < width; x++, s++, s24++) { 29055d7bfe2SMark Cave-Ayland if (be32_to_cpu(*cplane) & 0x03000000) { 29155d7bfe2SMark Cave-Ayland /* 24-bit direct, BGR order */ 292688ea2ebSblueswir1 p8 = (uint8_t *)s24; 293688ea2ebSblueswir1 p8++; 294688ea2ebSblueswir1 b = *p8++; 295688ea2ebSblueswir1 g = *p8++; 296f7e683b8SBlue Swirl r = *p8; 2977b5d76daSaliguori if (bgr) 2987b5d76daSaliguori dval = rgb_to_pixel32bgr(r, g, b); 2997b5d76daSaliguori else 300688ea2ebSblueswir1 dval = rgb_to_pixel32(r, g, b); 301eee0b836Sblueswir1 } else { 30255d7bfe2SMark Cave-Ayland /* 8-bit pseudocolor */ 303eee0b836Sblueswir1 val = *s; 304eee0b836Sblueswir1 dval = s1->palette[val]; 305eee0b836Sblueswir1 } 306eee0b836Sblueswir1 *p++ = dval; 30755d7bfe2SMark Cave-Ayland cplane++; 308eee0b836Sblueswir1 } 309eee0b836Sblueswir1 } 310eee0b836Sblueswir1 311e80cfcfcSbellard /* Fixed line length 1024 allows us to do nice tricks not possible on 312e80cfcfcSbellard VGA... */ 31355d7bfe2SMark Cave-Ayland 31495219897Spbrook static void tcx_update_display(void *opaque) 315e80cfcfcSbellard { 316e80cfcfcSbellard TCXState *ts = opaque; 317c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(ts->con); 318c227f099SAnthony Liguori ram_addr_t page, page_min, page_max; 319550be127Sbellard int y, y_start, dd, ds; 320e80cfcfcSbellard uint8_t *d, *s; 321b3ceef24Sblueswir1 void (*f)(TCXState *s1, uint8_t *dst, const uint8_t *src, int width); 32255d7bfe2SMark Cave-Ayland void (*fc)(TCXState *s1, uint8_t *dst, int y, int width); 323e80cfcfcSbellard 324c78f7137SGerd Hoffmann if (surface_bits_per_pixel(surface) == 0) { 325e80cfcfcSbellard return; 326c78f7137SGerd Hoffmann } 327c78f7137SGerd Hoffmann 328d08151bfSAvi Kivity page = 0; 329e80cfcfcSbellard y_start = -1; 330c0c440f3SBlue Swirl page_min = -1; 331550be127Sbellard page_max = 0; 332c78f7137SGerd Hoffmann d = surface_data(surface); 3336f7e9aecSbellard s = ts->vram; 334c78f7137SGerd Hoffmann dd = surface_stride(surface); 335e80cfcfcSbellard ds = 1024; 336e80cfcfcSbellard 337c78f7137SGerd Hoffmann switch (surface_bits_per_pixel(surface)) { 338e80cfcfcSbellard case 32: 339e80cfcfcSbellard f = tcx_draw_line32; 34055d7bfe2SMark Cave-Ayland fc = tcx_draw_cursor32; 341e80cfcfcSbellard break; 34221206a10Sbellard case 15: 34321206a10Sbellard case 16: 34421206a10Sbellard f = tcx_draw_line16; 34555d7bfe2SMark Cave-Ayland fc = tcx_draw_cursor16; 346e80cfcfcSbellard break; 347e80cfcfcSbellard default: 348e80cfcfcSbellard case 8: 349e80cfcfcSbellard f = tcx_draw_line8; 35055d7bfe2SMark Cave-Ayland fc = tcx_draw_cursor8; 351e80cfcfcSbellard break; 352e80cfcfcSbellard case 0: 353e80cfcfcSbellard return; 354e80cfcfcSbellard } 355e80cfcfcSbellard 35655d7bfe2SMark Cave-Ayland for (y = 0; y < ts->height; page += TARGET_PAGE_SIZE) { 357cd7a45c9SBlue Swirl if (memory_region_get_dirty(&ts->vram_mem, page, TARGET_PAGE_SIZE, 358cd7a45c9SBlue Swirl DIRTY_MEMORY_VGA)) { 359e80cfcfcSbellard if (y_start < 0) 360e80cfcfcSbellard y_start = y; 361e80cfcfcSbellard if (page < page_min) 362e80cfcfcSbellard page_min = page; 363e80cfcfcSbellard if (page > page_max) 364e80cfcfcSbellard page_max = page; 36555d7bfe2SMark Cave-Ayland 3666f7e9aecSbellard f(ts, d, s, ts->width); 36755d7bfe2SMark Cave-Ayland if (y >= ts->cursy && y < ts->cursy + 32 && ts->cursx < ts->width) { 36855d7bfe2SMark Cave-Ayland fc(ts, d, y, ts->width); 36955d7bfe2SMark Cave-Ayland } 370e80cfcfcSbellard d += dd; 371e80cfcfcSbellard s += ds; 37255d7bfe2SMark Cave-Ayland y++; 37355d7bfe2SMark Cave-Ayland 3746f7e9aecSbellard f(ts, d, s, ts->width); 37555d7bfe2SMark Cave-Ayland if (y >= ts->cursy && y < ts->cursy + 32 && ts->cursx < ts->width) { 37655d7bfe2SMark Cave-Ayland fc(ts, d, y, ts->width); 37755d7bfe2SMark Cave-Ayland } 378e80cfcfcSbellard d += dd; 379e80cfcfcSbellard s += ds; 38055d7bfe2SMark Cave-Ayland y++; 38155d7bfe2SMark Cave-Ayland 3826f7e9aecSbellard f(ts, d, s, ts->width); 38355d7bfe2SMark Cave-Ayland if (y >= ts->cursy && y < ts->cursy + 32 && ts->cursx < ts->width) { 38455d7bfe2SMark Cave-Ayland fc(ts, d, y, ts->width); 38555d7bfe2SMark Cave-Ayland } 386e80cfcfcSbellard d += dd; 387e80cfcfcSbellard s += ds; 38855d7bfe2SMark Cave-Ayland y++; 38955d7bfe2SMark Cave-Ayland 3906f7e9aecSbellard f(ts, d, s, ts->width); 39155d7bfe2SMark Cave-Ayland if (y >= ts->cursy && y < ts->cursy + 32 && ts->cursx < ts->width) { 39255d7bfe2SMark Cave-Ayland fc(ts, d, y, ts->width); 39355d7bfe2SMark Cave-Ayland } 394e80cfcfcSbellard d += dd; 395e80cfcfcSbellard s += ds; 39655d7bfe2SMark Cave-Ayland y++; 397e80cfcfcSbellard } else { 398e80cfcfcSbellard if (y_start >= 0) { 399e80cfcfcSbellard /* flush to display */ 400c78f7137SGerd Hoffmann dpy_gfx_update(ts->con, 0, y_start, 4016f7e9aecSbellard ts->width, y - y_start); 402e80cfcfcSbellard y_start = -1; 403e80cfcfcSbellard } 404e80cfcfcSbellard d += dd * 4; 405e80cfcfcSbellard s += ds * 4; 40655d7bfe2SMark Cave-Ayland y += 4; 407e80cfcfcSbellard } 408e80cfcfcSbellard } 409e80cfcfcSbellard if (y_start >= 0) { 410e80cfcfcSbellard /* flush to display */ 411c78f7137SGerd Hoffmann dpy_gfx_update(ts->con, 0, y_start, 4126f7e9aecSbellard ts->width, y - y_start); 413e80cfcfcSbellard } 414e80cfcfcSbellard /* reset modified pages */ 415c0c440f3SBlue Swirl if (page_max >= page_min) { 416d08151bfSAvi Kivity memory_region_reset_dirty(&ts->vram_mem, 417f10acc8bSMark Cave-Ayland page_min, 418f10acc8bSMark Cave-Ayland (page_max - page_min) + TARGET_PAGE_SIZE, 419d08151bfSAvi Kivity DIRTY_MEMORY_VGA); 420e80cfcfcSbellard } 421e80cfcfcSbellard } 422e80cfcfcSbellard 423eee0b836Sblueswir1 static void tcx24_update_display(void *opaque) 424eee0b836Sblueswir1 { 425eee0b836Sblueswir1 TCXState *ts = opaque; 426c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(ts->con); 427c227f099SAnthony Liguori ram_addr_t page, page_min, page_max, cpage, page24; 428eee0b836Sblueswir1 int y, y_start, dd, ds; 429eee0b836Sblueswir1 uint8_t *d, *s; 430eee0b836Sblueswir1 uint32_t *cptr, *s24; 431eee0b836Sblueswir1 432c78f7137SGerd Hoffmann if (surface_bits_per_pixel(surface) != 32) { 433eee0b836Sblueswir1 return; 434c78f7137SGerd Hoffmann } 435c78f7137SGerd Hoffmann 436d08151bfSAvi Kivity page = 0; 437eee0b836Sblueswir1 page24 = ts->vram24_offset; 438eee0b836Sblueswir1 cpage = ts->cplane_offset; 439eee0b836Sblueswir1 y_start = -1; 440c0c440f3SBlue Swirl page_min = -1; 441eee0b836Sblueswir1 page_max = 0; 442c78f7137SGerd Hoffmann d = surface_data(surface); 443eee0b836Sblueswir1 s = ts->vram; 444eee0b836Sblueswir1 s24 = ts->vram24; 445eee0b836Sblueswir1 cptr = ts->cplane; 446c78f7137SGerd Hoffmann dd = surface_stride(surface); 447eee0b836Sblueswir1 ds = 1024; 448eee0b836Sblueswir1 44955d7bfe2SMark Cave-Ayland for (y = 0; y < ts->height; page += TARGET_PAGE_SIZE, 450eee0b836Sblueswir1 page24 += TARGET_PAGE_SIZE, cpage += TARGET_PAGE_SIZE) { 45155d7bfe2SMark Cave-Ayland if (tcx24_check_dirty(ts, page, page24, cpage)) { 452eee0b836Sblueswir1 if (y_start < 0) 453eee0b836Sblueswir1 y_start = y; 454eee0b836Sblueswir1 if (page < page_min) 455eee0b836Sblueswir1 page_min = page; 456eee0b836Sblueswir1 if (page > page_max) 457eee0b836Sblueswir1 page_max = page; 458eee0b836Sblueswir1 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24); 45955d7bfe2SMark Cave-Ayland if (y >= ts->cursy && y < ts->cursy+32 && ts->cursx < ts->width) { 46055d7bfe2SMark Cave-Ayland tcx_draw_cursor32(ts, d, y, ts->width); 46155d7bfe2SMark Cave-Ayland } 462eee0b836Sblueswir1 d += dd; 463eee0b836Sblueswir1 s += ds; 464eee0b836Sblueswir1 cptr += ds; 465eee0b836Sblueswir1 s24 += ds; 46655d7bfe2SMark Cave-Ayland y++; 467eee0b836Sblueswir1 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24); 46855d7bfe2SMark Cave-Ayland if (y >= ts->cursy && y < ts->cursy+32 && ts->cursx < ts->width) { 46955d7bfe2SMark Cave-Ayland tcx_draw_cursor32(ts, d, y, ts->width); 47055d7bfe2SMark Cave-Ayland } 471eee0b836Sblueswir1 d += dd; 472eee0b836Sblueswir1 s += ds; 473eee0b836Sblueswir1 cptr += ds; 474eee0b836Sblueswir1 s24 += ds; 47555d7bfe2SMark Cave-Ayland y++; 476eee0b836Sblueswir1 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24); 47755d7bfe2SMark Cave-Ayland if (y >= ts->cursy && y < ts->cursy+32 && ts->cursx < ts->width) { 47855d7bfe2SMark Cave-Ayland tcx_draw_cursor32(ts, d, y, ts->width); 47955d7bfe2SMark Cave-Ayland } 480eee0b836Sblueswir1 d += dd; 481eee0b836Sblueswir1 s += ds; 482eee0b836Sblueswir1 cptr += ds; 483eee0b836Sblueswir1 s24 += ds; 48455d7bfe2SMark Cave-Ayland y++; 485eee0b836Sblueswir1 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24); 48655d7bfe2SMark Cave-Ayland if (y >= ts->cursy && y < ts->cursy+32 && ts->cursx < ts->width) { 48755d7bfe2SMark Cave-Ayland tcx_draw_cursor32(ts, d, y, ts->width); 48855d7bfe2SMark Cave-Ayland } 489eee0b836Sblueswir1 d += dd; 490eee0b836Sblueswir1 s += ds; 491eee0b836Sblueswir1 cptr += ds; 492eee0b836Sblueswir1 s24 += ds; 49355d7bfe2SMark Cave-Ayland y++; 494eee0b836Sblueswir1 } else { 495eee0b836Sblueswir1 if (y_start >= 0) { 496eee0b836Sblueswir1 /* flush to display */ 497c78f7137SGerd Hoffmann dpy_gfx_update(ts->con, 0, y_start, 498eee0b836Sblueswir1 ts->width, y - y_start); 499eee0b836Sblueswir1 y_start = -1; 500eee0b836Sblueswir1 } 501eee0b836Sblueswir1 d += dd * 4; 502eee0b836Sblueswir1 s += ds * 4; 503eee0b836Sblueswir1 cptr += ds * 4; 504eee0b836Sblueswir1 s24 += ds * 4; 50555d7bfe2SMark Cave-Ayland y += 4; 506eee0b836Sblueswir1 } 507eee0b836Sblueswir1 } 508eee0b836Sblueswir1 if (y_start >= 0) { 509eee0b836Sblueswir1 /* flush to display */ 510c78f7137SGerd Hoffmann dpy_gfx_update(ts->con, 0, y_start, 511eee0b836Sblueswir1 ts->width, y - y_start); 512eee0b836Sblueswir1 } 513eee0b836Sblueswir1 /* reset modified pages */ 514c0c440f3SBlue Swirl if (page_max >= page_min) { 51555d7bfe2SMark Cave-Ayland tcx24_reset_dirty(ts, page_min, page_max, page24, cpage); 516eee0b836Sblueswir1 } 517eee0b836Sblueswir1 } 518eee0b836Sblueswir1 51995219897Spbrook static void tcx_invalidate_display(void *opaque) 520420557e8Sbellard { 521420557e8Sbellard TCXState *s = opaque; 522420557e8Sbellard 523d3ffcafeSBlue Swirl tcx_set_dirty(s); 524c78f7137SGerd Hoffmann qemu_console_resize(s->con, s->width, s->height); 525e80cfcfcSbellard } 526e80cfcfcSbellard 527eee0b836Sblueswir1 static void tcx24_invalidate_display(void *opaque) 528eee0b836Sblueswir1 { 529eee0b836Sblueswir1 TCXState *s = opaque; 530eee0b836Sblueswir1 531d3ffcafeSBlue Swirl tcx_set_dirty(s); 532c78f7137SGerd Hoffmann qemu_console_resize(s->con, s->width, s->height); 533eee0b836Sblueswir1 } 534eee0b836Sblueswir1 535e59fb374SJuan Quintela static int vmstate_tcx_post_load(void *opaque, int version_id) 536e80cfcfcSbellard { 537e80cfcfcSbellard TCXState *s = opaque; 538e80cfcfcSbellard 53921206a10Sbellard update_palette_entries(s, 0, 256); 540d3ffcafeSBlue Swirl tcx_set_dirty(s); 541420557e8Sbellard return 0; 542420557e8Sbellard } 543420557e8Sbellard 544c0c41a4bSBlue Swirl static const VMStateDescription vmstate_tcx = { 545c0c41a4bSBlue Swirl .name ="tcx", 546c0c41a4bSBlue Swirl .version_id = 4, 547c0c41a4bSBlue Swirl .minimum_version_id = 4, 548752ff2faSJuan Quintela .post_load = vmstate_tcx_post_load, 549c0c41a4bSBlue Swirl .fields = (VMStateField[]) { 550c0c41a4bSBlue Swirl VMSTATE_UINT16(height, TCXState), 551c0c41a4bSBlue Swirl VMSTATE_UINT16(width, TCXState), 552c0c41a4bSBlue Swirl VMSTATE_UINT16(depth, TCXState), 553c0c41a4bSBlue Swirl VMSTATE_BUFFER(r, TCXState), 554c0c41a4bSBlue Swirl VMSTATE_BUFFER(g, TCXState), 555c0c41a4bSBlue Swirl VMSTATE_BUFFER(b, TCXState), 556c0c41a4bSBlue Swirl VMSTATE_UINT8(dac_index, TCXState), 557c0c41a4bSBlue Swirl VMSTATE_UINT8(dac_state, TCXState), 558c0c41a4bSBlue Swirl VMSTATE_END_OF_LIST() 559c0c41a4bSBlue Swirl } 560c0c41a4bSBlue Swirl }; 561c0c41a4bSBlue Swirl 5627f23f812SMichael S. Tsirkin static void tcx_reset(DeviceState *d) 563420557e8Sbellard { 56401774ddbSAndreas Färber TCXState *s = TCX(d); 565420557e8Sbellard 566e80cfcfcSbellard /* Initialize palette */ 56755d7bfe2SMark Cave-Ayland memset(s->r, 0, 260); 56855d7bfe2SMark Cave-Ayland memset(s->g, 0, 260); 56955d7bfe2SMark Cave-Ayland memset(s->b, 0, 260); 570e80cfcfcSbellard s->r[255] = s->g[255] = s->b[255] = 255; 57155d7bfe2SMark Cave-Ayland s->r[256] = s->g[256] = s->b[256] = 255; 57255d7bfe2SMark Cave-Ayland s->r[258] = s->g[258] = s->b[258] = 255; 57355d7bfe2SMark Cave-Ayland update_palette_entries(s, 0, 260); 574e80cfcfcSbellard memset(s->vram, 0, MAXX*MAXY); 575d08151bfSAvi Kivity memory_region_reset_dirty(&s->vram_mem, 0, MAXX * MAXY * (1 + 4 + 4), 576d08151bfSAvi Kivity DIRTY_MEMORY_VGA); 5776f7e9aecSbellard s->dac_index = 0; 5786f7e9aecSbellard s->dac_state = 0; 57955d7bfe2SMark Cave-Ayland s->cursx = 0xf000; /* Put cursor off screen */ 58055d7bfe2SMark Cave-Ayland s->cursy = 0xf000; 581420557e8Sbellard } 582420557e8Sbellard 583a8170e5eSAvi Kivity static uint64_t tcx_dac_readl(void *opaque, hwaddr addr, 584d08151bfSAvi Kivity unsigned size) 5856f7e9aecSbellard { 58655d7bfe2SMark Cave-Ayland TCXState *s = opaque; 58755d7bfe2SMark Cave-Ayland uint32_t val = 0; 58855d7bfe2SMark Cave-Ayland 58955d7bfe2SMark Cave-Ayland switch (s->dac_state) { 59055d7bfe2SMark Cave-Ayland case 0: 59155d7bfe2SMark Cave-Ayland val = s->r[s->dac_index] << 24; 59255d7bfe2SMark Cave-Ayland s->dac_state++; 59355d7bfe2SMark Cave-Ayland break; 59455d7bfe2SMark Cave-Ayland case 1: 59555d7bfe2SMark Cave-Ayland val = s->g[s->dac_index] << 24; 59655d7bfe2SMark Cave-Ayland s->dac_state++; 59755d7bfe2SMark Cave-Ayland break; 59855d7bfe2SMark Cave-Ayland case 2: 59955d7bfe2SMark Cave-Ayland val = s->b[s->dac_index] << 24; 60055d7bfe2SMark Cave-Ayland s->dac_index = (s->dac_index + 1) & 0xff; /* Index autoincrement */ 60155d7bfe2SMark Cave-Ayland default: 60255d7bfe2SMark Cave-Ayland s->dac_state = 0; 60355d7bfe2SMark Cave-Ayland break; 60455d7bfe2SMark Cave-Ayland } 60555d7bfe2SMark Cave-Ayland 60655d7bfe2SMark Cave-Ayland return val; 6076f7e9aecSbellard } 6086f7e9aecSbellard 609a8170e5eSAvi Kivity static void tcx_dac_writel(void *opaque, hwaddr addr, uint64_t val, 610d08151bfSAvi Kivity unsigned size) 6116f7e9aecSbellard { 6126f7e9aecSbellard TCXState *s = opaque; 61355d7bfe2SMark Cave-Ayland unsigned index; 6146f7e9aecSbellard 615e64d7d59Sblueswir1 switch (addr) { 61655d7bfe2SMark Cave-Ayland case 0: /* Address */ 6176f7e9aecSbellard s->dac_index = val >> 24; 6186f7e9aecSbellard s->dac_state = 0; 6196f7e9aecSbellard break; 62055d7bfe2SMark Cave-Ayland case 4: /* Pixel colours */ 62155d7bfe2SMark Cave-Ayland case 12: /* Overlay (cursor) colours */ 62255d7bfe2SMark Cave-Ayland if (addr & 8) { 62355d7bfe2SMark Cave-Ayland index = (s->dac_index & 3) + 256; 62455d7bfe2SMark Cave-Ayland } else { 62555d7bfe2SMark Cave-Ayland index = s->dac_index; 62655d7bfe2SMark Cave-Ayland } 6276f7e9aecSbellard switch (s->dac_state) { 6286f7e9aecSbellard case 0: 62955d7bfe2SMark Cave-Ayland s->r[index] = val >> 24; 63055d7bfe2SMark Cave-Ayland update_palette_entries(s, index, index + 1); 6316f7e9aecSbellard s->dac_state++; 6326f7e9aecSbellard break; 6336f7e9aecSbellard case 1: 63455d7bfe2SMark Cave-Ayland s->g[index] = val >> 24; 63555d7bfe2SMark Cave-Ayland update_palette_entries(s, index, index + 1); 6366f7e9aecSbellard s->dac_state++; 6376f7e9aecSbellard break; 6386f7e9aecSbellard case 2: 63955d7bfe2SMark Cave-Ayland s->b[index] = val >> 24; 64055d7bfe2SMark Cave-Ayland update_palette_entries(s, index, index + 1); 64155d7bfe2SMark Cave-Ayland s->dac_index = (s->dac_index + 1) & 0xff; /* Index autoincrement */ 6426f7e9aecSbellard default: 6436f7e9aecSbellard s->dac_state = 0; 6446f7e9aecSbellard break; 6456f7e9aecSbellard } 6466f7e9aecSbellard break; 64755d7bfe2SMark Cave-Ayland default: /* Control registers */ 6486f7e9aecSbellard break; 6496f7e9aecSbellard } 6506f7e9aecSbellard } 6516f7e9aecSbellard 652d08151bfSAvi Kivity static const MemoryRegionOps tcx_dac_ops = { 653d08151bfSAvi Kivity .read = tcx_dac_readl, 654d08151bfSAvi Kivity .write = tcx_dac_writel, 655d08151bfSAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 656d08151bfSAvi Kivity .valid = { 657d08151bfSAvi Kivity .min_access_size = 4, 658d08151bfSAvi Kivity .max_access_size = 4, 659d08151bfSAvi Kivity }, 6606f7e9aecSbellard }; 6616f7e9aecSbellard 66255d7bfe2SMark Cave-Ayland static uint64_t tcx_stip_readl(void *opaque, hwaddr addr, 663d08151bfSAvi Kivity unsigned size) 6648508b89eSblueswir1 { 6658508b89eSblueswir1 return 0; 6668508b89eSblueswir1 } 6678508b89eSblueswir1 66855d7bfe2SMark Cave-Ayland static void tcx_stip_writel(void *opaque, hwaddr addr, 669d08151bfSAvi Kivity uint64_t val, unsigned size) 6708508b89eSblueswir1 { 67155d7bfe2SMark Cave-Ayland TCXState *s = opaque; 67255d7bfe2SMark Cave-Ayland int i; 67355d7bfe2SMark Cave-Ayland uint32_t col; 67455d7bfe2SMark Cave-Ayland 67555d7bfe2SMark Cave-Ayland if (!(addr & 4)) { 67655d7bfe2SMark Cave-Ayland s->tmpblit = val; 67755d7bfe2SMark Cave-Ayland } else { 67855d7bfe2SMark Cave-Ayland addr = (addr >> 3) & 0xfffff; 67955d7bfe2SMark Cave-Ayland col = cpu_to_be32(s->tmpblit); 68055d7bfe2SMark Cave-Ayland if (s->depth == 24) { 68155d7bfe2SMark Cave-Ayland for (i = 0; i < 32; i++) { 68255d7bfe2SMark Cave-Ayland if (val & 0x80000000) { 68355d7bfe2SMark Cave-Ayland s->vram[addr + i] = s->tmpblit; 68455d7bfe2SMark Cave-Ayland s->vram24[addr + i] = col; 68555d7bfe2SMark Cave-Ayland } 68655d7bfe2SMark Cave-Ayland val <<= 1; 68755d7bfe2SMark Cave-Ayland } 68855d7bfe2SMark Cave-Ayland } else { 68955d7bfe2SMark Cave-Ayland for (i = 0; i < 32; i++) { 69055d7bfe2SMark Cave-Ayland if (val & 0x80000000) { 69155d7bfe2SMark Cave-Ayland s->vram[addr + i] = s->tmpblit; 69255d7bfe2SMark Cave-Ayland } 69355d7bfe2SMark Cave-Ayland val <<= 1; 69455d7bfe2SMark Cave-Ayland } 69555d7bfe2SMark Cave-Ayland } 69655d7bfe2SMark Cave-Ayland memory_region_set_dirty(&s->vram_mem, addr, 32); 69755d7bfe2SMark Cave-Ayland } 6988508b89eSblueswir1 } 6998508b89eSblueswir1 70055d7bfe2SMark Cave-Ayland static void tcx_rstip_writel(void *opaque, hwaddr addr, 70155d7bfe2SMark Cave-Ayland uint64_t val, unsigned size) 70255d7bfe2SMark Cave-Ayland { 70355d7bfe2SMark Cave-Ayland TCXState *s = opaque; 70455d7bfe2SMark Cave-Ayland int i; 70555d7bfe2SMark Cave-Ayland uint32_t col; 70655d7bfe2SMark Cave-Ayland 70755d7bfe2SMark Cave-Ayland if (!(addr & 4)) { 70855d7bfe2SMark Cave-Ayland s->tmpblit = val; 70955d7bfe2SMark Cave-Ayland } else { 71055d7bfe2SMark Cave-Ayland addr = (addr >> 3) & 0xfffff; 71155d7bfe2SMark Cave-Ayland col = cpu_to_be32(s->tmpblit); 71255d7bfe2SMark Cave-Ayland if (s->depth == 24) { 71355d7bfe2SMark Cave-Ayland for (i = 0; i < 32; i++) { 71455d7bfe2SMark Cave-Ayland if (val & 0x80000000) { 71555d7bfe2SMark Cave-Ayland s->vram[addr + i] = s->tmpblit; 71655d7bfe2SMark Cave-Ayland s->vram24[addr + i] = col; 71755d7bfe2SMark Cave-Ayland s->cplane[addr + i] = col; 71855d7bfe2SMark Cave-Ayland } 71955d7bfe2SMark Cave-Ayland val <<= 1; 72055d7bfe2SMark Cave-Ayland } 72155d7bfe2SMark Cave-Ayland } else { 72255d7bfe2SMark Cave-Ayland for (i = 0; i < 32; i++) { 72355d7bfe2SMark Cave-Ayland if (val & 0x80000000) { 72455d7bfe2SMark Cave-Ayland s->vram[addr + i] = s->tmpblit; 72555d7bfe2SMark Cave-Ayland } 72655d7bfe2SMark Cave-Ayland val <<= 1; 72755d7bfe2SMark Cave-Ayland } 72855d7bfe2SMark Cave-Ayland } 72955d7bfe2SMark Cave-Ayland memory_region_set_dirty(&s->vram_mem, addr, 32); 73055d7bfe2SMark Cave-Ayland } 73155d7bfe2SMark Cave-Ayland } 73255d7bfe2SMark Cave-Ayland 73355d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_stip_ops = { 73455d7bfe2SMark Cave-Ayland .read = tcx_stip_readl, 73555d7bfe2SMark Cave-Ayland .write = tcx_stip_writel, 73655d7bfe2SMark Cave-Ayland .endianness = DEVICE_NATIVE_ENDIAN, 73755d7bfe2SMark Cave-Ayland .valid = { 73855d7bfe2SMark Cave-Ayland .min_access_size = 4, 73955d7bfe2SMark Cave-Ayland .max_access_size = 4, 74055d7bfe2SMark Cave-Ayland }, 74155d7bfe2SMark Cave-Ayland }; 74255d7bfe2SMark Cave-Ayland 74355d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_rstip_ops = { 74455d7bfe2SMark Cave-Ayland .read = tcx_stip_readl, 74555d7bfe2SMark Cave-Ayland .write = tcx_rstip_writel, 74655d7bfe2SMark Cave-Ayland .endianness = DEVICE_NATIVE_ENDIAN, 74755d7bfe2SMark Cave-Ayland .valid = { 74855d7bfe2SMark Cave-Ayland .min_access_size = 4, 74955d7bfe2SMark Cave-Ayland .max_access_size = 4, 75055d7bfe2SMark Cave-Ayland }, 75155d7bfe2SMark Cave-Ayland }; 75255d7bfe2SMark Cave-Ayland 75355d7bfe2SMark Cave-Ayland static uint64_t tcx_blit_readl(void *opaque, hwaddr addr, 75455d7bfe2SMark Cave-Ayland unsigned size) 75555d7bfe2SMark Cave-Ayland { 75655d7bfe2SMark Cave-Ayland return 0; 75755d7bfe2SMark Cave-Ayland } 75855d7bfe2SMark Cave-Ayland 75955d7bfe2SMark Cave-Ayland static void tcx_blit_writel(void *opaque, hwaddr addr, 76055d7bfe2SMark Cave-Ayland uint64_t val, unsigned size) 76155d7bfe2SMark Cave-Ayland { 76255d7bfe2SMark Cave-Ayland TCXState *s = opaque; 76355d7bfe2SMark Cave-Ayland uint32_t adsr, len; 76455d7bfe2SMark Cave-Ayland int i; 76555d7bfe2SMark Cave-Ayland 76655d7bfe2SMark Cave-Ayland if (!(addr & 4)) { 76755d7bfe2SMark Cave-Ayland s->tmpblit = val; 76855d7bfe2SMark Cave-Ayland } else { 76955d7bfe2SMark Cave-Ayland addr = (addr >> 3) & 0xfffff; 77055d7bfe2SMark Cave-Ayland adsr = val & 0xffffff; 77155d7bfe2SMark Cave-Ayland len = ((val >> 24) & 0x1f) + 1; 77255d7bfe2SMark Cave-Ayland if (adsr == 0xffffff) { 77355d7bfe2SMark Cave-Ayland memset(&s->vram[addr], s->tmpblit, len); 77455d7bfe2SMark Cave-Ayland if (s->depth == 24) { 77555d7bfe2SMark Cave-Ayland val = s->tmpblit & 0xffffff; 77655d7bfe2SMark Cave-Ayland val = cpu_to_be32(val); 77755d7bfe2SMark Cave-Ayland for (i = 0; i < len; i++) { 77855d7bfe2SMark Cave-Ayland s->vram24[addr + i] = val; 77955d7bfe2SMark Cave-Ayland } 78055d7bfe2SMark Cave-Ayland } 78155d7bfe2SMark Cave-Ayland } else { 78255d7bfe2SMark Cave-Ayland memcpy(&s->vram[addr], &s->vram[adsr], len); 78355d7bfe2SMark Cave-Ayland if (s->depth == 24) { 78455d7bfe2SMark Cave-Ayland memcpy(&s->vram24[addr], &s->vram24[adsr], len * 4); 78555d7bfe2SMark Cave-Ayland } 78655d7bfe2SMark Cave-Ayland } 78755d7bfe2SMark Cave-Ayland memory_region_set_dirty(&s->vram_mem, addr, len); 78855d7bfe2SMark Cave-Ayland } 78955d7bfe2SMark Cave-Ayland } 79055d7bfe2SMark Cave-Ayland 79155d7bfe2SMark Cave-Ayland static void tcx_rblit_writel(void *opaque, hwaddr addr, 79255d7bfe2SMark Cave-Ayland uint64_t val, unsigned size) 79355d7bfe2SMark Cave-Ayland { 79455d7bfe2SMark Cave-Ayland TCXState *s = opaque; 79555d7bfe2SMark Cave-Ayland uint32_t adsr, len; 79655d7bfe2SMark Cave-Ayland int i; 79755d7bfe2SMark Cave-Ayland 79855d7bfe2SMark Cave-Ayland if (!(addr & 4)) { 79955d7bfe2SMark Cave-Ayland s->tmpblit = val; 80055d7bfe2SMark Cave-Ayland } else { 80155d7bfe2SMark Cave-Ayland addr = (addr >> 3) & 0xfffff; 80255d7bfe2SMark Cave-Ayland adsr = val & 0xffffff; 80355d7bfe2SMark Cave-Ayland len = ((val >> 24) & 0x1f) + 1; 80455d7bfe2SMark Cave-Ayland if (adsr == 0xffffff) { 80555d7bfe2SMark Cave-Ayland memset(&s->vram[addr], s->tmpblit, len); 80655d7bfe2SMark Cave-Ayland if (s->depth == 24) { 80755d7bfe2SMark Cave-Ayland val = s->tmpblit & 0xffffff; 80855d7bfe2SMark Cave-Ayland val = cpu_to_be32(val); 80955d7bfe2SMark Cave-Ayland for (i = 0; i < len; i++) { 81055d7bfe2SMark Cave-Ayland s->vram24[addr + i] = val; 81155d7bfe2SMark Cave-Ayland s->cplane[addr + i] = val; 81255d7bfe2SMark Cave-Ayland } 81355d7bfe2SMark Cave-Ayland } 81455d7bfe2SMark Cave-Ayland } else { 81555d7bfe2SMark Cave-Ayland memcpy(&s->vram[addr], &s->vram[adsr], len); 81655d7bfe2SMark Cave-Ayland if (s->depth == 24) { 81755d7bfe2SMark Cave-Ayland memcpy(&s->vram24[addr], &s->vram24[adsr], len * 4); 81855d7bfe2SMark Cave-Ayland memcpy(&s->cplane[addr], &s->cplane[adsr], len * 4); 81955d7bfe2SMark Cave-Ayland } 82055d7bfe2SMark Cave-Ayland } 82155d7bfe2SMark Cave-Ayland memory_region_set_dirty(&s->vram_mem, addr, len); 82255d7bfe2SMark Cave-Ayland } 82355d7bfe2SMark Cave-Ayland } 82455d7bfe2SMark Cave-Ayland 82555d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_blit_ops = { 82655d7bfe2SMark Cave-Ayland .read = tcx_blit_readl, 82755d7bfe2SMark Cave-Ayland .write = tcx_blit_writel, 82855d7bfe2SMark Cave-Ayland .endianness = DEVICE_NATIVE_ENDIAN, 82955d7bfe2SMark Cave-Ayland .valid = { 83055d7bfe2SMark Cave-Ayland .min_access_size = 4, 83155d7bfe2SMark Cave-Ayland .max_access_size = 4, 83255d7bfe2SMark Cave-Ayland }, 83355d7bfe2SMark Cave-Ayland }; 83455d7bfe2SMark Cave-Ayland 83555d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_rblit_ops = { 83655d7bfe2SMark Cave-Ayland .read = tcx_blit_readl, 83755d7bfe2SMark Cave-Ayland .write = tcx_rblit_writel, 83855d7bfe2SMark Cave-Ayland .endianness = DEVICE_NATIVE_ENDIAN, 83955d7bfe2SMark Cave-Ayland .valid = { 84055d7bfe2SMark Cave-Ayland .min_access_size = 4, 84155d7bfe2SMark Cave-Ayland .max_access_size = 4, 84255d7bfe2SMark Cave-Ayland }, 84355d7bfe2SMark Cave-Ayland }; 84455d7bfe2SMark Cave-Ayland 84555d7bfe2SMark Cave-Ayland static void tcx_invalidate_cursor_position(TCXState *s) 84655d7bfe2SMark Cave-Ayland { 84755d7bfe2SMark Cave-Ayland int ymin, ymax, start, end; 84855d7bfe2SMark Cave-Ayland 84955d7bfe2SMark Cave-Ayland /* invalidate only near the cursor */ 85055d7bfe2SMark Cave-Ayland ymin = s->cursy; 85155d7bfe2SMark Cave-Ayland if (ymin >= s->height) { 85255d7bfe2SMark Cave-Ayland return; 85355d7bfe2SMark Cave-Ayland } 85455d7bfe2SMark Cave-Ayland ymax = MIN(s->height, ymin + 32); 85555d7bfe2SMark Cave-Ayland start = ymin * 1024; 85655d7bfe2SMark Cave-Ayland end = ymax * 1024; 85755d7bfe2SMark Cave-Ayland 85855d7bfe2SMark Cave-Ayland memory_region_set_dirty(&s->vram_mem, start, end-start); 85955d7bfe2SMark Cave-Ayland } 86055d7bfe2SMark Cave-Ayland 86155d7bfe2SMark Cave-Ayland static uint64_t tcx_thc_readl(void *opaque, hwaddr addr, 86255d7bfe2SMark Cave-Ayland unsigned size) 86355d7bfe2SMark Cave-Ayland { 86455d7bfe2SMark Cave-Ayland TCXState *s = opaque; 86555d7bfe2SMark Cave-Ayland uint64_t val; 86655d7bfe2SMark Cave-Ayland 86755d7bfe2SMark Cave-Ayland if (addr == TCX_THC_MISC) { 86855d7bfe2SMark Cave-Ayland val = s->thcmisc | 0x02000000; 86955d7bfe2SMark Cave-Ayland } else { 87055d7bfe2SMark Cave-Ayland val = 0; 87155d7bfe2SMark Cave-Ayland } 87255d7bfe2SMark Cave-Ayland return val; 87355d7bfe2SMark Cave-Ayland } 87455d7bfe2SMark Cave-Ayland 87555d7bfe2SMark Cave-Ayland static void tcx_thc_writel(void *opaque, hwaddr addr, 87655d7bfe2SMark Cave-Ayland uint64_t val, unsigned size) 87755d7bfe2SMark Cave-Ayland { 87855d7bfe2SMark Cave-Ayland TCXState *s = opaque; 87955d7bfe2SMark Cave-Ayland 88055d7bfe2SMark Cave-Ayland if (addr == TCX_THC_CURSXY) { 88155d7bfe2SMark Cave-Ayland tcx_invalidate_cursor_position(s); 88255d7bfe2SMark Cave-Ayland s->cursx = val >> 16; 88355d7bfe2SMark Cave-Ayland s->cursy = val; 88455d7bfe2SMark Cave-Ayland tcx_invalidate_cursor_position(s); 88555d7bfe2SMark Cave-Ayland } else if (addr >= TCX_THC_CURSMASK && addr < TCX_THC_CURSMASK + 128) { 88655d7bfe2SMark Cave-Ayland s->cursmask[(addr - TCX_THC_CURSMASK) >> 2] = val; 88755d7bfe2SMark Cave-Ayland tcx_invalidate_cursor_position(s); 88855d7bfe2SMark Cave-Ayland } else if (addr >= TCX_THC_CURSBITS && addr < TCX_THC_CURSBITS + 128) { 88955d7bfe2SMark Cave-Ayland s->cursbits[(addr - TCX_THC_CURSBITS) >> 2] = val; 89055d7bfe2SMark Cave-Ayland tcx_invalidate_cursor_position(s); 89155d7bfe2SMark Cave-Ayland } else if (addr == TCX_THC_MISC) { 89255d7bfe2SMark Cave-Ayland s->thcmisc = val; 89355d7bfe2SMark Cave-Ayland } 89455d7bfe2SMark Cave-Ayland 89555d7bfe2SMark Cave-Ayland } 89655d7bfe2SMark Cave-Ayland 89755d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_thc_ops = { 89855d7bfe2SMark Cave-Ayland .read = tcx_thc_readl, 89955d7bfe2SMark Cave-Ayland .write = tcx_thc_writel, 90055d7bfe2SMark Cave-Ayland .endianness = DEVICE_NATIVE_ENDIAN, 90155d7bfe2SMark Cave-Ayland .valid = { 90255d7bfe2SMark Cave-Ayland .min_access_size = 4, 90355d7bfe2SMark Cave-Ayland .max_access_size = 4, 90455d7bfe2SMark Cave-Ayland }, 90555d7bfe2SMark Cave-Ayland }; 90655d7bfe2SMark Cave-Ayland 90755d7bfe2SMark Cave-Ayland static uint64_t tcx_dummy_readl(void *opaque, hwaddr addr, 90855d7bfe2SMark Cave-Ayland unsigned size) 90955d7bfe2SMark Cave-Ayland { 91055d7bfe2SMark Cave-Ayland return 0; 91155d7bfe2SMark Cave-Ayland } 91255d7bfe2SMark Cave-Ayland 91355d7bfe2SMark Cave-Ayland static void tcx_dummy_writel(void *opaque, hwaddr addr, 91455d7bfe2SMark Cave-Ayland uint64_t val, unsigned size) 91555d7bfe2SMark Cave-Ayland { 91655d7bfe2SMark Cave-Ayland return; 91755d7bfe2SMark Cave-Ayland } 91855d7bfe2SMark Cave-Ayland 91955d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_dummy_ops = { 92055d7bfe2SMark Cave-Ayland .read = tcx_dummy_readl, 92155d7bfe2SMark Cave-Ayland .write = tcx_dummy_writel, 922d08151bfSAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 923d08151bfSAvi Kivity .valid = { 924d08151bfSAvi Kivity .min_access_size = 4, 925d08151bfSAvi Kivity .max_access_size = 4, 926d08151bfSAvi Kivity }, 9278508b89eSblueswir1 }; 9288508b89eSblueswir1 929380cd056SGerd Hoffmann static const GraphicHwOps tcx_ops = { 930380cd056SGerd Hoffmann .invalidate = tcx_invalidate_display, 931380cd056SGerd Hoffmann .gfx_update = tcx_update_display, 932380cd056SGerd Hoffmann }; 933380cd056SGerd Hoffmann 934380cd056SGerd Hoffmann static const GraphicHwOps tcx24_ops = { 935380cd056SGerd Hoffmann .invalidate = tcx24_invalidate_display, 936380cd056SGerd Hoffmann .gfx_update = tcx24_update_display, 937380cd056SGerd Hoffmann }; 938380cd056SGerd Hoffmann 93901b91ac2SMark Cave-Ayland static void tcx_initfn(Object *obj) 94001b91ac2SMark Cave-Ayland { 94101b91ac2SMark Cave-Ayland SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 94201b91ac2SMark Cave-Ayland TCXState *s = TCX(obj); 94301b91ac2SMark Cave-Ayland 94449946538SHu Tao memory_region_init_ram(&s->rom, NULL, "tcx.prom", FCODE_MAX_ROM_SIZE, 94549946538SHu Tao &error_abort); 94601b91ac2SMark Cave-Ayland memory_region_set_readonly(&s->rom, true); 94701b91ac2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->rom); 94801b91ac2SMark Cave-Ayland 94955d7bfe2SMark Cave-Ayland /* 2/STIP : Stippler */ 95055d7bfe2SMark Cave-Ayland memory_region_init_io(&s->stip, OBJECT(s), &tcx_stip_ops, s, "tcx.stip", 95155d7bfe2SMark Cave-Ayland TCX_STIP_NREGS); 95255d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->stip); 95355d7bfe2SMark Cave-Ayland 95455d7bfe2SMark Cave-Ayland /* 3/BLIT : Blitter */ 95555d7bfe2SMark Cave-Ayland memory_region_init_io(&s->blit, OBJECT(s), &tcx_blit_ops, s, "tcx.blit", 95655d7bfe2SMark Cave-Ayland TCX_BLIT_NREGS); 95755d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->blit); 95855d7bfe2SMark Cave-Ayland 95955d7bfe2SMark Cave-Ayland /* 5/RSTIP : Raw Stippler */ 96055d7bfe2SMark Cave-Ayland memory_region_init_io(&s->rstip, OBJECT(s), &tcx_rstip_ops, s, "tcx.rstip", 96155d7bfe2SMark Cave-Ayland TCX_RSTIP_NREGS); 96255d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->rstip); 96355d7bfe2SMark Cave-Ayland 96455d7bfe2SMark Cave-Ayland /* 6/RBLIT : Raw Blitter */ 96555d7bfe2SMark Cave-Ayland memory_region_init_io(&s->rblit, OBJECT(s), &tcx_rblit_ops, s, "tcx.rblit", 96655d7bfe2SMark Cave-Ayland TCX_RBLIT_NREGS); 96755d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->rblit); 96855d7bfe2SMark Cave-Ayland 96955d7bfe2SMark Cave-Ayland /* 7/TEC : ??? */ 97055d7bfe2SMark Cave-Ayland memory_region_init_io(&s->tec, OBJECT(s), &tcx_dummy_ops, s, 97155d7bfe2SMark Cave-Ayland "tcx.tec", TCX_TEC_NREGS); 97255d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->tec); 97355d7bfe2SMark Cave-Ayland 97455d7bfe2SMark Cave-Ayland /* 8/CMAP : DAC */ 97501b91ac2SMark Cave-Ayland memory_region_init_io(&s->dac, OBJECT(s), &tcx_dac_ops, s, 97601b91ac2SMark Cave-Ayland "tcx.dac", TCX_DAC_NREGS); 97701b91ac2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->dac); 97801b91ac2SMark Cave-Ayland 97955d7bfe2SMark Cave-Ayland /* 9/THC : Cursor */ 98055d7bfe2SMark Cave-Ayland memory_region_init_io(&s->thc, OBJECT(s), &tcx_thc_ops, s, "tcx.thc", 98155d7bfe2SMark Cave-Ayland TCX_THC_NREGS); 98255d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->thc); 98301b91ac2SMark Cave-Ayland 98455d7bfe2SMark Cave-Ayland /* 11/DHC : ??? */ 98555d7bfe2SMark Cave-Ayland memory_region_init_io(&s->dhc, OBJECT(s), &tcx_dummy_ops, s, "tcx.dhc", 98655d7bfe2SMark Cave-Ayland TCX_DHC_NREGS); 98755d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->dhc); 98855d7bfe2SMark Cave-Ayland 98955d7bfe2SMark Cave-Ayland /* 12/ALT : ??? */ 99055d7bfe2SMark Cave-Ayland memory_region_init_io(&s->alt, OBJECT(s), &tcx_dummy_ops, s, "tcx.alt", 99155d7bfe2SMark Cave-Ayland TCX_ALT_NREGS); 99255d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->alt); 99301b91ac2SMark Cave-Ayland 99401b91ac2SMark Cave-Ayland return; 99501b91ac2SMark Cave-Ayland } 99601b91ac2SMark Cave-Ayland 997d4ad9decSMark Cave-Ayland static void tcx_realizefn(DeviceState *dev, Error **errp) 998f40070c3SBlue Swirl { 999d4ad9decSMark Cave-Ayland SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 100001774ddbSAndreas Färber TCXState *s = TCX(dev); 1001d08151bfSAvi Kivity ram_addr_t vram_offset = 0; 1002da87dd7bSMark Cave-Ayland int size, ret; 1003dc828ca1Spbrook uint8_t *vram_base; 1004da87dd7bSMark Cave-Ayland char *fcode_filename; 1005dc828ca1Spbrook 10063eadad55SPaolo Bonzini memory_region_init_ram(&s->vram_mem, OBJECT(s), "tcx.vram", 100749946538SHu Tao s->vram_size * (1 + 4 + 4), &error_abort); 1008c5705a77SAvi Kivity vmstate_register_ram_global(&s->vram_mem); 1009*74259ae5SPaolo Bonzini memory_region_set_log(&s->vram_mem, true, DIRTY_MEMORY_VGA); 1010d08151bfSAvi Kivity vram_base = memory_region_get_ram_ptr(&s->vram_mem); 1011e80cfcfcSbellard 101255d7bfe2SMark Cave-Ayland /* 10/ROM : FCode ROM */ 1013da87dd7bSMark Cave-Ayland vmstate_register_ram_global(&s->rom); 1014da87dd7bSMark Cave-Ayland fcode_filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, TCX_ROM_FILE); 1015da87dd7bSMark Cave-Ayland if (fcode_filename) { 1016da87dd7bSMark Cave-Ayland ret = load_image_targphys(fcode_filename, s->prom_addr, 1017da87dd7bSMark Cave-Ayland FCODE_MAX_ROM_SIZE); 1018da87dd7bSMark Cave-Ayland if (ret < 0 || ret > FCODE_MAX_ROM_SIZE) { 1019d4ad9decSMark Cave-Ayland error_report("tcx: could not load prom '%s'", TCX_ROM_FILE); 1020da87dd7bSMark Cave-Ayland } 1021da87dd7bSMark Cave-Ayland } 1022da87dd7bSMark Cave-Ayland 102355d7bfe2SMark Cave-Ayland /* 0/DFB8 : 8-bit plane */ 1024eee0b836Sblueswir1 s->vram = vram_base; 1025ee6847d1SGerd Hoffmann size = s->vram_size; 10263eadad55SPaolo Bonzini memory_region_init_alias(&s->vram_8bit, OBJECT(s), "tcx.vram.8bit", 1027d08151bfSAvi Kivity &s->vram_mem, vram_offset, size); 1028d4ad9decSMark Cave-Ayland sysbus_init_mmio(sbd, &s->vram_8bit); 1029eee0b836Sblueswir1 vram_offset += size; 1030eee0b836Sblueswir1 vram_base += size; 1031eee0b836Sblueswir1 103255d7bfe2SMark Cave-Ayland /* 1/DFB24 : 24bit plane */ 1033ee6847d1SGerd Hoffmann size = s->vram_size * 4; 1034eee0b836Sblueswir1 s->vram24 = (uint32_t *)vram_base; 1035eee0b836Sblueswir1 s->vram24_offset = vram_offset; 10363eadad55SPaolo Bonzini memory_region_init_alias(&s->vram_24bit, OBJECT(s), "tcx.vram.24bit", 1037d08151bfSAvi Kivity &s->vram_mem, vram_offset, size); 1038d4ad9decSMark Cave-Ayland sysbus_init_mmio(sbd, &s->vram_24bit); 1039eee0b836Sblueswir1 vram_offset += size; 1040eee0b836Sblueswir1 vram_base += size; 1041eee0b836Sblueswir1 104255d7bfe2SMark Cave-Ayland /* 4/RDFB32 : Raw Framebuffer */ 1043ee6847d1SGerd Hoffmann size = s->vram_size * 4; 1044eee0b836Sblueswir1 s->cplane = (uint32_t *)vram_base; 1045eee0b836Sblueswir1 s->cplane_offset = vram_offset; 10463eadad55SPaolo Bonzini memory_region_init_alias(&s->vram_cplane, OBJECT(s), "tcx.vram.cplane", 1047d08151bfSAvi Kivity &s->vram_mem, vram_offset, size); 1048d4ad9decSMark Cave-Ayland sysbus_init_mmio(sbd, &s->vram_cplane); 1049f40070c3SBlue Swirl 105055d7bfe2SMark Cave-Ayland /* 9/THC24bits : NetBSD writes here even with 8-bit display: dummy */ 105155d7bfe2SMark Cave-Ayland if (s->depth == 8) { 105255d7bfe2SMark Cave-Ayland memory_region_init_io(&s->thc24, OBJECT(s), &tcx_dummy_ops, s, 105355d7bfe2SMark Cave-Ayland "tcx.thc24", TCX_THC_NREGS); 105455d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->thc24); 1055eee0b836Sblueswir1 } 1056eee0b836Sblueswir1 105755d7bfe2SMark Cave-Ayland sysbus_init_irq(sbd, &s->irq); 105855d7bfe2SMark Cave-Ayland 105955d7bfe2SMark Cave-Ayland if (s->depth == 8) { 106055d7bfe2SMark Cave-Ayland s->con = graphic_console_init(DEVICE(dev), 0, &tcx_ops, s); 106155d7bfe2SMark Cave-Ayland } else { 106255d7bfe2SMark Cave-Ayland s->con = graphic_console_init(DEVICE(dev), 0, &tcx24_ops, s); 106355d7bfe2SMark Cave-Ayland } 106455d7bfe2SMark Cave-Ayland s->thcmisc = 0; 106555d7bfe2SMark Cave-Ayland 1066c78f7137SGerd Hoffmann qemu_console_resize(s->con, s->width, s->height); 1067420557e8Sbellard } 1068420557e8Sbellard 1069999e12bbSAnthony Liguori static Property tcx_properties[] = { 1070c7bcc85dSPaolo Bonzini DEFINE_PROP_UINT32("vram_size", TCXState, vram_size, -1), 107153dad499SGerd Hoffmann DEFINE_PROP_UINT16("width", TCXState, width, -1), 107253dad499SGerd Hoffmann DEFINE_PROP_UINT16("height", TCXState, height, -1), 107353dad499SGerd Hoffmann DEFINE_PROP_UINT16("depth", TCXState, depth, -1), 1074c7bcc85dSPaolo Bonzini DEFINE_PROP_UINT64("prom_addr", TCXState, prom_addr, -1), 107553dad499SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 1076999e12bbSAnthony Liguori }; 1077999e12bbSAnthony Liguori 1078999e12bbSAnthony Liguori static void tcx_class_init(ObjectClass *klass, void *data) 1079999e12bbSAnthony Liguori { 108039bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 1081999e12bbSAnthony Liguori 1082d4ad9decSMark Cave-Ayland dc->realize = tcx_realizefn; 108339bffca2SAnthony Liguori dc->reset = tcx_reset; 108439bffca2SAnthony Liguori dc->vmsd = &vmstate_tcx; 108539bffca2SAnthony Liguori dc->props = tcx_properties; 1086ee6847d1SGerd Hoffmann } 1087999e12bbSAnthony Liguori 10888c43a6f0SAndreas Färber static const TypeInfo tcx_info = { 108901774ddbSAndreas Färber .name = TYPE_TCX, 109039bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 109139bffca2SAnthony Liguori .instance_size = sizeof(TCXState), 109201b91ac2SMark Cave-Ayland .instance_init = tcx_initfn, 1093999e12bbSAnthony Liguori .class_init = tcx_class_init, 1094ee6847d1SGerd Hoffmann }; 1095ee6847d1SGerd Hoffmann 109683f7d43aSAndreas Färber static void tcx_register_types(void) 1097f40070c3SBlue Swirl { 109839bffca2SAnthony Liguori type_register_static(&tcx_info); 1099f40070c3SBlue Swirl } 1100f40070c3SBlue Swirl 110183f7d43aSAndreas Färber type_init(tcx_register_types) 1102