1420557e8Sbellard /* 26f7e9aecSbellard * QEMU TCX Frame buffer 3420557e8Sbellard * 46f7e9aecSbellard * Copyright (c) 2003-2005 Fabrice Bellard 5420557e8Sbellard * 6420557e8Sbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 7420557e8Sbellard * of this software and associated documentation files (the "Software"), to deal 8420557e8Sbellard * in the Software without restriction, including without limitation the rights 9420557e8Sbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10420557e8Sbellard * copies of the Software, and to permit persons to whom the Software is 11420557e8Sbellard * furnished to do so, subject to the following conditions: 12420557e8Sbellard * 13420557e8Sbellard * The above copyright notice and this permission notice shall be included in 14420557e8Sbellard * all copies or substantial portions of the Software. 15420557e8Sbellard * 16420557e8Sbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17420557e8Sbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18420557e8Sbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19420557e8Sbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20420557e8Sbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21420557e8Sbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22420557e8Sbellard * THE SOFTWARE. 23420557e8Sbellard */ 24f40070c3SBlue Swirl 2547df5154SPeter Maydell #include "qemu/osdep.h" 26a8d25326SMarkus Armbruster #include "qemu-common.h" 27da34e65cSMarkus Armbruster #include "qapi/error.h" 2828ecbaeeSPaolo Bonzini #include "ui/console.h" 2928ecbaeeSPaolo Bonzini #include "ui/pixel_ops.h" 30da87dd7bSMark Cave-Ayland #include "hw/loader.h" 31a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 3283c9f4caSPaolo Bonzini #include "hw/sysbus.h" 33d6454270SMarkus Armbruster #include "migration/vmstate.h" 34d49b6836SMarkus Armbruster #include "qemu/error-report.h" 350b8fa32fSMarkus Armbruster #include "qemu/module.h" 36420557e8Sbellard 37da87dd7bSMark Cave-Ayland #define TCX_ROM_FILE "QEMU,tcx.bin" 38da87dd7bSMark Cave-Ayland #define FCODE_MAX_ROM_SIZE 0x10000 39da87dd7bSMark Cave-Ayland 40420557e8Sbellard #define MAXX 1024 41420557e8Sbellard #define MAXY 768 426f7e9aecSbellard #define TCX_DAC_NREGS 16 4355d7bfe2SMark Cave-Ayland #define TCX_THC_NREGS 0x1000 4455d7bfe2SMark Cave-Ayland #define TCX_DHC_NREGS 0x4000 458508b89eSblueswir1 #define TCX_TEC_NREGS 0x1000 4655d7bfe2SMark Cave-Ayland #define TCX_ALT_NREGS 0x8000 4755d7bfe2SMark Cave-Ayland #define TCX_STIP_NREGS 0x800000 4855d7bfe2SMark Cave-Ayland #define TCX_BLIT_NREGS 0x800000 4955d7bfe2SMark Cave-Ayland #define TCX_RSTIP_NREGS 0x800000 5055d7bfe2SMark Cave-Ayland #define TCX_RBLIT_NREGS 0x800000 5155d7bfe2SMark Cave-Ayland 5255d7bfe2SMark Cave-Ayland #define TCX_THC_MISC 0x818 5355d7bfe2SMark Cave-Ayland #define TCX_THC_CURSXY 0x8fc 5455d7bfe2SMark Cave-Ayland #define TCX_THC_CURSMASK 0x900 5555d7bfe2SMark Cave-Ayland #define TCX_THC_CURSBITS 0x980 56420557e8Sbellard 5701774ddbSAndreas Färber #define TYPE_TCX "SUNW,tcx" 5801774ddbSAndreas Färber #define TCX(obj) OBJECT_CHECK(TCXState, (obj), TYPE_TCX) 5901774ddbSAndreas Färber 60420557e8Sbellard typedef struct TCXState { 6101774ddbSAndreas Färber SysBusDevice parent_obj; 6201774ddbSAndreas Färber 63c78f7137SGerd Hoffmann QemuConsole *con; 6455d7bfe2SMark Cave-Ayland qemu_irq irq; 658d5f07faSbellard uint8_t *vram; 66eee0b836Sblueswir1 uint32_t *vram24, *cplane; 67da87dd7bSMark Cave-Ayland hwaddr prom_addr; 68da87dd7bSMark Cave-Ayland MemoryRegion rom; 69d08151bfSAvi Kivity MemoryRegion vram_mem; 70d08151bfSAvi Kivity MemoryRegion vram_8bit; 71d08151bfSAvi Kivity MemoryRegion vram_24bit; 7255d7bfe2SMark Cave-Ayland MemoryRegion stip; 7355d7bfe2SMark Cave-Ayland MemoryRegion blit; 74d08151bfSAvi Kivity MemoryRegion vram_cplane; 7555d7bfe2SMark Cave-Ayland MemoryRegion rstip; 7655d7bfe2SMark Cave-Ayland MemoryRegion rblit; 77d08151bfSAvi Kivity MemoryRegion tec; 7855d7bfe2SMark Cave-Ayland MemoryRegion dac; 7955d7bfe2SMark Cave-Ayland MemoryRegion thc; 8055d7bfe2SMark Cave-Ayland MemoryRegion dhc; 8155d7bfe2SMark Cave-Ayland MemoryRegion alt; 82d08151bfSAvi Kivity MemoryRegion thc24; 8355d7bfe2SMark Cave-Ayland 84d08151bfSAvi Kivity ram_addr_t vram24_offset, cplane_offset; 8555d7bfe2SMark Cave-Ayland uint32_t tmpblit; 86ee6847d1SGerd Hoffmann uint32_t vram_size; 8755d7bfe2SMark Cave-Ayland uint32_t palette[260]; 8855d7bfe2SMark Cave-Ayland uint8_t r[260], g[260], b[260]; 89427a66c3SBlue Swirl uint16_t width, height, depth; 906f7e9aecSbellard uint8_t dac_index, dac_state; 9155d7bfe2SMark Cave-Ayland uint32_t thcmisc; 9255d7bfe2SMark Cave-Ayland uint32_t cursmask[32]; 9355d7bfe2SMark Cave-Ayland uint32_t cursbits[32]; 9455d7bfe2SMark Cave-Ayland uint16_t cursx; 9555d7bfe2SMark Cave-Ayland uint16_t cursy; 96420557e8Sbellard } TCXState; 97420557e8Sbellard 989800b3c2SMark Cave-Ayland static void tcx_set_dirty(TCXState *s, ram_addr_t addr, int len) 99d3ffcafeSBlue Swirl { 1009800b3c2SMark Cave-Ayland memory_region_set_dirty(&s->vram_mem, addr, len); 1014b865c28SMark Cave-Ayland 1024b865c28SMark Cave-Ayland if (s->depth == 24) { 1034b865c28SMark Cave-Ayland memory_region_set_dirty(&s->vram_mem, s->vram24_offset + addr * 4, 1044b865c28SMark Cave-Ayland len * 4); 1054b865c28SMark Cave-Ayland memory_region_set_dirty(&s->vram_mem, s->cplane_offset + addr * 4, 1064b865c28SMark Cave-Ayland len * 4); 1074b865c28SMark Cave-Ayland } 108d3ffcafeSBlue Swirl } 109d3ffcafeSBlue Swirl 1102dd285b5SMark Cave-Ayland static int tcx_check_dirty(TCXState *s, DirtyBitmapSnapshot *snap, 1112dd285b5SMark Cave-Ayland ram_addr_t addr, int len) 112d3ffcafeSBlue Swirl { 11355d7bfe2SMark Cave-Ayland int ret; 11455d7bfe2SMark Cave-Ayland 1152dd285b5SMark Cave-Ayland ret = memory_region_snapshot_get_dirty(&s->vram_mem, snap, addr, len); 116427ee02bSMark Cave-Ayland 117427ee02bSMark Cave-Ayland if (s->depth == 24) { 1182dd285b5SMark Cave-Ayland ret |= memory_region_snapshot_get_dirty(&s->vram_mem, snap, 1192dd285b5SMark Cave-Ayland s->vram24_offset + addr * 4, len * 4); 1202dd285b5SMark Cave-Ayland ret |= memory_region_snapshot_get_dirty(&s->vram_mem, snap, 1212dd285b5SMark Cave-Ayland s->cplane_offset + addr * 4, len * 4); 122427ee02bSMark Cave-Ayland } 123427ee02bSMark Cave-Ayland 12455d7bfe2SMark Cave-Ayland return ret; 12555d7bfe2SMark Cave-Ayland } 12655d7bfe2SMark Cave-Ayland 12721206a10Sbellard static void update_palette_entries(TCXState *s, int start, int end) 12821206a10Sbellard { 129c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(s->con); 13021206a10Sbellard int i; 131c78f7137SGerd Hoffmann 13221206a10Sbellard for (i = start; i < end; i++) { 133c78f7137SGerd Hoffmann if (is_surface_bgr(surface)) { 1347b5d76daSaliguori s->palette[i] = rgb_to_pixel32bgr(s->r[i], s->g[i], s->b[i]); 135c78f7137SGerd Hoffmann } else { 13621206a10Sbellard s->palette[i] = rgb_to_pixel32(s->r[i], s->g[i], s->b[i]); 137c78f7137SGerd Hoffmann } 13821206a10Sbellard } 1399800b3c2SMark Cave-Ayland tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem)); 140d3ffcafeSBlue Swirl } 14121206a10Sbellard 142e80cfcfcSbellard static void tcx_draw_line32(TCXState *s1, uint8_t *d, 143e80cfcfcSbellard const uint8_t *s, int width) 144420557e8Sbellard { 145e80cfcfcSbellard int x; 146e80cfcfcSbellard uint8_t val; 1478bdc2159Sths uint32_t *p = (uint32_t *)d; 148e80cfcfcSbellard 149e80cfcfcSbellard for (x = 0; x < width; x++) { 150e80cfcfcSbellard val = *s++; 1518bdc2159Sths *p++ = s1->palette[val]; 152e80cfcfcSbellard } 153420557e8Sbellard } 154420557e8Sbellard 15555d7bfe2SMark Cave-Ayland static void tcx_draw_cursor32(TCXState *s1, uint8_t *d, 15655d7bfe2SMark Cave-Ayland int y, int width) 15755d7bfe2SMark Cave-Ayland { 15855d7bfe2SMark Cave-Ayland int x, len; 15955d7bfe2SMark Cave-Ayland uint32_t mask, bits; 16055d7bfe2SMark Cave-Ayland uint32_t *p = (uint32_t *)d; 16155d7bfe2SMark Cave-Ayland 16255d7bfe2SMark Cave-Ayland y = y - s1->cursy; 16355d7bfe2SMark Cave-Ayland mask = s1->cursmask[y]; 16455d7bfe2SMark Cave-Ayland bits = s1->cursbits[y]; 16555d7bfe2SMark Cave-Ayland len = MIN(width - s1->cursx, 32); 16655d7bfe2SMark Cave-Ayland p = &p[s1->cursx]; 16755d7bfe2SMark Cave-Ayland for (x = 0; x < len; x++) { 16855d7bfe2SMark Cave-Ayland if (mask & 0x80000000) { 16955d7bfe2SMark Cave-Ayland if (bits & 0x80000000) { 17055d7bfe2SMark Cave-Ayland *p = s1->palette[259]; 17155d7bfe2SMark Cave-Ayland } else { 17255d7bfe2SMark Cave-Ayland *p = s1->palette[258]; 17355d7bfe2SMark Cave-Ayland } 17455d7bfe2SMark Cave-Ayland } 17555d7bfe2SMark Cave-Ayland p++; 17655d7bfe2SMark Cave-Ayland mask <<= 1; 17755d7bfe2SMark Cave-Ayland bits <<= 1; 17855d7bfe2SMark Cave-Ayland } 17955d7bfe2SMark Cave-Ayland } 18055d7bfe2SMark Cave-Ayland 181688ea2ebSblueswir1 /* 182688ea2ebSblueswir1 XXX Could be much more optimal: 183688ea2ebSblueswir1 * detect if line/page/whole screen is in 24 bit mode 184688ea2ebSblueswir1 * if destination is also BGR, use memcpy 185688ea2ebSblueswir1 */ 186eee0b836Sblueswir1 static inline void tcx24_draw_line32(TCXState *s1, uint8_t *d, 187eee0b836Sblueswir1 const uint8_t *s, int width, 188eee0b836Sblueswir1 const uint32_t *cplane, 189eee0b836Sblueswir1 const uint32_t *s24) 190eee0b836Sblueswir1 { 191c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(s1->con); 1927b5d76daSaliguori int x, bgr, r, g, b; 193688ea2ebSblueswir1 uint8_t val, *p8; 194eee0b836Sblueswir1 uint32_t *p = (uint32_t *)d; 195eee0b836Sblueswir1 uint32_t dval; 196c78f7137SGerd Hoffmann bgr = is_surface_bgr(surface); 197eee0b836Sblueswir1 for(x = 0; x < width; x++, s++, s24++) { 19855d7bfe2SMark Cave-Ayland if (be32_to_cpu(*cplane) & 0x03000000) { 19955d7bfe2SMark Cave-Ayland /* 24-bit direct, BGR order */ 200688ea2ebSblueswir1 p8 = (uint8_t *)s24; 201688ea2ebSblueswir1 p8++; 202688ea2ebSblueswir1 b = *p8++; 203688ea2ebSblueswir1 g = *p8++; 204f7e683b8SBlue Swirl r = *p8; 2057b5d76daSaliguori if (bgr) 2067b5d76daSaliguori dval = rgb_to_pixel32bgr(r, g, b); 2077b5d76daSaliguori else 208688ea2ebSblueswir1 dval = rgb_to_pixel32(r, g, b); 209eee0b836Sblueswir1 } else { 21055d7bfe2SMark Cave-Ayland /* 8-bit pseudocolor */ 211eee0b836Sblueswir1 val = *s; 212eee0b836Sblueswir1 dval = s1->palette[val]; 213eee0b836Sblueswir1 } 214eee0b836Sblueswir1 *p++ = dval; 21555d7bfe2SMark Cave-Ayland cplane++; 216eee0b836Sblueswir1 } 217eee0b836Sblueswir1 } 218eee0b836Sblueswir1 219e80cfcfcSbellard /* Fixed line length 1024 allows us to do nice tricks not possible on 220e80cfcfcSbellard VGA... */ 22155d7bfe2SMark Cave-Ayland 22295219897Spbrook static void tcx_update_display(void *opaque) 223e80cfcfcSbellard { 224e80cfcfcSbellard TCXState *ts = opaque; 225c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(ts->con); 2262dd285b5SMark Cave-Ayland ram_addr_t page; 2272dd285b5SMark Cave-Ayland DirtyBitmapSnapshot *snap = NULL; 228550be127Sbellard int y, y_start, dd, ds; 229e80cfcfcSbellard uint8_t *d, *s; 230e80cfcfcSbellard 231ee72bed0SMark Cave-Ayland if (surface_bits_per_pixel(surface) != 32) { 232e80cfcfcSbellard return; 233c78f7137SGerd Hoffmann } 234c78f7137SGerd Hoffmann 235d08151bfSAvi Kivity page = 0; 236e80cfcfcSbellard y_start = -1; 237c78f7137SGerd Hoffmann d = surface_data(surface); 2386f7e9aecSbellard s = ts->vram; 239c78f7137SGerd Hoffmann dd = surface_stride(surface); 240e80cfcfcSbellard ds = 1024; 241e80cfcfcSbellard 2422dd285b5SMark Cave-Ayland snap = memory_region_snapshot_and_clear_dirty(&ts->vram_mem, 0x0, 2432dd285b5SMark Cave-Ayland memory_region_size(&ts->vram_mem), 2442dd285b5SMark Cave-Ayland DIRTY_MEMORY_VGA); 2452dd285b5SMark Cave-Ayland 2460a97c6c4SMark Cave-Ayland for (y = 0; y < ts->height; y++, page += ds) { 2472dd285b5SMark Cave-Ayland if (tcx_check_dirty(ts, snap, page, ds)) { 248e80cfcfcSbellard if (y_start < 0) 249e80cfcfcSbellard y_start = y; 25055d7bfe2SMark Cave-Ayland 251ee72bed0SMark Cave-Ayland tcx_draw_line32(ts, d, s, ts->width); 25255d7bfe2SMark Cave-Ayland if (y >= ts->cursy && y < ts->cursy + 32 && ts->cursx < ts->width) { 253ee72bed0SMark Cave-Ayland tcx_draw_cursor32(ts, d, y, ts->width); 25455d7bfe2SMark Cave-Ayland } 255e80cfcfcSbellard } else { 256e80cfcfcSbellard if (y_start >= 0) { 257e80cfcfcSbellard /* flush to display */ 258c78f7137SGerd Hoffmann dpy_gfx_update(ts->con, 0, y_start, 2596f7e9aecSbellard ts->width, y - y_start); 260e80cfcfcSbellard y_start = -1; 261e80cfcfcSbellard } 262e80cfcfcSbellard } 2630a97c6c4SMark Cave-Ayland s += ds; 2640a97c6c4SMark Cave-Ayland d += dd; 265e80cfcfcSbellard } 266e80cfcfcSbellard if (y_start >= 0) { 267e80cfcfcSbellard /* flush to display */ 268c78f7137SGerd Hoffmann dpy_gfx_update(ts->con, 0, y_start, 2696f7e9aecSbellard ts->width, y - y_start); 270e80cfcfcSbellard } 2712dd285b5SMark Cave-Ayland g_free(snap); 272e80cfcfcSbellard } 273e80cfcfcSbellard 274eee0b836Sblueswir1 static void tcx24_update_display(void *opaque) 275eee0b836Sblueswir1 { 276eee0b836Sblueswir1 TCXState *ts = opaque; 277c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(ts->con); 2782dd285b5SMark Cave-Ayland ram_addr_t page; 2792dd285b5SMark Cave-Ayland DirtyBitmapSnapshot *snap = NULL; 280eee0b836Sblueswir1 int y, y_start, dd, ds; 281eee0b836Sblueswir1 uint8_t *d, *s; 282eee0b836Sblueswir1 uint32_t *cptr, *s24; 283eee0b836Sblueswir1 284c78f7137SGerd Hoffmann if (surface_bits_per_pixel(surface) != 32) { 285eee0b836Sblueswir1 return; 286c78f7137SGerd Hoffmann } 287c78f7137SGerd Hoffmann 288d08151bfSAvi Kivity page = 0; 289eee0b836Sblueswir1 y_start = -1; 290c78f7137SGerd Hoffmann d = surface_data(surface); 291eee0b836Sblueswir1 s = ts->vram; 292eee0b836Sblueswir1 s24 = ts->vram24; 293eee0b836Sblueswir1 cptr = ts->cplane; 294c78f7137SGerd Hoffmann dd = surface_stride(surface); 295eee0b836Sblueswir1 ds = 1024; 296eee0b836Sblueswir1 2972dd285b5SMark Cave-Ayland snap = memory_region_snapshot_and_clear_dirty(&ts->vram_mem, 0x0, 2982dd285b5SMark Cave-Ayland memory_region_size(&ts->vram_mem), 2992dd285b5SMark Cave-Ayland DIRTY_MEMORY_VGA); 3002dd285b5SMark Cave-Ayland 301d18e1012SMark Cave-Ayland for (y = 0; y < ts->height; y++, page += ds) { 3022dd285b5SMark Cave-Ayland if (tcx_check_dirty(ts, snap, page, ds)) { 303eee0b836Sblueswir1 if (y_start < 0) 304eee0b836Sblueswir1 y_start = y; 3052dd285b5SMark Cave-Ayland 306eee0b836Sblueswir1 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24); 30755d7bfe2SMark Cave-Ayland if (y >= ts->cursy && y < ts->cursy+32 && ts->cursx < ts->width) { 30855d7bfe2SMark Cave-Ayland tcx_draw_cursor32(ts, d, y, ts->width); 30955d7bfe2SMark Cave-Ayland } 310eee0b836Sblueswir1 } else { 311eee0b836Sblueswir1 if (y_start >= 0) { 312eee0b836Sblueswir1 /* flush to display */ 313c78f7137SGerd Hoffmann dpy_gfx_update(ts->con, 0, y_start, 314eee0b836Sblueswir1 ts->width, y - y_start); 315eee0b836Sblueswir1 y_start = -1; 316eee0b836Sblueswir1 } 317eee0b836Sblueswir1 } 318d18e1012SMark Cave-Ayland d += dd; 319d18e1012SMark Cave-Ayland s += ds; 320d18e1012SMark Cave-Ayland cptr += ds; 321d18e1012SMark Cave-Ayland s24 += ds; 322eee0b836Sblueswir1 } 323eee0b836Sblueswir1 if (y_start >= 0) { 324eee0b836Sblueswir1 /* flush to display */ 325c78f7137SGerd Hoffmann dpy_gfx_update(ts->con, 0, y_start, 326eee0b836Sblueswir1 ts->width, y - y_start); 327eee0b836Sblueswir1 } 3282dd285b5SMark Cave-Ayland g_free(snap); 329eee0b836Sblueswir1 } 330eee0b836Sblueswir1 33195219897Spbrook static void tcx_invalidate_display(void *opaque) 332420557e8Sbellard { 333420557e8Sbellard TCXState *s = opaque; 334420557e8Sbellard 3359800b3c2SMark Cave-Ayland tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem)); 336c78f7137SGerd Hoffmann qemu_console_resize(s->con, s->width, s->height); 337e80cfcfcSbellard } 338e80cfcfcSbellard 339eee0b836Sblueswir1 static void tcx24_invalidate_display(void *opaque) 340eee0b836Sblueswir1 { 341eee0b836Sblueswir1 TCXState *s = opaque; 342eee0b836Sblueswir1 3439800b3c2SMark Cave-Ayland tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem)); 344c78f7137SGerd Hoffmann qemu_console_resize(s->con, s->width, s->height); 345eee0b836Sblueswir1 } 346eee0b836Sblueswir1 347e59fb374SJuan Quintela static int vmstate_tcx_post_load(void *opaque, int version_id) 348e80cfcfcSbellard { 349e80cfcfcSbellard TCXState *s = opaque; 350e80cfcfcSbellard 35121206a10Sbellard update_palette_entries(s, 0, 256); 3529800b3c2SMark Cave-Ayland tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem)); 353420557e8Sbellard return 0; 354420557e8Sbellard } 355420557e8Sbellard 356c0c41a4bSBlue Swirl static const VMStateDescription vmstate_tcx = { 357c0c41a4bSBlue Swirl .name ="tcx", 358c0c41a4bSBlue Swirl .version_id = 4, 359c0c41a4bSBlue Swirl .minimum_version_id = 4, 360752ff2faSJuan Quintela .post_load = vmstate_tcx_post_load, 361c0c41a4bSBlue Swirl .fields = (VMStateField[]) { 362c0c41a4bSBlue Swirl VMSTATE_UINT16(height, TCXState), 363c0c41a4bSBlue Swirl VMSTATE_UINT16(width, TCXState), 364c0c41a4bSBlue Swirl VMSTATE_UINT16(depth, TCXState), 365c0c41a4bSBlue Swirl VMSTATE_BUFFER(r, TCXState), 366c0c41a4bSBlue Swirl VMSTATE_BUFFER(g, TCXState), 367c0c41a4bSBlue Swirl VMSTATE_BUFFER(b, TCXState), 368c0c41a4bSBlue Swirl VMSTATE_UINT8(dac_index, TCXState), 369c0c41a4bSBlue Swirl VMSTATE_UINT8(dac_state, TCXState), 370c0c41a4bSBlue Swirl VMSTATE_END_OF_LIST() 371c0c41a4bSBlue Swirl } 372c0c41a4bSBlue Swirl }; 373c0c41a4bSBlue Swirl 3747f23f812SMichael S. Tsirkin static void tcx_reset(DeviceState *d) 375420557e8Sbellard { 37601774ddbSAndreas Färber TCXState *s = TCX(d); 377420557e8Sbellard 378e80cfcfcSbellard /* Initialize palette */ 37955d7bfe2SMark Cave-Ayland memset(s->r, 0, 260); 38055d7bfe2SMark Cave-Ayland memset(s->g, 0, 260); 38155d7bfe2SMark Cave-Ayland memset(s->b, 0, 260); 382e80cfcfcSbellard s->r[255] = s->g[255] = s->b[255] = 255; 38355d7bfe2SMark Cave-Ayland s->r[256] = s->g[256] = s->b[256] = 255; 38455d7bfe2SMark Cave-Ayland s->r[258] = s->g[258] = s->b[258] = 255; 38555d7bfe2SMark Cave-Ayland update_palette_entries(s, 0, 260); 386e80cfcfcSbellard memset(s->vram, 0, MAXX*MAXY); 387d08151bfSAvi Kivity memory_region_reset_dirty(&s->vram_mem, 0, MAXX * MAXY * (1 + 4 + 4), 388d08151bfSAvi Kivity DIRTY_MEMORY_VGA); 3896f7e9aecSbellard s->dac_index = 0; 3906f7e9aecSbellard s->dac_state = 0; 39155d7bfe2SMark Cave-Ayland s->cursx = 0xf000; /* Put cursor off screen */ 39255d7bfe2SMark Cave-Ayland s->cursy = 0xf000; 393420557e8Sbellard } 394420557e8Sbellard 395a8170e5eSAvi Kivity static uint64_t tcx_dac_readl(void *opaque, hwaddr addr, 396d08151bfSAvi Kivity unsigned size) 3976f7e9aecSbellard { 39855d7bfe2SMark Cave-Ayland TCXState *s = opaque; 39955d7bfe2SMark Cave-Ayland uint32_t val = 0; 40055d7bfe2SMark Cave-Ayland 40155d7bfe2SMark Cave-Ayland switch (s->dac_state) { 40255d7bfe2SMark Cave-Ayland case 0: 40355d7bfe2SMark Cave-Ayland val = s->r[s->dac_index] << 24; 40455d7bfe2SMark Cave-Ayland s->dac_state++; 40555d7bfe2SMark Cave-Ayland break; 40655d7bfe2SMark Cave-Ayland case 1: 40755d7bfe2SMark Cave-Ayland val = s->g[s->dac_index] << 24; 40855d7bfe2SMark Cave-Ayland s->dac_state++; 40955d7bfe2SMark Cave-Ayland break; 41055d7bfe2SMark Cave-Ayland case 2: 41155d7bfe2SMark Cave-Ayland val = s->b[s->dac_index] << 24; 41255d7bfe2SMark Cave-Ayland s->dac_index = (s->dac_index + 1) & 0xff; /* Index autoincrement */ 413ada44065SPhilippe Mathieu-Daudé /* fall through */ 41455d7bfe2SMark Cave-Ayland default: 41555d7bfe2SMark Cave-Ayland s->dac_state = 0; 41655d7bfe2SMark Cave-Ayland break; 41755d7bfe2SMark Cave-Ayland } 41855d7bfe2SMark Cave-Ayland 41955d7bfe2SMark Cave-Ayland return val; 4206f7e9aecSbellard } 4216f7e9aecSbellard 422a8170e5eSAvi Kivity static void tcx_dac_writel(void *opaque, hwaddr addr, uint64_t val, 423d08151bfSAvi Kivity unsigned size) 4246f7e9aecSbellard { 4256f7e9aecSbellard TCXState *s = opaque; 42655d7bfe2SMark Cave-Ayland unsigned index; 4276f7e9aecSbellard 428e64d7d59Sblueswir1 switch (addr) { 42955d7bfe2SMark Cave-Ayland case 0: /* Address */ 4306f7e9aecSbellard s->dac_index = val >> 24; 4316f7e9aecSbellard s->dac_state = 0; 4326f7e9aecSbellard break; 43355d7bfe2SMark Cave-Ayland case 4: /* Pixel colours */ 43455d7bfe2SMark Cave-Ayland case 12: /* Overlay (cursor) colours */ 43555d7bfe2SMark Cave-Ayland if (addr & 8) { 43655d7bfe2SMark Cave-Ayland index = (s->dac_index & 3) + 256; 43755d7bfe2SMark Cave-Ayland } else { 43855d7bfe2SMark Cave-Ayland index = s->dac_index; 43955d7bfe2SMark Cave-Ayland } 4406f7e9aecSbellard switch (s->dac_state) { 4416f7e9aecSbellard case 0: 44255d7bfe2SMark Cave-Ayland s->r[index] = val >> 24; 44355d7bfe2SMark Cave-Ayland update_palette_entries(s, index, index + 1); 4446f7e9aecSbellard s->dac_state++; 4456f7e9aecSbellard break; 4466f7e9aecSbellard case 1: 44755d7bfe2SMark Cave-Ayland s->g[index] = val >> 24; 44855d7bfe2SMark Cave-Ayland update_palette_entries(s, index, index + 1); 4496f7e9aecSbellard s->dac_state++; 4506f7e9aecSbellard break; 4516f7e9aecSbellard case 2: 45255d7bfe2SMark Cave-Ayland s->b[index] = val >> 24; 45355d7bfe2SMark Cave-Ayland update_palette_entries(s, index, index + 1); 45455d7bfe2SMark Cave-Ayland s->dac_index = (s->dac_index + 1) & 0xff; /* Index autoincrement */ 455ada44065SPhilippe Mathieu-Daudé /* fall through */ 4566f7e9aecSbellard default: 4576f7e9aecSbellard s->dac_state = 0; 4586f7e9aecSbellard break; 4596f7e9aecSbellard } 4606f7e9aecSbellard break; 46155d7bfe2SMark Cave-Ayland default: /* Control registers */ 4626f7e9aecSbellard break; 4636f7e9aecSbellard } 4646f7e9aecSbellard } 4656f7e9aecSbellard 466d08151bfSAvi Kivity static const MemoryRegionOps tcx_dac_ops = { 467d08151bfSAvi Kivity .read = tcx_dac_readl, 468d08151bfSAvi Kivity .write = tcx_dac_writel, 469d08151bfSAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 470d08151bfSAvi Kivity .valid = { 471d08151bfSAvi Kivity .min_access_size = 4, 472d08151bfSAvi Kivity .max_access_size = 4, 473d08151bfSAvi Kivity }, 4746f7e9aecSbellard }; 4756f7e9aecSbellard 47655d7bfe2SMark Cave-Ayland static uint64_t tcx_stip_readl(void *opaque, hwaddr addr, 477d08151bfSAvi Kivity unsigned size) 4788508b89eSblueswir1 { 4798508b89eSblueswir1 return 0; 4808508b89eSblueswir1 } 4818508b89eSblueswir1 48255d7bfe2SMark Cave-Ayland static void tcx_stip_writel(void *opaque, hwaddr addr, 483d08151bfSAvi Kivity uint64_t val, unsigned size) 4848508b89eSblueswir1 { 48555d7bfe2SMark Cave-Ayland TCXState *s = opaque; 48655d7bfe2SMark Cave-Ayland int i; 48755d7bfe2SMark Cave-Ayland uint32_t col; 48855d7bfe2SMark Cave-Ayland 48955d7bfe2SMark Cave-Ayland if (!(addr & 4)) { 49055d7bfe2SMark Cave-Ayland s->tmpblit = val; 49155d7bfe2SMark Cave-Ayland } else { 49255d7bfe2SMark Cave-Ayland addr = (addr >> 3) & 0xfffff; 49355d7bfe2SMark Cave-Ayland col = cpu_to_be32(s->tmpblit); 49455d7bfe2SMark Cave-Ayland if (s->depth == 24) { 49555d7bfe2SMark Cave-Ayland for (i = 0; i < 32; i++) { 49655d7bfe2SMark Cave-Ayland if (val & 0x80000000) { 49755d7bfe2SMark Cave-Ayland s->vram[addr + i] = s->tmpblit; 49855d7bfe2SMark Cave-Ayland s->vram24[addr + i] = col; 49955d7bfe2SMark Cave-Ayland } 50055d7bfe2SMark Cave-Ayland val <<= 1; 50155d7bfe2SMark Cave-Ayland } 50255d7bfe2SMark Cave-Ayland } else { 50355d7bfe2SMark Cave-Ayland for (i = 0; i < 32; i++) { 50455d7bfe2SMark Cave-Ayland if (val & 0x80000000) { 50555d7bfe2SMark Cave-Ayland s->vram[addr + i] = s->tmpblit; 50655d7bfe2SMark Cave-Ayland } 50755d7bfe2SMark Cave-Ayland val <<= 1; 50855d7bfe2SMark Cave-Ayland } 50955d7bfe2SMark Cave-Ayland } 51097394580SMark Cave-Ayland tcx_set_dirty(s, addr, 32); 51155d7bfe2SMark Cave-Ayland } 5128508b89eSblueswir1 } 5138508b89eSblueswir1 51455d7bfe2SMark Cave-Ayland static void tcx_rstip_writel(void *opaque, hwaddr addr, 51555d7bfe2SMark Cave-Ayland uint64_t val, unsigned size) 51655d7bfe2SMark Cave-Ayland { 51755d7bfe2SMark Cave-Ayland TCXState *s = opaque; 51855d7bfe2SMark Cave-Ayland int i; 51955d7bfe2SMark Cave-Ayland uint32_t col; 52055d7bfe2SMark Cave-Ayland 52155d7bfe2SMark Cave-Ayland if (!(addr & 4)) { 52255d7bfe2SMark Cave-Ayland s->tmpblit = val; 52355d7bfe2SMark Cave-Ayland } else { 52455d7bfe2SMark Cave-Ayland addr = (addr >> 3) & 0xfffff; 52555d7bfe2SMark Cave-Ayland col = cpu_to_be32(s->tmpblit); 52655d7bfe2SMark Cave-Ayland if (s->depth == 24) { 52755d7bfe2SMark Cave-Ayland for (i = 0; i < 32; i++) { 52855d7bfe2SMark Cave-Ayland if (val & 0x80000000) { 52955d7bfe2SMark Cave-Ayland s->vram[addr + i] = s->tmpblit; 53055d7bfe2SMark Cave-Ayland s->vram24[addr + i] = col; 53155d7bfe2SMark Cave-Ayland s->cplane[addr + i] = col; 53255d7bfe2SMark Cave-Ayland } 53355d7bfe2SMark Cave-Ayland val <<= 1; 53455d7bfe2SMark Cave-Ayland } 53555d7bfe2SMark Cave-Ayland } else { 53655d7bfe2SMark Cave-Ayland for (i = 0; i < 32; i++) { 53755d7bfe2SMark Cave-Ayland if (val & 0x80000000) { 53855d7bfe2SMark Cave-Ayland s->vram[addr + i] = s->tmpblit; 53955d7bfe2SMark Cave-Ayland } 54055d7bfe2SMark Cave-Ayland val <<= 1; 54155d7bfe2SMark Cave-Ayland } 54255d7bfe2SMark Cave-Ayland } 54397394580SMark Cave-Ayland tcx_set_dirty(s, addr, 32); 54455d7bfe2SMark Cave-Ayland } 54555d7bfe2SMark Cave-Ayland } 54655d7bfe2SMark Cave-Ayland 54755d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_stip_ops = { 54855d7bfe2SMark Cave-Ayland .read = tcx_stip_readl, 54955d7bfe2SMark Cave-Ayland .write = tcx_stip_writel, 55055d7bfe2SMark Cave-Ayland .endianness = DEVICE_NATIVE_ENDIAN, 55155d7bfe2SMark Cave-Ayland .valid = { 55255d7bfe2SMark Cave-Ayland .min_access_size = 4, 55355d7bfe2SMark Cave-Ayland .max_access_size = 4, 55455d7bfe2SMark Cave-Ayland }, 55555d7bfe2SMark Cave-Ayland }; 55655d7bfe2SMark Cave-Ayland 55755d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_rstip_ops = { 55855d7bfe2SMark Cave-Ayland .read = tcx_stip_readl, 55955d7bfe2SMark Cave-Ayland .write = tcx_rstip_writel, 56055d7bfe2SMark Cave-Ayland .endianness = DEVICE_NATIVE_ENDIAN, 56155d7bfe2SMark Cave-Ayland .valid = { 56255d7bfe2SMark Cave-Ayland .min_access_size = 4, 56355d7bfe2SMark Cave-Ayland .max_access_size = 4, 56455d7bfe2SMark Cave-Ayland }, 56555d7bfe2SMark Cave-Ayland }; 56655d7bfe2SMark Cave-Ayland 56755d7bfe2SMark Cave-Ayland static uint64_t tcx_blit_readl(void *opaque, hwaddr addr, 56855d7bfe2SMark Cave-Ayland unsigned size) 56955d7bfe2SMark Cave-Ayland { 57055d7bfe2SMark Cave-Ayland return 0; 57155d7bfe2SMark Cave-Ayland } 57255d7bfe2SMark Cave-Ayland 57355d7bfe2SMark Cave-Ayland static void tcx_blit_writel(void *opaque, hwaddr addr, 57455d7bfe2SMark Cave-Ayland uint64_t val, unsigned size) 57555d7bfe2SMark Cave-Ayland { 57655d7bfe2SMark Cave-Ayland TCXState *s = opaque; 57755d7bfe2SMark Cave-Ayland uint32_t adsr, len; 57855d7bfe2SMark Cave-Ayland int i; 57955d7bfe2SMark Cave-Ayland 58055d7bfe2SMark Cave-Ayland if (!(addr & 4)) { 58155d7bfe2SMark Cave-Ayland s->tmpblit = val; 58255d7bfe2SMark Cave-Ayland } else { 58355d7bfe2SMark Cave-Ayland addr = (addr >> 3) & 0xfffff; 58455d7bfe2SMark Cave-Ayland adsr = val & 0xffffff; 58555d7bfe2SMark Cave-Ayland len = ((val >> 24) & 0x1f) + 1; 58655d7bfe2SMark Cave-Ayland if (adsr == 0xffffff) { 58755d7bfe2SMark Cave-Ayland memset(&s->vram[addr], s->tmpblit, len); 58855d7bfe2SMark Cave-Ayland if (s->depth == 24) { 58955d7bfe2SMark Cave-Ayland val = s->tmpblit & 0xffffff; 59055d7bfe2SMark Cave-Ayland val = cpu_to_be32(val); 59155d7bfe2SMark Cave-Ayland for (i = 0; i < len; i++) { 59255d7bfe2SMark Cave-Ayland s->vram24[addr + i] = val; 59355d7bfe2SMark Cave-Ayland } 59455d7bfe2SMark Cave-Ayland } 59555d7bfe2SMark Cave-Ayland } else { 59655d7bfe2SMark Cave-Ayland memcpy(&s->vram[addr], &s->vram[adsr], len); 59755d7bfe2SMark Cave-Ayland if (s->depth == 24) { 59855d7bfe2SMark Cave-Ayland memcpy(&s->vram24[addr], &s->vram24[adsr], len * 4); 59955d7bfe2SMark Cave-Ayland } 60055d7bfe2SMark Cave-Ayland } 60197394580SMark Cave-Ayland tcx_set_dirty(s, addr, len); 60255d7bfe2SMark Cave-Ayland } 60355d7bfe2SMark Cave-Ayland } 60455d7bfe2SMark Cave-Ayland 60555d7bfe2SMark Cave-Ayland static void tcx_rblit_writel(void *opaque, hwaddr addr, 60655d7bfe2SMark Cave-Ayland uint64_t val, unsigned size) 60755d7bfe2SMark Cave-Ayland { 60855d7bfe2SMark Cave-Ayland TCXState *s = opaque; 60955d7bfe2SMark Cave-Ayland uint32_t adsr, len; 61055d7bfe2SMark Cave-Ayland int i; 61155d7bfe2SMark Cave-Ayland 61255d7bfe2SMark Cave-Ayland if (!(addr & 4)) { 61355d7bfe2SMark Cave-Ayland s->tmpblit = val; 61455d7bfe2SMark Cave-Ayland } else { 61555d7bfe2SMark Cave-Ayland addr = (addr >> 3) & 0xfffff; 61655d7bfe2SMark Cave-Ayland adsr = val & 0xffffff; 61755d7bfe2SMark Cave-Ayland len = ((val >> 24) & 0x1f) + 1; 61855d7bfe2SMark Cave-Ayland if (adsr == 0xffffff) { 61955d7bfe2SMark Cave-Ayland memset(&s->vram[addr], s->tmpblit, len); 62055d7bfe2SMark Cave-Ayland if (s->depth == 24) { 62155d7bfe2SMark Cave-Ayland val = s->tmpblit & 0xffffff; 62255d7bfe2SMark Cave-Ayland val = cpu_to_be32(val); 62355d7bfe2SMark Cave-Ayland for (i = 0; i < len; i++) { 62455d7bfe2SMark Cave-Ayland s->vram24[addr + i] = val; 62555d7bfe2SMark Cave-Ayland s->cplane[addr + i] = val; 62655d7bfe2SMark Cave-Ayland } 62755d7bfe2SMark Cave-Ayland } 62855d7bfe2SMark Cave-Ayland } else { 62955d7bfe2SMark Cave-Ayland memcpy(&s->vram[addr], &s->vram[adsr], len); 63055d7bfe2SMark Cave-Ayland if (s->depth == 24) { 63155d7bfe2SMark Cave-Ayland memcpy(&s->vram24[addr], &s->vram24[adsr], len * 4); 63255d7bfe2SMark Cave-Ayland memcpy(&s->cplane[addr], &s->cplane[adsr], len * 4); 63355d7bfe2SMark Cave-Ayland } 63455d7bfe2SMark Cave-Ayland } 63597394580SMark Cave-Ayland tcx_set_dirty(s, addr, len); 63655d7bfe2SMark Cave-Ayland } 63755d7bfe2SMark Cave-Ayland } 63855d7bfe2SMark Cave-Ayland 63955d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_blit_ops = { 64055d7bfe2SMark Cave-Ayland .read = tcx_blit_readl, 64155d7bfe2SMark Cave-Ayland .write = tcx_blit_writel, 64255d7bfe2SMark Cave-Ayland .endianness = DEVICE_NATIVE_ENDIAN, 64355d7bfe2SMark Cave-Ayland .valid = { 64455d7bfe2SMark Cave-Ayland .min_access_size = 4, 64555d7bfe2SMark Cave-Ayland .max_access_size = 4, 64655d7bfe2SMark Cave-Ayland }, 64755d7bfe2SMark Cave-Ayland }; 64855d7bfe2SMark Cave-Ayland 64955d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_rblit_ops = { 65055d7bfe2SMark Cave-Ayland .read = tcx_blit_readl, 65155d7bfe2SMark Cave-Ayland .write = tcx_rblit_writel, 65255d7bfe2SMark Cave-Ayland .endianness = DEVICE_NATIVE_ENDIAN, 65355d7bfe2SMark Cave-Ayland .valid = { 65455d7bfe2SMark Cave-Ayland .min_access_size = 4, 65555d7bfe2SMark Cave-Ayland .max_access_size = 4, 65655d7bfe2SMark Cave-Ayland }, 65755d7bfe2SMark Cave-Ayland }; 65855d7bfe2SMark Cave-Ayland 65955d7bfe2SMark Cave-Ayland static void tcx_invalidate_cursor_position(TCXState *s) 66055d7bfe2SMark Cave-Ayland { 66155d7bfe2SMark Cave-Ayland int ymin, ymax, start, end; 66255d7bfe2SMark Cave-Ayland 66355d7bfe2SMark Cave-Ayland /* invalidate only near the cursor */ 66455d7bfe2SMark Cave-Ayland ymin = s->cursy; 66555d7bfe2SMark Cave-Ayland if (ymin >= s->height) { 66655d7bfe2SMark Cave-Ayland return; 66755d7bfe2SMark Cave-Ayland } 66855d7bfe2SMark Cave-Ayland ymax = MIN(s->height, ymin + 32); 66955d7bfe2SMark Cave-Ayland start = ymin * 1024; 67055d7bfe2SMark Cave-Ayland end = ymax * 1024; 67155d7bfe2SMark Cave-Ayland 67297394580SMark Cave-Ayland tcx_set_dirty(s, start, end - start); 67355d7bfe2SMark Cave-Ayland } 67455d7bfe2SMark Cave-Ayland 67555d7bfe2SMark Cave-Ayland static uint64_t tcx_thc_readl(void *opaque, hwaddr addr, 67655d7bfe2SMark Cave-Ayland unsigned size) 67755d7bfe2SMark Cave-Ayland { 67855d7bfe2SMark Cave-Ayland TCXState *s = opaque; 67955d7bfe2SMark Cave-Ayland uint64_t val; 68055d7bfe2SMark Cave-Ayland 68155d7bfe2SMark Cave-Ayland if (addr == TCX_THC_MISC) { 68255d7bfe2SMark Cave-Ayland val = s->thcmisc | 0x02000000; 68355d7bfe2SMark Cave-Ayland } else { 68455d7bfe2SMark Cave-Ayland val = 0; 68555d7bfe2SMark Cave-Ayland } 68655d7bfe2SMark Cave-Ayland return val; 68755d7bfe2SMark Cave-Ayland } 68855d7bfe2SMark Cave-Ayland 68955d7bfe2SMark Cave-Ayland static void tcx_thc_writel(void *opaque, hwaddr addr, 69055d7bfe2SMark Cave-Ayland uint64_t val, unsigned size) 69155d7bfe2SMark Cave-Ayland { 69255d7bfe2SMark Cave-Ayland TCXState *s = opaque; 69355d7bfe2SMark Cave-Ayland 69455d7bfe2SMark Cave-Ayland if (addr == TCX_THC_CURSXY) { 69555d7bfe2SMark Cave-Ayland tcx_invalidate_cursor_position(s); 69655d7bfe2SMark Cave-Ayland s->cursx = val >> 16; 69755d7bfe2SMark Cave-Ayland s->cursy = val; 69855d7bfe2SMark Cave-Ayland tcx_invalidate_cursor_position(s); 69955d7bfe2SMark Cave-Ayland } else if (addr >= TCX_THC_CURSMASK && addr < TCX_THC_CURSMASK + 128) { 70055d7bfe2SMark Cave-Ayland s->cursmask[(addr - TCX_THC_CURSMASK) >> 2] = val; 70155d7bfe2SMark Cave-Ayland tcx_invalidate_cursor_position(s); 70255d7bfe2SMark Cave-Ayland } else if (addr >= TCX_THC_CURSBITS && addr < TCX_THC_CURSBITS + 128) { 70355d7bfe2SMark Cave-Ayland s->cursbits[(addr - TCX_THC_CURSBITS) >> 2] = val; 70455d7bfe2SMark Cave-Ayland tcx_invalidate_cursor_position(s); 70555d7bfe2SMark Cave-Ayland } else if (addr == TCX_THC_MISC) { 70655d7bfe2SMark Cave-Ayland s->thcmisc = val; 70755d7bfe2SMark Cave-Ayland } 70855d7bfe2SMark Cave-Ayland 70955d7bfe2SMark Cave-Ayland } 71055d7bfe2SMark Cave-Ayland 71155d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_thc_ops = { 71255d7bfe2SMark Cave-Ayland .read = tcx_thc_readl, 71355d7bfe2SMark Cave-Ayland .write = tcx_thc_writel, 71455d7bfe2SMark Cave-Ayland .endianness = DEVICE_NATIVE_ENDIAN, 71555d7bfe2SMark Cave-Ayland .valid = { 71655d7bfe2SMark Cave-Ayland .min_access_size = 4, 71755d7bfe2SMark Cave-Ayland .max_access_size = 4, 71855d7bfe2SMark Cave-Ayland }, 71955d7bfe2SMark Cave-Ayland }; 72055d7bfe2SMark Cave-Ayland 72155d7bfe2SMark Cave-Ayland static uint64_t tcx_dummy_readl(void *opaque, hwaddr addr, 72255d7bfe2SMark Cave-Ayland unsigned size) 72355d7bfe2SMark Cave-Ayland { 72455d7bfe2SMark Cave-Ayland return 0; 72555d7bfe2SMark Cave-Ayland } 72655d7bfe2SMark Cave-Ayland 72755d7bfe2SMark Cave-Ayland static void tcx_dummy_writel(void *opaque, hwaddr addr, 72855d7bfe2SMark Cave-Ayland uint64_t val, unsigned size) 72955d7bfe2SMark Cave-Ayland { 73055d7bfe2SMark Cave-Ayland return; 73155d7bfe2SMark Cave-Ayland } 73255d7bfe2SMark Cave-Ayland 73355d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_dummy_ops = { 73455d7bfe2SMark Cave-Ayland .read = tcx_dummy_readl, 73555d7bfe2SMark Cave-Ayland .write = tcx_dummy_writel, 736d08151bfSAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 737d08151bfSAvi Kivity .valid = { 738d08151bfSAvi Kivity .min_access_size = 4, 739d08151bfSAvi Kivity .max_access_size = 4, 740d08151bfSAvi Kivity }, 7418508b89eSblueswir1 }; 7428508b89eSblueswir1 743380cd056SGerd Hoffmann static const GraphicHwOps tcx_ops = { 744380cd056SGerd Hoffmann .invalidate = tcx_invalidate_display, 745380cd056SGerd Hoffmann .gfx_update = tcx_update_display, 746380cd056SGerd Hoffmann }; 747380cd056SGerd Hoffmann 748380cd056SGerd Hoffmann static const GraphicHwOps tcx24_ops = { 749380cd056SGerd Hoffmann .invalidate = tcx24_invalidate_display, 750380cd056SGerd Hoffmann .gfx_update = tcx24_update_display, 751380cd056SGerd Hoffmann }; 752380cd056SGerd Hoffmann 75301b91ac2SMark Cave-Ayland static void tcx_initfn(Object *obj) 75401b91ac2SMark Cave-Ayland { 75501b91ac2SMark Cave-Ayland SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 75601b91ac2SMark Cave-Ayland TCXState *s = TCX(obj); 75701b91ac2SMark Cave-Ayland 758*52013bceSPhilippe Mathieu-Daudé memory_region_init_rom_nomigrate(&s->rom, obj, "tcx.prom", 759*52013bceSPhilippe Mathieu-Daudé FCODE_MAX_ROM_SIZE, &error_fatal); 76001b91ac2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->rom); 76101b91ac2SMark Cave-Ayland 76255d7bfe2SMark Cave-Ayland /* 2/STIP : Stippler */ 763b21de199SThomas Huth memory_region_init_io(&s->stip, obj, &tcx_stip_ops, s, "tcx.stip", 76455d7bfe2SMark Cave-Ayland TCX_STIP_NREGS); 76555d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->stip); 76655d7bfe2SMark Cave-Ayland 76755d7bfe2SMark Cave-Ayland /* 3/BLIT : Blitter */ 768b21de199SThomas Huth memory_region_init_io(&s->blit, obj, &tcx_blit_ops, s, "tcx.blit", 76955d7bfe2SMark Cave-Ayland TCX_BLIT_NREGS); 77055d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->blit); 77155d7bfe2SMark Cave-Ayland 77255d7bfe2SMark Cave-Ayland /* 5/RSTIP : Raw Stippler */ 773b21de199SThomas Huth memory_region_init_io(&s->rstip, obj, &tcx_rstip_ops, s, "tcx.rstip", 77455d7bfe2SMark Cave-Ayland TCX_RSTIP_NREGS); 77555d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->rstip); 77655d7bfe2SMark Cave-Ayland 77755d7bfe2SMark Cave-Ayland /* 6/RBLIT : Raw Blitter */ 778b21de199SThomas Huth memory_region_init_io(&s->rblit, obj, &tcx_rblit_ops, s, "tcx.rblit", 77955d7bfe2SMark Cave-Ayland TCX_RBLIT_NREGS); 78055d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->rblit); 78155d7bfe2SMark Cave-Ayland 78255d7bfe2SMark Cave-Ayland /* 7/TEC : ??? */ 783b21de199SThomas Huth memory_region_init_io(&s->tec, obj, &tcx_dummy_ops, s, "tcx.tec", 784b21de199SThomas Huth TCX_TEC_NREGS); 78555d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->tec); 78655d7bfe2SMark Cave-Ayland 78755d7bfe2SMark Cave-Ayland /* 8/CMAP : DAC */ 788b21de199SThomas Huth memory_region_init_io(&s->dac, obj, &tcx_dac_ops, s, "tcx.dac", 789b21de199SThomas Huth TCX_DAC_NREGS); 79001b91ac2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->dac); 79101b91ac2SMark Cave-Ayland 79255d7bfe2SMark Cave-Ayland /* 9/THC : Cursor */ 793b21de199SThomas Huth memory_region_init_io(&s->thc, obj, &tcx_thc_ops, s, "tcx.thc", 79455d7bfe2SMark Cave-Ayland TCX_THC_NREGS); 79555d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->thc); 79601b91ac2SMark Cave-Ayland 79755d7bfe2SMark Cave-Ayland /* 11/DHC : ??? */ 798b21de199SThomas Huth memory_region_init_io(&s->dhc, obj, &tcx_dummy_ops, s, "tcx.dhc", 79955d7bfe2SMark Cave-Ayland TCX_DHC_NREGS); 80055d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->dhc); 80155d7bfe2SMark Cave-Ayland 80255d7bfe2SMark Cave-Ayland /* 12/ALT : ??? */ 803b21de199SThomas Huth memory_region_init_io(&s->alt, obj, &tcx_dummy_ops, s, "tcx.alt", 80455d7bfe2SMark Cave-Ayland TCX_ALT_NREGS); 80555d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->alt); 80601b91ac2SMark Cave-Ayland } 80701b91ac2SMark Cave-Ayland 808d4ad9decSMark Cave-Ayland static void tcx_realizefn(DeviceState *dev, Error **errp) 809f40070c3SBlue Swirl { 810d4ad9decSMark Cave-Ayland SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 81101774ddbSAndreas Färber TCXState *s = TCX(dev); 812d08151bfSAvi Kivity ram_addr_t vram_offset = 0; 813da87dd7bSMark Cave-Ayland int size, ret; 814dc828ca1Spbrook uint8_t *vram_base; 815da87dd7bSMark Cave-Ayland char *fcode_filename; 816dc828ca1Spbrook 8171cfe48c1SPeter Maydell memory_region_init_ram_nomigrate(&s->vram_mem, OBJECT(s), "tcx.vram", 818f8ed85acSMarkus Armbruster s->vram_size * (1 + 4 + 4), &error_fatal); 819c5705a77SAvi Kivity vmstate_register_ram_global(&s->vram_mem); 82074259ae5SPaolo Bonzini memory_region_set_log(&s->vram_mem, true, DIRTY_MEMORY_VGA); 821d08151bfSAvi Kivity vram_base = memory_region_get_ram_ptr(&s->vram_mem); 822e80cfcfcSbellard 82355d7bfe2SMark Cave-Ayland /* 10/ROM : FCode ROM */ 824da87dd7bSMark Cave-Ayland vmstate_register_ram_global(&s->rom); 825da87dd7bSMark Cave-Ayland fcode_filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, TCX_ROM_FILE); 826da87dd7bSMark Cave-Ayland if (fcode_filename) { 82774976386SMark Cave-Ayland ret = load_image_mr(fcode_filename, &s->rom); 8288684e85cSShannon Zhao g_free(fcode_filename); 829da87dd7bSMark Cave-Ayland if (ret < 0 || ret > FCODE_MAX_ROM_SIZE) { 8300765691eSMarkus Armbruster warn_report("tcx: could not load prom '%s'", TCX_ROM_FILE); 831da87dd7bSMark Cave-Ayland } 832da87dd7bSMark Cave-Ayland } 833da87dd7bSMark Cave-Ayland 83455d7bfe2SMark Cave-Ayland /* 0/DFB8 : 8-bit plane */ 835eee0b836Sblueswir1 s->vram = vram_base; 836ee6847d1SGerd Hoffmann size = s->vram_size; 8373eadad55SPaolo Bonzini memory_region_init_alias(&s->vram_8bit, OBJECT(s), "tcx.vram.8bit", 838d08151bfSAvi Kivity &s->vram_mem, vram_offset, size); 839d4ad9decSMark Cave-Ayland sysbus_init_mmio(sbd, &s->vram_8bit); 840eee0b836Sblueswir1 vram_offset += size; 841eee0b836Sblueswir1 vram_base += size; 842eee0b836Sblueswir1 84355d7bfe2SMark Cave-Ayland /* 1/DFB24 : 24bit plane */ 844ee6847d1SGerd Hoffmann size = s->vram_size * 4; 845eee0b836Sblueswir1 s->vram24 = (uint32_t *)vram_base; 846eee0b836Sblueswir1 s->vram24_offset = vram_offset; 8473eadad55SPaolo Bonzini memory_region_init_alias(&s->vram_24bit, OBJECT(s), "tcx.vram.24bit", 848d08151bfSAvi Kivity &s->vram_mem, vram_offset, size); 849d4ad9decSMark Cave-Ayland sysbus_init_mmio(sbd, &s->vram_24bit); 850eee0b836Sblueswir1 vram_offset += size; 851eee0b836Sblueswir1 vram_base += size; 852eee0b836Sblueswir1 85355d7bfe2SMark Cave-Ayland /* 4/RDFB32 : Raw Framebuffer */ 854ee6847d1SGerd Hoffmann size = s->vram_size * 4; 855eee0b836Sblueswir1 s->cplane = (uint32_t *)vram_base; 856eee0b836Sblueswir1 s->cplane_offset = vram_offset; 8573eadad55SPaolo Bonzini memory_region_init_alias(&s->vram_cplane, OBJECT(s), "tcx.vram.cplane", 858d08151bfSAvi Kivity &s->vram_mem, vram_offset, size); 859d4ad9decSMark Cave-Ayland sysbus_init_mmio(sbd, &s->vram_cplane); 860f40070c3SBlue Swirl 86155d7bfe2SMark Cave-Ayland /* 9/THC24bits : NetBSD writes here even with 8-bit display: dummy */ 86255d7bfe2SMark Cave-Ayland if (s->depth == 8) { 86355d7bfe2SMark Cave-Ayland memory_region_init_io(&s->thc24, OBJECT(s), &tcx_dummy_ops, s, 86455d7bfe2SMark Cave-Ayland "tcx.thc24", TCX_THC_NREGS); 86555d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->thc24); 866eee0b836Sblueswir1 } 867eee0b836Sblueswir1 86855d7bfe2SMark Cave-Ayland sysbus_init_irq(sbd, &s->irq); 86955d7bfe2SMark Cave-Ayland 87055d7bfe2SMark Cave-Ayland if (s->depth == 8) { 87155d7bfe2SMark Cave-Ayland s->con = graphic_console_init(DEVICE(dev), 0, &tcx_ops, s); 87255d7bfe2SMark Cave-Ayland } else { 87355d7bfe2SMark Cave-Ayland s->con = graphic_console_init(DEVICE(dev), 0, &tcx24_ops, s); 87455d7bfe2SMark Cave-Ayland } 87555d7bfe2SMark Cave-Ayland s->thcmisc = 0; 87655d7bfe2SMark Cave-Ayland 877c78f7137SGerd Hoffmann qemu_console_resize(s->con, s->width, s->height); 878420557e8Sbellard } 879420557e8Sbellard 880999e12bbSAnthony Liguori static Property tcx_properties[] = { 881c7bcc85dSPaolo Bonzini DEFINE_PROP_UINT32("vram_size", TCXState, vram_size, -1), 88253dad499SGerd Hoffmann DEFINE_PROP_UINT16("width", TCXState, width, -1), 88353dad499SGerd Hoffmann DEFINE_PROP_UINT16("height", TCXState, height, -1), 88453dad499SGerd Hoffmann DEFINE_PROP_UINT16("depth", TCXState, depth, -1), 88553dad499SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 886999e12bbSAnthony Liguori }; 887999e12bbSAnthony Liguori 888999e12bbSAnthony Liguori static void tcx_class_init(ObjectClass *klass, void *data) 889999e12bbSAnthony Liguori { 89039bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 891999e12bbSAnthony Liguori 892d4ad9decSMark Cave-Ayland dc->realize = tcx_realizefn; 89339bffca2SAnthony Liguori dc->reset = tcx_reset; 89439bffca2SAnthony Liguori dc->vmsd = &vmstate_tcx; 8954f67d30bSMarc-André Lureau device_class_set_props(dc, tcx_properties); 896ee6847d1SGerd Hoffmann } 897999e12bbSAnthony Liguori 8988c43a6f0SAndreas Färber static const TypeInfo tcx_info = { 89901774ddbSAndreas Färber .name = TYPE_TCX, 90039bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 90139bffca2SAnthony Liguori .instance_size = sizeof(TCXState), 90201b91ac2SMark Cave-Ayland .instance_init = tcx_initfn, 903999e12bbSAnthony Liguori .class_init = tcx_class_init, 904ee6847d1SGerd Hoffmann }; 905ee6847d1SGerd Hoffmann 90683f7d43aSAndreas Färber static void tcx_register_types(void) 907f40070c3SBlue Swirl { 90839bffca2SAnthony Liguori type_register_static(&tcx_info); 909f40070c3SBlue Swirl } 910f40070c3SBlue Swirl 91183f7d43aSAndreas Färber type_init(tcx_register_types) 912