1420557e8Sbellard /* 26f7e9aecSbellard * QEMU TCX Frame buffer 3420557e8Sbellard * 46f7e9aecSbellard * Copyright (c) 2003-2005 Fabrice Bellard 5420557e8Sbellard * 6420557e8Sbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 7420557e8Sbellard * of this software and associated documentation files (the "Software"), to deal 8420557e8Sbellard * in the Software without restriction, including without limitation the rights 9420557e8Sbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10420557e8Sbellard * copies of the Software, and to permit persons to whom the Software is 11420557e8Sbellard * furnished to do so, subject to the following conditions: 12420557e8Sbellard * 13420557e8Sbellard * The above copyright notice and this permission notice shall be included in 14420557e8Sbellard * all copies or substantial portions of the Software. 15420557e8Sbellard * 16420557e8Sbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17420557e8Sbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18420557e8Sbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19420557e8Sbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20420557e8Sbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21420557e8Sbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22420557e8Sbellard * THE SOFTWARE. 23420557e8Sbellard */ 24f40070c3SBlue Swirl 2547df5154SPeter Maydell #include "qemu/osdep.h" 26da34e65cSMarkus Armbruster #include "qapi/error.h" 27077805faSPaolo Bonzini #include "qemu-common.h" 284771d756SPaolo Bonzini #include "cpu.h" /* FIXME shouldn't use TARGET_PAGE_SIZE */ 2928ecbaeeSPaolo Bonzini #include "ui/console.h" 3028ecbaeeSPaolo Bonzini #include "ui/pixel_ops.h" 31da87dd7bSMark Cave-Ayland #include "hw/loader.h" 3283c9f4caSPaolo Bonzini #include "hw/sysbus.h" 33d49b6836SMarkus Armbruster #include "qemu/error-report.h" 34420557e8Sbellard 35da87dd7bSMark Cave-Ayland #define TCX_ROM_FILE "QEMU,tcx.bin" 36da87dd7bSMark Cave-Ayland #define FCODE_MAX_ROM_SIZE 0x10000 37da87dd7bSMark Cave-Ayland 38420557e8Sbellard #define MAXX 1024 39420557e8Sbellard #define MAXY 768 406f7e9aecSbellard #define TCX_DAC_NREGS 16 4155d7bfe2SMark Cave-Ayland #define TCX_THC_NREGS 0x1000 4255d7bfe2SMark Cave-Ayland #define TCX_DHC_NREGS 0x4000 438508b89eSblueswir1 #define TCX_TEC_NREGS 0x1000 4455d7bfe2SMark Cave-Ayland #define TCX_ALT_NREGS 0x8000 4555d7bfe2SMark Cave-Ayland #define TCX_STIP_NREGS 0x800000 4655d7bfe2SMark Cave-Ayland #define TCX_BLIT_NREGS 0x800000 4755d7bfe2SMark Cave-Ayland #define TCX_RSTIP_NREGS 0x800000 4855d7bfe2SMark Cave-Ayland #define TCX_RBLIT_NREGS 0x800000 4955d7bfe2SMark Cave-Ayland 5055d7bfe2SMark Cave-Ayland #define TCX_THC_MISC 0x818 5155d7bfe2SMark Cave-Ayland #define TCX_THC_CURSXY 0x8fc 5255d7bfe2SMark Cave-Ayland #define TCX_THC_CURSMASK 0x900 5355d7bfe2SMark Cave-Ayland #define TCX_THC_CURSBITS 0x980 54420557e8Sbellard 5501774ddbSAndreas Färber #define TYPE_TCX "SUNW,tcx" 5601774ddbSAndreas Färber #define TCX(obj) OBJECT_CHECK(TCXState, (obj), TYPE_TCX) 5701774ddbSAndreas Färber 58420557e8Sbellard typedef struct TCXState { 5901774ddbSAndreas Färber SysBusDevice parent_obj; 6001774ddbSAndreas Färber 61c78f7137SGerd Hoffmann QemuConsole *con; 6255d7bfe2SMark Cave-Ayland qemu_irq irq; 638d5f07faSbellard uint8_t *vram; 64eee0b836Sblueswir1 uint32_t *vram24, *cplane; 65da87dd7bSMark Cave-Ayland hwaddr prom_addr; 66da87dd7bSMark Cave-Ayland MemoryRegion rom; 67d08151bfSAvi Kivity MemoryRegion vram_mem; 68d08151bfSAvi Kivity MemoryRegion vram_8bit; 69d08151bfSAvi Kivity MemoryRegion vram_24bit; 7055d7bfe2SMark Cave-Ayland MemoryRegion stip; 7155d7bfe2SMark Cave-Ayland MemoryRegion blit; 72d08151bfSAvi Kivity MemoryRegion vram_cplane; 7355d7bfe2SMark Cave-Ayland MemoryRegion rstip; 7455d7bfe2SMark Cave-Ayland MemoryRegion rblit; 75d08151bfSAvi Kivity MemoryRegion tec; 7655d7bfe2SMark Cave-Ayland MemoryRegion dac; 7755d7bfe2SMark Cave-Ayland MemoryRegion thc; 7855d7bfe2SMark Cave-Ayland MemoryRegion dhc; 7955d7bfe2SMark Cave-Ayland MemoryRegion alt; 80d08151bfSAvi Kivity MemoryRegion thc24; 8155d7bfe2SMark Cave-Ayland 82d08151bfSAvi Kivity ram_addr_t vram24_offset, cplane_offset; 8355d7bfe2SMark Cave-Ayland uint32_t tmpblit; 84ee6847d1SGerd Hoffmann uint32_t vram_size; 8555d7bfe2SMark Cave-Ayland uint32_t palette[260]; 8655d7bfe2SMark Cave-Ayland uint8_t r[260], g[260], b[260]; 87427a66c3SBlue Swirl uint16_t width, height, depth; 886f7e9aecSbellard uint8_t dac_index, dac_state; 8955d7bfe2SMark Cave-Ayland uint32_t thcmisc; 9055d7bfe2SMark Cave-Ayland uint32_t cursmask[32]; 9155d7bfe2SMark Cave-Ayland uint32_t cursbits[32]; 9255d7bfe2SMark Cave-Ayland uint16_t cursx; 9355d7bfe2SMark Cave-Ayland uint16_t cursy; 94420557e8Sbellard } TCXState; 95420557e8Sbellard 969800b3c2SMark Cave-Ayland static void tcx_set_dirty(TCXState *s, ram_addr_t addr, int len) 97d3ffcafeSBlue Swirl { 989800b3c2SMark Cave-Ayland memory_region_set_dirty(&s->vram_mem, addr, len); 99*4b865c28SMark Cave-Ayland 100*4b865c28SMark Cave-Ayland if (s->depth == 24) { 101*4b865c28SMark Cave-Ayland memory_region_set_dirty(&s->vram_mem, s->vram24_offset + addr * 4, 102*4b865c28SMark Cave-Ayland len * 4); 103*4b865c28SMark Cave-Ayland memory_region_set_dirty(&s->vram_mem, s->cplane_offset + addr * 4, 104*4b865c28SMark Cave-Ayland len * 4); 105*4b865c28SMark Cave-Ayland } 106d3ffcafeSBlue Swirl } 107d3ffcafeSBlue Swirl 10855d7bfe2SMark Cave-Ayland static inline int tcx24_check_dirty(TCXState *s, ram_addr_t page, 10955d7bfe2SMark Cave-Ayland ram_addr_t page24, ram_addr_t cpage) 110d3ffcafeSBlue Swirl { 11155d7bfe2SMark Cave-Ayland int ret; 11255d7bfe2SMark Cave-Ayland 11355d7bfe2SMark Cave-Ayland ret = memory_region_get_dirty(&s->vram_mem, page, TARGET_PAGE_SIZE, 11455d7bfe2SMark Cave-Ayland DIRTY_MEMORY_VGA); 11555d7bfe2SMark Cave-Ayland ret |= memory_region_get_dirty(&s->vram_mem, page24, TARGET_PAGE_SIZE * 4, 11655d7bfe2SMark Cave-Ayland DIRTY_MEMORY_VGA); 11755d7bfe2SMark Cave-Ayland ret |= memory_region_get_dirty(&s->vram_mem, cpage, TARGET_PAGE_SIZE * 4, 11855d7bfe2SMark Cave-Ayland DIRTY_MEMORY_VGA); 11955d7bfe2SMark Cave-Ayland return ret; 12055d7bfe2SMark Cave-Ayland } 12155d7bfe2SMark Cave-Ayland 12255d7bfe2SMark Cave-Ayland static inline void tcx24_reset_dirty(TCXState *ts, ram_addr_t page_min, 12355d7bfe2SMark Cave-Ayland ram_addr_t page_max, ram_addr_t page24, 12455d7bfe2SMark Cave-Ayland ram_addr_t cpage) 12555d7bfe2SMark Cave-Ayland { 12655d7bfe2SMark Cave-Ayland memory_region_reset_dirty(&ts->vram_mem, 12755d7bfe2SMark Cave-Ayland page_min, 12855d7bfe2SMark Cave-Ayland (page_max - page_min) + TARGET_PAGE_SIZE, 12955d7bfe2SMark Cave-Ayland DIRTY_MEMORY_VGA); 13055d7bfe2SMark Cave-Ayland memory_region_reset_dirty(&ts->vram_mem, 13155d7bfe2SMark Cave-Ayland page24 + page_min * 4, 13255d7bfe2SMark Cave-Ayland (page_max - page_min) * 4 + TARGET_PAGE_SIZE, 13355d7bfe2SMark Cave-Ayland DIRTY_MEMORY_VGA); 13455d7bfe2SMark Cave-Ayland memory_region_reset_dirty(&ts->vram_mem, 13555d7bfe2SMark Cave-Ayland cpage + page_min * 4, 13655d7bfe2SMark Cave-Ayland (page_max - page_min) * 4 + TARGET_PAGE_SIZE, 13755d7bfe2SMark Cave-Ayland DIRTY_MEMORY_VGA); 138d3ffcafeSBlue Swirl } 13995219897Spbrook 14021206a10Sbellard static void update_palette_entries(TCXState *s, int start, int end) 14121206a10Sbellard { 142c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(s->con); 14321206a10Sbellard int i; 144c78f7137SGerd Hoffmann 14521206a10Sbellard for (i = start; i < end; i++) { 146c78f7137SGerd Hoffmann switch (surface_bits_per_pixel(surface)) { 14721206a10Sbellard default: 14821206a10Sbellard case 8: 14921206a10Sbellard s->palette[i] = rgb_to_pixel8(s->r[i], s->g[i], s->b[i]); 15021206a10Sbellard break; 15121206a10Sbellard case 15: 15221206a10Sbellard s->palette[i] = rgb_to_pixel15(s->r[i], s->g[i], s->b[i]); 15321206a10Sbellard break; 15421206a10Sbellard case 16: 15521206a10Sbellard s->palette[i] = rgb_to_pixel16(s->r[i], s->g[i], s->b[i]); 15621206a10Sbellard break; 15721206a10Sbellard case 32: 158c78f7137SGerd Hoffmann if (is_surface_bgr(surface)) { 1597b5d76daSaliguori s->palette[i] = rgb_to_pixel32bgr(s->r[i], s->g[i], s->b[i]); 160c78f7137SGerd Hoffmann } else { 16121206a10Sbellard s->palette[i] = rgb_to_pixel32(s->r[i], s->g[i], s->b[i]); 162c78f7137SGerd Hoffmann } 16321206a10Sbellard break; 16421206a10Sbellard } 16521206a10Sbellard } 1669800b3c2SMark Cave-Ayland tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem)); 167d3ffcafeSBlue Swirl } 16821206a10Sbellard 169e80cfcfcSbellard static void tcx_draw_line32(TCXState *s1, uint8_t *d, 170e80cfcfcSbellard const uint8_t *s, int width) 171420557e8Sbellard { 172e80cfcfcSbellard int x; 173e80cfcfcSbellard uint8_t val; 1748bdc2159Sths uint32_t *p = (uint32_t *)d; 175e80cfcfcSbellard 176e80cfcfcSbellard for (x = 0; x < width; x++) { 177e80cfcfcSbellard val = *s++; 1788bdc2159Sths *p++ = s1->palette[val]; 179e80cfcfcSbellard } 180420557e8Sbellard } 181420557e8Sbellard 18221206a10Sbellard static void tcx_draw_line16(TCXState *s1, uint8_t *d, 183e80cfcfcSbellard const uint8_t *s, int width) 184e80cfcfcSbellard { 185e80cfcfcSbellard int x; 186e80cfcfcSbellard uint8_t val; 1878bdc2159Sths uint16_t *p = (uint16_t *)d; 1888d5f07faSbellard 189e80cfcfcSbellard for (x = 0; x < width; x++) { 190e80cfcfcSbellard val = *s++; 1918bdc2159Sths *p++ = s1->palette[val]; 192e80cfcfcSbellard } 193e80cfcfcSbellard } 194e80cfcfcSbellard 195e80cfcfcSbellard static void tcx_draw_line8(TCXState *s1, uint8_t *d, 196e80cfcfcSbellard const uint8_t *s, int width) 197e80cfcfcSbellard { 198e80cfcfcSbellard int x; 199e80cfcfcSbellard uint8_t val; 200e80cfcfcSbellard 201e80cfcfcSbellard for(x = 0; x < width; x++) { 202e80cfcfcSbellard val = *s++; 20321206a10Sbellard *d++ = s1->palette[val]; 204e80cfcfcSbellard } 205e80cfcfcSbellard } 206e80cfcfcSbellard 20755d7bfe2SMark Cave-Ayland static void tcx_draw_cursor32(TCXState *s1, uint8_t *d, 20855d7bfe2SMark Cave-Ayland int y, int width) 20955d7bfe2SMark Cave-Ayland { 21055d7bfe2SMark Cave-Ayland int x, len; 21155d7bfe2SMark Cave-Ayland uint32_t mask, bits; 21255d7bfe2SMark Cave-Ayland uint32_t *p = (uint32_t *)d; 21355d7bfe2SMark Cave-Ayland 21455d7bfe2SMark Cave-Ayland y = y - s1->cursy; 21555d7bfe2SMark Cave-Ayland mask = s1->cursmask[y]; 21655d7bfe2SMark Cave-Ayland bits = s1->cursbits[y]; 21755d7bfe2SMark Cave-Ayland len = MIN(width - s1->cursx, 32); 21855d7bfe2SMark Cave-Ayland p = &p[s1->cursx]; 21955d7bfe2SMark Cave-Ayland for (x = 0; x < len; x++) { 22055d7bfe2SMark Cave-Ayland if (mask & 0x80000000) { 22155d7bfe2SMark Cave-Ayland if (bits & 0x80000000) { 22255d7bfe2SMark Cave-Ayland *p = s1->palette[259]; 22355d7bfe2SMark Cave-Ayland } else { 22455d7bfe2SMark Cave-Ayland *p = s1->palette[258]; 22555d7bfe2SMark Cave-Ayland } 22655d7bfe2SMark Cave-Ayland } 22755d7bfe2SMark Cave-Ayland p++; 22855d7bfe2SMark Cave-Ayland mask <<= 1; 22955d7bfe2SMark Cave-Ayland bits <<= 1; 23055d7bfe2SMark Cave-Ayland } 23155d7bfe2SMark Cave-Ayland } 23255d7bfe2SMark Cave-Ayland 23355d7bfe2SMark Cave-Ayland static void tcx_draw_cursor16(TCXState *s1, uint8_t *d, 23455d7bfe2SMark Cave-Ayland int y, int width) 23555d7bfe2SMark Cave-Ayland { 23655d7bfe2SMark Cave-Ayland int x, len; 23755d7bfe2SMark Cave-Ayland uint32_t mask, bits; 23855d7bfe2SMark Cave-Ayland uint16_t *p = (uint16_t *)d; 23955d7bfe2SMark Cave-Ayland 24055d7bfe2SMark Cave-Ayland y = y - s1->cursy; 24155d7bfe2SMark Cave-Ayland mask = s1->cursmask[y]; 24255d7bfe2SMark Cave-Ayland bits = s1->cursbits[y]; 24355d7bfe2SMark Cave-Ayland len = MIN(width - s1->cursx, 32); 24455d7bfe2SMark Cave-Ayland p = &p[s1->cursx]; 24555d7bfe2SMark Cave-Ayland for (x = 0; x < len; x++) { 24655d7bfe2SMark Cave-Ayland if (mask & 0x80000000) { 24755d7bfe2SMark Cave-Ayland if (bits & 0x80000000) { 24855d7bfe2SMark Cave-Ayland *p = s1->palette[259]; 24955d7bfe2SMark Cave-Ayland } else { 25055d7bfe2SMark Cave-Ayland *p = s1->palette[258]; 25155d7bfe2SMark Cave-Ayland } 25255d7bfe2SMark Cave-Ayland } 25355d7bfe2SMark Cave-Ayland p++; 25455d7bfe2SMark Cave-Ayland mask <<= 1; 25555d7bfe2SMark Cave-Ayland bits <<= 1; 25655d7bfe2SMark Cave-Ayland } 25755d7bfe2SMark Cave-Ayland } 25855d7bfe2SMark Cave-Ayland 25955d7bfe2SMark Cave-Ayland static void tcx_draw_cursor8(TCXState *s1, uint8_t *d, 26055d7bfe2SMark Cave-Ayland int y, int width) 26155d7bfe2SMark Cave-Ayland { 26255d7bfe2SMark Cave-Ayland int x, len; 26355d7bfe2SMark Cave-Ayland uint32_t mask, bits; 26455d7bfe2SMark Cave-Ayland 26555d7bfe2SMark Cave-Ayland y = y - s1->cursy; 26655d7bfe2SMark Cave-Ayland mask = s1->cursmask[y]; 26755d7bfe2SMark Cave-Ayland bits = s1->cursbits[y]; 26855d7bfe2SMark Cave-Ayland len = MIN(width - s1->cursx, 32); 26955d7bfe2SMark Cave-Ayland d = &d[s1->cursx]; 27055d7bfe2SMark Cave-Ayland for (x = 0; x < len; x++) { 27155d7bfe2SMark Cave-Ayland if (mask & 0x80000000) { 27255d7bfe2SMark Cave-Ayland if (bits & 0x80000000) { 27355d7bfe2SMark Cave-Ayland *d = s1->palette[259]; 27455d7bfe2SMark Cave-Ayland } else { 27555d7bfe2SMark Cave-Ayland *d = s1->palette[258]; 27655d7bfe2SMark Cave-Ayland } 27755d7bfe2SMark Cave-Ayland } 27855d7bfe2SMark Cave-Ayland d++; 27955d7bfe2SMark Cave-Ayland mask <<= 1; 28055d7bfe2SMark Cave-Ayland bits <<= 1; 28155d7bfe2SMark Cave-Ayland } 28255d7bfe2SMark Cave-Ayland } 28355d7bfe2SMark Cave-Ayland 284688ea2ebSblueswir1 /* 285688ea2ebSblueswir1 XXX Could be much more optimal: 286688ea2ebSblueswir1 * detect if line/page/whole screen is in 24 bit mode 287688ea2ebSblueswir1 * if destination is also BGR, use memcpy 288688ea2ebSblueswir1 */ 289eee0b836Sblueswir1 static inline void tcx24_draw_line32(TCXState *s1, uint8_t *d, 290eee0b836Sblueswir1 const uint8_t *s, int width, 291eee0b836Sblueswir1 const uint32_t *cplane, 292eee0b836Sblueswir1 const uint32_t *s24) 293eee0b836Sblueswir1 { 294c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(s1->con); 2957b5d76daSaliguori int x, bgr, r, g, b; 296688ea2ebSblueswir1 uint8_t val, *p8; 297eee0b836Sblueswir1 uint32_t *p = (uint32_t *)d; 298eee0b836Sblueswir1 uint32_t dval; 299c78f7137SGerd Hoffmann bgr = is_surface_bgr(surface); 300eee0b836Sblueswir1 for(x = 0; x < width; x++, s++, s24++) { 30155d7bfe2SMark Cave-Ayland if (be32_to_cpu(*cplane) & 0x03000000) { 30255d7bfe2SMark Cave-Ayland /* 24-bit direct, BGR order */ 303688ea2ebSblueswir1 p8 = (uint8_t *)s24; 304688ea2ebSblueswir1 p8++; 305688ea2ebSblueswir1 b = *p8++; 306688ea2ebSblueswir1 g = *p8++; 307f7e683b8SBlue Swirl r = *p8; 3087b5d76daSaliguori if (bgr) 3097b5d76daSaliguori dval = rgb_to_pixel32bgr(r, g, b); 3107b5d76daSaliguori else 311688ea2ebSblueswir1 dval = rgb_to_pixel32(r, g, b); 312eee0b836Sblueswir1 } else { 31355d7bfe2SMark Cave-Ayland /* 8-bit pseudocolor */ 314eee0b836Sblueswir1 val = *s; 315eee0b836Sblueswir1 dval = s1->palette[val]; 316eee0b836Sblueswir1 } 317eee0b836Sblueswir1 *p++ = dval; 31855d7bfe2SMark Cave-Ayland cplane++; 319eee0b836Sblueswir1 } 320eee0b836Sblueswir1 } 321eee0b836Sblueswir1 322e80cfcfcSbellard /* Fixed line length 1024 allows us to do nice tricks not possible on 323e80cfcfcSbellard VGA... */ 32455d7bfe2SMark Cave-Ayland 32595219897Spbrook static void tcx_update_display(void *opaque) 326e80cfcfcSbellard { 327e80cfcfcSbellard TCXState *ts = opaque; 328c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(ts->con); 329c227f099SAnthony Liguori ram_addr_t page, page_min, page_max; 330550be127Sbellard int y, y_start, dd, ds; 331e80cfcfcSbellard uint8_t *d, *s; 332b3ceef24Sblueswir1 void (*f)(TCXState *s1, uint8_t *dst, const uint8_t *src, int width); 33355d7bfe2SMark Cave-Ayland void (*fc)(TCXState *s1, uint8_t *dst, int y, int width); 334e80cfcfcSbellard 335c78f7137SGerd Hoffmann if (surface_bits_per_pixel(surface) == 0) { 336e80cfcfcSbellard return; 337c78f7137SGerd Hoffmann } 338c78f7137SGerd Hoffmann 339d08151bfSAvi Kivity page = 0; 340e80cfcfcSbellard y_start = -1; 341c0c440f3SBlue Swirl page_min = -1; 342550be127Sbellard page_max = 0; 343c78f7137SGerd Hoffmann d = surface_data(surface); 3446f7e9aecSbellard s = ts->vram; 345c78f7137SGerd Hoffmann dd = surface_stride(surface); 346e80cfcfcSbellard ds = 1024; 347e80cfcfcSbellard 348c78f7137SGerd Hoffmann switch (surface_bits_per_pixel(surface)) { 349e80cfcfcSbellard case 32: 350e80cfcfcSbellard f = tcx_draw_line32; 35155d7bfe2SMark Cave-Ayland fc = tcx_draw_cursor32; 352e80cfcfcSbellard break; 35321206a10Sbellard case 15: 35421206a10Sbellard case 16: 35521206a10Sbellard f = tcx_draw_line16; 35655d7bfe2SMark Cave-Ayland fc = tcx_draw_cursor16; 357e80cfcfcSbellard break; 358e80cfcfcSbellard default: 359e80cfcfcSbellard case 8: 360e80cfcfcSbellard f = tcx_draw_line8; 36155d7bfe2SMark Cave-Ayland fc = tcx_draw_cursor8; 362e80cfcfcSbellard break; 363e80cfcfcSbellard case 0: 364e80cfcfcSbellard return; 365e80cfcfcSbellard } 366e80cfcfcSbellard 3675299c0f2SPaolo Bonzini memory_region_sync_dirty_bitmap(&ts->vram_mem); 36855d7bfe2SMark Cave-Ayland for (y = 0; y < ts->height; page += TARGET_PAGE_SIZE) { 369cd7a45c9SBlue Swirl if (memory_region_get_dirty(&ts->vram_mem, page, TARGET_PAGE_SIZE, 370cd7a45c9SBlue Swirl DIRTY_MEMORY_VGA)) { 371e80cfcfcSbellard if (y_start < 0) 372e80cfcfcSbellard y_start = y; 373e80cfcfcSbellard if (page < page_min) 374e80cfcfcSbellard page_min = page; 375e80cfcfcSbellard if (page > page_max) 376e80cfcfcSbellard page_max = page; 37755d7bfe2SMark Cave-Ayland 3786f7e9aecSbellard f(ts, d, s, ts->width); 37955d7bfe2SMark Cave-Ayland if (y >= ts->cursy && y < ts->cursy + 32 && ts->cursx < ts->width) { 38055d7bfe2SMark Cave-Ayland fc(ts, d, y, ts->width); 38155d7bfe2SMark Cave-Ayland } 382e80cfcfcSbellard d += dd; 383e80cfcfcSbellard s += ds; 38455d7bfe2SMark Cave-Ayland y++; 38555d7bfe2SMark Cave-Ayland 3866f7e9aecSbellard f(ts, d, s, ts->width); 38755d7bfe2SMark Cave-Ayland if (y >= ts->cursy && y < ts->cursy + 32 && ts->cursx < ts->width) { 38855d7bfe2SMark Cave-Ayland fc(ts, d, y, ts->width); 38955d7bfe2SMark Cave-Ayland } 390e80cfcfcSbellard d += dd; 391e80cfcfcSbellard s += ds; 39255d7bfe2SMark Cave-Ayland y++; 39355d7bfe2SMark Cave-Ayland 3946f7e9aecSbellard f(ts, d, s, ts->width); 39555d7bfe2SMark Cave-Ayland if (y >= ts->cursy && y < ts->cursy + 32 && ts->cursx < ts->width) { 39655d7bfe2SMark Cave-Ayland fc(ts, d, y, ts->width); 39755d7bfe2SMark Cave-Ayland } 398e80cfcfcSbellard d += dd; 399e80cfcfcSbellard s += ds; 40055d7bfe2SMark Cave-Ayland y++; 40155d7bfe2SMark Cave-Ayland 4026f7e9aecSbellard f(ts, d, s, ts->width); 40355d7bfe2SMark Cave-Ayland if (y >= ts->cursy && y < ts->cursy + 32 && ts->cursx < ts->width) { 40455d7bfe2SMark Cave-Ayland fc(ts, d, y, ts->width); 40555d7bfe2SMark Cave-Ayland } 406e80cfcfcSbellard d += dd; 407e80cfcfcSbellard s += ds; 40855d7bfe2SMark Cave-Ayland y++; 409e80cfcfcSbellard } else { 410e80cfcfcSbellard if (y_start >= 0) { 411e80cfcfcSbellard /* flush to display */ 412c78f7137SGerd Hoffmann dpy_gfx_update(ts->con, 0, y_start, 4136f7e9aecSbellard ts->width, y - y_start); 414e80cfcfcSbellard y_start = -1; 415e80cfcfcSbellard } 416e80cfcfcSbellard d += dd * 4; 417e80cfcfcSbellard s += ds * 4; 41855d7bfe2SMark Cave-Ayland y += 4; 419e80cfcfcSbellard } 420e80cfcfcSbellard } 421e80cfcfcSbellard if (y_start >= 0) { 422e80cfcfcSbellard /* flush to display */ 423c78f7137SGerd Hoffmann dpy_gfx_update(ts->con, 0, y_start, 4246f7e9aecSbellard ts->width, y - y_start); 425e80cfcfcSbellard } 426e80cfcfcSbellard /* reset modified pages */ 427c0c440f3SBlue Swirl if (page_max >= page_min) { 428d08151bfSAvi Kivity memory_region_reset_dirty(&ts->vram_mem, 429f10acc8bSMark Cave-Ayland page_min, 430f10acc8bSMark Cave-Ayland (page_max - page_min) + TARGET_PAGE_SIZE, 431d08151bfSAvi Kivity DIRTY_MEMORY_VGA); 432e80cfcfcSbellard } 433e80cfcfcSbellard } 434e80cfcfcSbellard 435eee0b836Sblueswir1 static void tcx24_update_display(void *opaque) 436eee0b836Sblueswir1 { 437eee0b836Sblueswir1 TCXState *ts = opaque; 438c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(ts->con); 439c227f099SAnthony Liguori ram_addr_t page, page_min, page_max, cpage, page24; 440eee0b836Sblueswir1 int y, y_start, dd, ds; 441eee0b836Sblueswir1 uint8_t *d, *s; 442eee0b836Sblueswir1 uint32_t *cptr, *s24; 443eee0b836Sblueswir1 444c78f7137SGerd Hoffmann if (surface_bits_per_pixel(surface) != 32) { 445eee0b836Sblueswir1 return; 446c78f7137SGerd Hoffmann } 447c78f7137SGerd Hoffmann 448d08151bfSAvi Kivity page = 0; 449eee0b836Sblueswir1 page24 = ts->vram24_offset; 450eee0b836Sblueswir1 cpage = ts->cplane_offset; 451eee0b836Sblueswir1 y_start = -1; 452c0c440f3SBlue Swirl page_min = -1; 453eee0b836Sblueswir1 page_max = 0; 454c78f7137SGerd Hoffmann d = surface_data(surface); 455eee0b836Sblueswir1 s = ts->vram; 456eee0b836Sblueswir1 s24 = ts->vram24; 457eee0b836Sblueswir1 cptr = ts->cplane; 458c78f7137SGerd Hoffmann dd = surface_stride(surface); 459eee0b836Sblueswir1 ds = 1024; 460eee0b836Sblueswir1 4615299c0f2SPaolo Bonzini memory_region_sync_dirty_bitmap(&ts->vram_mem); 46255d7bfe2SMark Cave-Ayland for (y = 0; y < ts->height; page += TARGET_PAGE_SIZE, 463eee0b836Sblueswir1 page24 += TARGET_PAGE_SIZE, cpage += TARGET_PAGE_SIZE) { 46455d7bfe2SMark Cave-Ayland if (tcx24_check_dirty(ts, page, page24, cpage)) { 465eee0b836Sblueswir1 if (y_start < 0) 466eee0b836Sblueswir1 y_start = y; 467eee0b836Sblueswir1 if (page < page_min) 468eee0b836Sblueswir1 page_min = page; 469eee0b836Sblueswir1 if (page > page_max) 470eee0b836Sblueswir1 page_max = page; 471eee0b836Sblueswir1 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24); 47255d7bfe2SMark Cave-Ayland if (y >= ts->cursy && y < ts->cursy+32 && ts->cursx < ts->width) { 47355d7bfe2SMark Cave-Ayland tcx_draw_cursor32(ts, d, y, ts->width); 47455d7bfe2SMark Cave-Ayland } 475eee0b836Sblueswir1 d += dd; 476eee0b836Sblueswir1 s += ds; 477eee0b836Sblueswir1 cptr += ds; 478eee0b836Sblueswir1 s24 += ds; 47955d7bfe2SMark Cave-Ayland y++; 480eee0b836Sblueswir1 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24); 48155d7bfe2SMark Cave-Ayland if (y >= ts->cursy && y < ts->cursy+32 && ts->cursx < ts->width) { 48255d7bfe2SMark Cave-Ayland tcx_draw_cursor32(ts, d, y, ts->width); 48355d7bfe2SMark Cave-Ayland } 484eee0b836Sblueswir1 d += dd; 485eee0b836Sblueswir1 s += ds; 486eee0b836Sblueswir1 cptr += ds; 487eee0b836Sblueswir1 s24 += ds; 48855d7bfe2SMark Cave-Ayland y++; 489eee0b836Sblueswir1 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24); 49055d7bfe2SMark Cave-Ayland if (y >= ts->cursy && y < ts->cursy+32 && ts->cursx < ts->width) { 49155d7bfe2SMark Cave-Ayland tcx_draw_cursor32(ts, d, y, ts->width); 49255d7bfe2SMark Cave-Ayland } 493eee0b836Sblueswir1 d += dd; 494eee0b836Sblueswir1 s += ds; 495eee0b836Sblueswir1 cptr += ds; 496eee0b836Sblueswir1 s24 += ds; 49755d7bfe2SMark Cave-Ayland y++; 498eee0b836Sblueswir1 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24); 49955d7bfe2SMark Cave-Ayland if (y >= ts->cursy && y < ts->cursy+32 && ts->cursx < ts->width) { 50055d7bfe2SMark Cave-Ayland tcx_draw_cursor32(ts, d, y, ts->width); 50155d7bfe2SMark Cave-Ayland } 502eee0b836Sblueswir1 d += dd; 503eee0b836Sblueswir1 s += ds; 504eee0b836Sblueswir1 cptr += ds; 505eee0b836Sblueswir1 s24 += ds; 50655d7bfe2SMark Cave-Ayland y++; 507eee0b836Sblueswir1 } else { 508eee0b836Sblueswir1 if (y_start >= 0) { 509eee0b836Sblueswir1 /* flush to display */ 510c78f7137SGerd Hoffmann dpy_gfx_update(ts->con, 0, y_start, 511eee0b836Sblueswir1 ts->width, y - y_start); 512eee0b836Sblueswir1 y_start = -1; 513eee0b836Sblueswir1 } 514eee0b836Sblueswir1 d += dd * 4; 515eee0b836Sblueswir1 s += ds * 4; 516eee0b836Sblueswir1 cptr += ds * 4; 517eee0b836Sblueswir1 s24 += ds * 4; 51855d7bfe2SMark Cave-Ayland y += 4; 519eee0b836Sblueswir1 } 520eee0b836Sblueswir1 } 521eee0b836Sblueswir1 if (y_start >= 0) { 522eee0b836Sblueswir1 /* flush to display */ 523c78f7137SGerd Hoffmann dpy_gfx_update(ts->con, 0, y_start, 524eee0b836Sblueswir1 ts->width, y - y_start); 525eee0b836Sblueswir1 } 526eee0b836Sblueswir1 /* reset modified pages */ 527c0c440f3SBlue Swirl if (page_max >= page_min) { 52855d7bfe2SMark Cave-Ayland tcx24_reset_dirty(ts, page_min, page_max, page24, cpage); 529eee0b836Sblueswir1 } 530eee0b836Sblueswir1 } 531eee0b836Sblueswir1 53295219897Spbrook static void tcx_invalidate_display(void *opaque) 533420557e8Sbellard { 534420557e8Sbellard TCXState *s = opaque; 535420557e8Sbellard 5369800b3c2SMark Cave-Ayland tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem)); 537c78f7137SGerd Hoffmann qemu_console_resize(s->con, s->width, s->height); 538e80cfcfcSbellard } 539e80cfcfcSbellard 540eee0b836Sblueswir1 static void tcx24_invalidate_display(void *opaque) 541eee0b836Sblueswir1 { 542eee0b836Sblueswir1 TCXState *s = opaque; 543eee0b836Sblueswir1 5449800b3c2SMark Cave-Ayland tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem)); 545c78f7137SGerd Hoffmann qemu_console_resize(s->con, s->width, s->height); 546eee0b836Sblueswir1 } 547eee0b836Sblueswir1 548e59fb374SJuan Quintela static int vmstate_tcx_post_load(void *opaque, int version_id) 549e80cfcfcSbellard { 550e80cfcfcSbellard TCXState *s = opaque; 551e80cfcfcSbellard 55221206a10Sbellard update_palette_entries(s, 0, 256); 5539800b3c2SMark Cave-Ayland tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem)); 554420557e8Sbellard return 0; 555420557e8Sbellard } 556420557e8Sbellard 557c0c41a4bSBlue Swirl static const VMStateDescription vmstate_tcx = { 558c0c41a4bSBlue Swirl .name ="tcx", 559c0c41a4bSBlue Swirl .version_id = 4, 560c0c41a4bSBlue Swirl .minimum_version_id = 4, 561752ff2faSJuan Quintela .post_load = vmstate_tcx_post_load, 562c0c41a4bSBlue Swirl .fields = (VMStateField[]) { 563c0c41a4bSBlue Swirl VMSTATE_UINT16(height, TCXState), 564c0c41a4bSBlue Swirl VMSTATE_UINT16(width, TCXState), 565c0c41a4bSBlue Swirl VMSTATE_UINT16(depth, TCXState), 566c0c41a4bSBlue Swirl VMSTATE_BUFFER(r, TCXState), 567c0c41a4bSBlue Swirl VMSTATE_BUFFER(g, TCXState), 568c0c41a4bSBlue Swirl VMSTATE_BUFFER(b, TCXState), 569c0c41a4bSBlue Swirl VMSTATE_UINT8(dac_index, TCXState), 570c0c41a4bSBlue Swirl VMSTATE_UINT8(dac_state, TCXState), 571c0c41a4bSBlue Swirl VMSTATE_END_OF_LIST() 572c0c41a4bSBlue Swirl } 573c0c41a4bSBlue Swirl }; 574c0c41a4bSBlue Swirl 5757f23f812SMichael S. Tsirkin static void tcx_reset(DeviceState *d) 576420557e8Sbellard { 57701774ddbSAndreas Färber TCXState *s = TCX(d); 578420557e8Sbellard 579e80cfcfcSbellard /* Initialize palette */ 58055d7bfe2SMark Cave-Ayland memset(s->r, 0, 260); 58155d7bfe2SMark Cave-Ayland memset(s->g, 0, 260); 58255d7bfe2SMark Cave-Ayland memset(s->b, 0, 260); 583e80cfcfcSbellard s->r[255] = s->g[255] = s->b[255] = 255; 58455d7bfe2SMark Cave-Ayland s->r[256] = s->g[256] = s->b[256] = 255; 58555d7bfe2SMark Cave-Ayland s->r[258] = s->g[258] = s->b[258] = 255; 58655d7bfe2SMark Cave-Ayland update_palette_entries(s, 0, 260); 587e80cfcfcSbellard memset(s->vram, 0, MAXX*MAXY); 588d08151bfSAvi Kivity memory_region_reset_dirty(&s->vram_mem, 0, MAXX * MAXY * (1 + 4 + 4), 589d08151bfSAvi Kivity DIRTY_MEMORY_VGA); 5906f7e9aecSbellard s->dac_index = 0; 5916f7e9aecSbellard s->dac_state = 0; 59255d7bfe2SMark Cave-Ayland s->cursx = 0xf000; /* Put cursor off screen */ 59355d7bfe2SMark Cave-Ayland s->cursy = 0xf000; 594420557e8Sbellard } 595420557e8Sbellard 596a8170e5eSAvi Kivity static uint64_t tcx_dac_readl(void *opaque, hwaddr addr, 597d08151bfSAvi Kivity unsigned size) 5986f7e9aecSbellard { 59955d7bfe2SMark Cave-Ayland TCXState *s = opaque; 60055d7bfe2SMark Cave-Ayland uint32_t val = 0; 60155d7bfe2SMark Cave-Ayland 60255d7bfe2SMark Cave-Ayland switch (s->dac_state) { 60355d7bfe2SMark Cave-Ayland case 0: 60455d7bfe2SMark Cave-Ayland val = s->r[s->dac_index] << 24; 60555d7bfe2SMark Cave-Ayland s->dac_state++; 60655d7bfe2SMark Cave-Ayland break; 60755d7bfe2SMark Cave-Ayland case 1: 60855d7bfe2SMark Cave-Ayland val = s->g[s->dac_index] << 24; 60955d7bfe2SMark Cave-Ayland s->dac_state++; 61055d7bfe2SMark Cave-Ayland break; 61155d7bfe2SMark Cave-Ayland case 2: 61255d7bfe2SMark Cave-Ayland val = s->b[s->dac_index] << 24; 61355d7bfe2SMark Cave-Ayland s->dac_index = (s->dac_index + 1) & 0xff; /* Index autoincrement */ 61455d7bfe2SMark Cave-Ayland default: 61555d7bfe2SMark Cave-Ayland s->dac_state = 0; 61655d7bfe2SMark Cave-Ayland break; 61755d7bfe2SMark Cave-Ayland } 61855d7bfe2SMark Cave-Ayland 61955d7bfe2SMark Cave-Ayland return val; 6206f7e9aecSbellard } 6216f7e9aecSbellard 622a8170e5eSAvi Kivity static void tcx_dac_writel(void *opaque, hwaddr addr, uint64_t val, 623d08151bfSAvi Kivity unsigned size) 6246f7e9aecSbellard { 6256f7e9aecSbellard TCXState *s = opaque; 62655d7bfe2SMark Cave-Ayland unsigned index; 6276f7e9aecSbellard 628e64d7d59Sblueswir1 switch (addr) { 62955d7bfe2SMark Cave-Ayland case 0: /* Address */ 6306f7e9aecSbellard s->dac_index = val >> 24; 6316f7e9aecSbellard s->dac_state = 0; 6326f7e9aecSbellard break; 63355d7bfe2SMark Cave-Ayland case 4: /* Pixel colours */ 63455d7bfe2SMark Cave-Ayland case 12: /* Overlay (cursor) colours */ 63555d7bfe2SMark Cave-Ayland if (addr & 8) { 63655d7bfe2SMark Cave-Ayland index = (s->dac_index & 3) + 256; 63755d7bfe2SMark Cave-Ayland } else { 63855d7bfe2SMark Cave-Ayland index = s->dac_index; 63955d7bfe2SMark Cave-Ayland } 6406f7e9aecSbellard switch (s->dac_state) { 6416f7e9aecSbellard case 0: 64255d7bfe2SMark Cave-Ayland s->r[index] = val >> 24; 64355d7bfe2SMark Cave-Ayland update_palette_entries(s, index, index + 1); 6446f7e9aecSbellard s->dac_state++; 6456f7e9aecSbellard break; 6466f7e9aecSbellard case 1: 64755d7bfe2SMark Cave-Ayland s->g[index] = val >> 24; 64855d7bfe2SMark Cave-Ayland update_palette_entries(s, index, index + 1); 6496f7e9aecSbellard s->dac_state++; 6506f7e9aecSbellard break; 6516f7e9aecSbellard case 2: 65255d7bfe2SMark Cave-Ayland s->b[index] = val >> 24; 65355d7bfe2SMark Cave-Ayland update_palette_entries(s, index, index + 1); 65455d7bfe2SMark Cave-Ayland s->dac_index = (s->dac_index + 1) & 0xff; /* Index autoincrement */ 6556f7e9aecSbellard default: 6566f7e9aecSbellard s->dac_state = 0; 6576f7e9aecSbellard break; 6586f7e9aecSbellard } 6596f7e9aecSbellard break; 66055d7bfe2SMark Cave-Ayland default: /* Control registers */ 6616f7e9aecSbellard break; 6626f7e9aecSbellard } 6636f7e9aecSbellard } 6646f7e9aecSbellard 665d08151bfSAvi Kivity static const MemoryRegionOps tcx_dac_ops = { 666d08151bfSAvi Kivity .read = tcx_dac_readl, 667d08151bfSAvi Kivity .write = tcx_dac_writel, 668d08151bfSAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 669d08151bfSAvi Kivity .valid = { 670d08151bfSAvi Kivity .min_access_size = 4, 671d08151bfSAvi Kivity .max_access_size = 4, 672d08151bfSAvi Kivity }, 6736f7e9aecSbellard }; 6746f7e9aecSbellard 67555d7bfe2SMark Cave-Ayland static uint64_t tcx_stip_readl(void *opaque, hwaddr addr, 676d08151bfSAvi Kivity unsigned size) 6778508b89eSblueswir1 { 6788508b89eSblueswir1 return 0; 6798508b89eSblueswir1 } 6808508b89eSblueswir1 68155d7bfe2SMark Cave-Ayland static void tcx_stip_writel(void *opaque, hwaddr addr, 682d08151bfSAvi Kivity uint64_t val, unsigned size) 6838508b89eSblueswir1 { 68455d7bfe2SMark Cave-Ayland TCXState *s = opaque; 68555d7bfe2SMark Cave-Ayland int i; 68655d7bfe2SMark Cave-Ayland uint32_t col; 68755d7bfe2SMark Cave-Ayland 68855d7bfe2SMark Cave-Ayland if (!(addr & 4)) { 68955d7bfe2SMark Cave-Ayland s->tmpblit = val; 69055d7bfe2SMark Cave-Ayland } else { 69155d7bfe2SMark Cave-Ayland addr = (addr >> 3) & 0xfffff; 69255d7bfe2SMark Cave-Ayland col = cpu_to_be32(s->tmpblit); 69355d7bfe2SMark Cave-Ayland if (s->depth == 24) { 69455d7bfe2SMark Cave-Ayland for (i = 0; i < 32; i++) { 69555d7bfe2SMark Cave-Ayland if (val & 0x80000000) { 69655d7bfe2SMark Cave-Ayland s->vram[addr + i] = s->tmpblit; 69755d7bfe2SMark Cave-Ayland s->vram24[addr + i] = col; 69855d7bfe2SMark Cave-Ayland } 69955d7bfe2SMark Cave-Ayland val <<= 1; 70055d7bfe2SMark Cave-Ayland } 70155d7bfe2SMark Cave-Ayland } else { 70255d7bfe2SMark Cave-Ayland for (i = 0; i < 32; i++) { 70355d7bfe2SMark Cave-Ayland if (val & 0x80000000) { 70455d7bfe2SMark Cave-Ayland s->vram[addr + i] = s->tmpblit; 70555d7bfe2SMark Cave-Ayland } 70655d7bfe2SMark Cave-Ayland val <<= 1; 70755d7bfe2SMark Cave-Ayland } 70855d7bfe2SMark Cave-Ayland } 70955d7bfe2SMark Cave-Ayland memory_region_set_dirty(&s->vram_mem, addr, 32); 71055d7bfe2SMark Cave-Ayland } 7118508b89eSblueswir1 } 7128508b89eSblueswir1 71355d7bfe2SMark Cave-Ayland static void tcx_rstip_writel(void *opaque, hwaddr addr, 71455d7bfe2SMark Cave-Ayland uint64_t val, unsigned size) 71555d7bfe2SMark Cave-Ayland { 71655d7bfe2SMark Cave-Ayland TCXState *s = opaque; 71755d7bfe2SMark Cave-Ayland int i; 71855d7bfe2SMark Cave-Ayland uint32_t col; 71955d7bfe2SMark Cave-Ayland 72055d7bfe2SMark Cave-Ayland if (!(addr & 4)) { 72155d7bfe2SMark Cave-Ayland s->tmpblit = val; 72255d7bfe2SMark Cave-Ayland } else { 72355d7bfe2SMark Cave-Ayland addr = (addr >> 3) & 0xfffff; 72455d7bfe2SMark Cave-Ayland col = cpu_to_be32(s->tmpblit); 72555d7bfe2SMark Cave-Ayland if (s->depth == 24) { 72655d7bfe2SMark Cave-Ayland for (i = 0; i < 32; i++) { 72755d7bfe2SMark Cave-Ayland if (val & 0x80000000) { 72855d7bfe2SMark Cave-Ayland s->vram[addr + i] = s->tmpblit; 72955d7bfe2SMark Cave-Ayland s->vram24[addr + i] = col; 73055d7bfe2SMark Cave-Ayland s->cplane[addr + i] = col; 73155d7bfe2SMark Cave-Ayland } 73255d7bfe2SMark Cave-Ayland val <<= 1; 73355d7bfe2SMark Cave-Ayland } 73455d7bfe2SMark Cave-Ayland } else { 73555d7bfe2SMark Cave-Ayland for (i = 0; i < 32; i++) { 73655d7bfe2SMark Cave-Ayland if (val & 0x80000000) { 73755d7bfe2SMark Cave-Ayland s->vram[addr + i] = s->tmpblit; 73855d7bfe2SMark Cave-Ayland } 73955d7bfe2SMark Cave-Ayland val <<= 1; 74055d7bfe2SMark Cave-Ayland } 74155d7bfe2SMark Cave-Ayland } 74255d7bfe2SMark Cave-Ayland memory_region_set_dirty(&s->vram_mem, addr, 32); 74355d7bfe2SMark Cave-Ayland } 74455d7bfe2SMark Cave-Ayland } 74555d7bfe2SMark Cave-Ayland 74655d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_stip_ops = { 74755d7bfe2SMark Cave-Ayland .read = tcx_stip_readl, 74855d7bfe2SMark Cave-Ayland .write = tcx_stip_writel, 74955d7bfe2SMark Cave-Ayland .endianness = DEVICE_NATIVE_ENDIAN, 75055d7bfe2SMark Cave-Ayland .valid = { 75155d7bfe2SMark Cave-Ayland .min_access_size = 4, 75255d7bfe2SMark Cave-Ayland .max_access_size = 4, 75355d7bfe2SMark Cave-Ayland }, 75455d7bfe2SMark Cave-Ayland }; 75555d7bfe2SMark Cave-Ayland 75655d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_rstip_ops = { 75755d7bfe2SMark Cave-Ayland .read = tcx_stip_readl, 75855d7bfe2SMark Cave-Ayland .write = tcx_rstip_writel, 75955d7bfe2SMark Cave-Ayland .endianness = DEVICE_NATIVE_ENDIAN, 76055d7bfe2SMark Cave-Ayland .valid = { 76155d7bfe2SMark Cave-Ayland .min_access_size = 4, 76255d7bfe2SMark Cave-Ayland .max_access_size = 4, 76355d7bfe2SMark Cave-Ayland }, 76455d7bfe2SMark Cave-Ayland }; 76555d7bfe2SMark Cave-Ayland 76655d7bfe2SMark Cave-Ayland static uint64_t tcx_blit_readl(void *opaque, hwaddr addr, 76755d7bfe2SMark Cave-Ayland unsigned size) 76855d7bfe2SMark Cave-Ayland { 76955d7bfe2SMark Cave-Ayland return 0; 77055d7bfe2SMark Cave-Ayland } 77155d7bfe2SMark Cave-Ayland 77255d7bfe2SMark Cave-Ayland static void tcx_blit_writel(void *opaque, hwaddr addr, 77355d7bfe2SMark Cave-Ayland uint64_t val, unsigned size) 77455d7bfe2SMark Cave-Ayland { 77555d7bfe2SMark Cave-Ayland TCXState *s = opaque; 77655d7bfe2SMark Cave-Ayland uint32_t adsr, len; 77755d7bfe2SMark Cave-Ayland int i; 77855d7bfe2SMark Cave-Ayland 77955d7bfe2SMark Cave-Ayland if (!(addr & 4)) { 78055d7bfe2SMark Cave-Ayland s->tmpblit = val; 78155d7bfe2SMark Cave-Ayland } else { 78255d7bfe2SMark Cave-Ayland addr = (addr >> 3) & 0xfffff; 78355d7bfe2SMark Cave-Ayland adsr = val & 0xffffff; 78455d7bfe2SMark Cave-Ayland len = ((val >> 24) & 0x1f) + 1; 78555d7bfe2SMark Cave-Ayland if (adsr == 0xffffff) { 78655d7bfe2SMark Cave-Ayland memset(&s->vram[addr], s->tmpblit, len); 78755d7bfe2SMark Cave-Ayland if (s->depth == 24) { 78855d7bfe2SMark Cave-Ayland val = s->tmpblit & 0xffffff; 78955d7bfe2SMark Cave-Ayland val = cpu_to_be32(val); 79055d7bfe2SMark Cave-Ayland for (i = 0; i < len; i++) { 79155d7bfe2SMark Cave-Ayland s->vram24[addr + i] = val; 79255d7bfe2SMark Cave-Ayland } 79355d7bfe2SMark Cave-Ayland } 79455d7bfe2SMark Cave-Ayland } else { 79555d7bfe2SMark Cave-Ayland memcpy(&s->vram[addr], &s->vram[adsr], len); 79655d7bfe2SMark Cave-Ayland if (s->depth == 24) { 79755d7bfe2SMark Cave-Ayland memcpy(&s->vram24[addr], &s->vram24[adsr], len * 4); 79855d7bfe2SMark Cave-Ayland } 79955d7bfe2SMark Cave-Ayland } 80055d7bfe2SMark Cave-Ayland memory_region_set_dirty(&s->vram_mem, addr, len); 80155d7bfe2SMark Cave-Ayland } 80255d7bfe2SMark Cave-Ayland } 80355d7bfe2SMark Cave-Ayland 80455d7bfe2SMark Cave-Ayland static void tcx_rblit_writel(void *opaque, hwaddr addr, 80555d7bfe2SMark Cave-Ayland uint64_t val, unsigned size) 80655d7bfe2SMark Cave-Ayland { 80755d7bfe2SMark Cave-Ayland TCXState *s = opaque; 80855d7bfe2SMark Cave-Ayland uint32_t adsr, len; 80955d7bfe2SMark Cave-Ayland int i; 81055d7bfe2SMark Cave-Ayland 81155d7bfe2SMark Cave-Ayland if (!(addr & 4)) { 81255d7bfe2SMark Cave-Ayland s->tmpblit = val; 81355d7bfe2SMark Cave-Ayland } else { 81455d7bfe2SMark Cave-Ayland addr = (addr >> 3) & 0xfffff; 81555d7bfe2SMark Cave-Ayland adsr = val & 0xffffff; 81655d7bfe2SMark Cave-Ayland len = ((val >> 24) & 0x1f) + 1; 81755d7bfe2SMark Cave-Ayland if (adsr == 0xffffff) { 81855d7bfe2SMark Cave-Ayland memset(&s->vram[addr], s->tmpblit, len); 81955d7bfe2SMark Cave-Ayland if (s->depth == 24) { 82055d7bfe2SMark Cave-Ayland val = s->tmpblit & 0xffffff; 82155d7bfe2SMark Cave-Ayland val = cpu_to_be32(val); 82255d7bfe2SMark Cave-Ayland for (i = 0; i < len; i++) { 82355d7bfe2SMark Cave-Ayland s->vram24[addr + i] = val; 82455d7bfe2SMark Cave-Ayland s->cplane[addr + i] = val; 82555d7bfe2SMark Cave-Ayland } 82655d7bfe2SMark Cave-Ayland } 82755d7bfe2SMark Cave-Ayland } else { 82855d7bfe2SMark Cave-Ayland memcpy(&s->vram[addr], &s->vram[adsr], len); 82955d7bfe2SMark Cave-Ayland if (s->depth == 24) { 83055d7bfe2SMark Cave-Ayland memcpy(&s->vram24[addr], &s->vram24[adsr], len * 4); 83155d7bfe2SMark Cave-Ayland memcpy(&s->cplane[addr], &s->cplane[adsr], len * 4); 83255d7bfe2SMark Cave-Ayland } 83355d7bfe2SMark Cave-Ayland } 83455d7bfe2SMark Cave-Ayland memory_region_set_dirty(&s->vram_mem, addr, len); 83555d7bfe2SMark Cave-Ayland } 83655d7bfe2SMark Cave-Ayland } 83755d7bfe2SMark Cave-Ayland 83855d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_blit_ops = { 83955d7bfe2SMark Cave-Ayland .read = tcx_blit_readl, 84055d7bfe2SMark Cave-Ayland .write = tcx_blit_writel, 84155d7bfe2SMark Cave-Ayland .endianness = DEVICE_NATIVE_ENDIAN, 84255d7bfe2SMark Cave-Ayland .valid = { 84355d7bfe2SMark Cave-Ayland .min_access_size = 4, 84455d7bfe2SMark Cave-Ayland .max_access_size = 4, 84555d7bfe2SMark Cave-Ayland }, 84655d7bfe2SMark Cave-Ayland }; 84755d7bfe2SMark Cave-Ayland 84855d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_rblit_ops = { 84955d7bfe2SMark Cave-Ayland .read = tcx_blit_readl, 85055d7bfe2SMark Cave-Ayland .write = tcx_rblit_writel, 85155d7bfe2SMark Cave-Ayland .endianness = DEVICE_NATIVE_ENDIAN, 85255d7bfe2SMark Cave-Ayland .valid = { 85355d7bfe2SMark Cave-Ayland .min_access_size = 4, 85455d7bfe2SMark Cave-Ayland .max_access_size = 4, 85555d7bfe2SMark Cave-Ayland }, 85655d7bfe2SMark Cave-Ayland }; 85755d7bfe2SMark Cave-Ayland 85855d7bfe2SMark Cave-Ayland static void tcx_invalidate_cursor_position(TCXState *s) 85955d7bfe2SMark Cave-Ayland { 86055d7bfe2SMark Cave-Ayland int ymin, ymax, start, end; 86155d7bfe2SMark Cave-Ayland 86255d7bfe2SMark Cave-Ayland /* invalidate only near the cursor */ 86355d7bfe2SMark Cave-Ayland ymin = s->cursy; 86455d7bfe2SMark Cave-Ayland if (ymin >= s->height) { 86555d7bfe2SMark Cave-Ayland return; 86655d7bfe2SMark Cave-Ayland } 86755d7bfe2SMark Cave-Ayland ymax = MIN(s->height, ymin + 32); 86855d7bfe2SMark Cave-Ayland start = ymin * 1024; 86955d7bfe2SMark Cave-Ayland end = ymax * 1024; 87055d7bfe2SMark Cave-Ayland 87155d7bfe2SMark Cave-Ayland memory_region_set_dirty(&s->vram_mem, start, end-start); 87255d7bfe2SMark Cave-Ayland } 87355d7bfe2SMark Cave-Ayland 87455d7bfe2SMark Cave-Ayland static uint64_t tcx_thc_readl(void *opaque, hwaddr addr, 87555d7bfe2SMark Cave-Ayland unsigned size) 87655d7bfe2SMark Cave-Ayland { 87755d7bfe2SMark Cave-Ayland TCXState *s = opaque; 87855d7bfe2SMark Cave-Ayland uint64_t val; 87955d7bfe2SMark Cave-Ayland 88055d7bfe2SMark Cave-Ayland if (addr == TCX_THC_MISC) { 88155d7bfe2SMark Cave-Ayland val = s->thcmisc | 0x02000000; 88255d7bfe2SMark Cave-Ayland } else { 88355d7bfe2SMark Cave-Ayland val = 0; 88455d7bfe2SMark Cave-Ayland } 88555d7bfe2SMark Cave-Ayland return val; 88655d7bfe2SMark Cave-Ayland } 88755d7bfe2SMark Cave-Ayland 88855d7bfe2SMark Cave-Ayland static void tcx_thc_writel(void *opaque, hwaddr addr, 88955d7bfe2SMark Cave-Ayland uint64_t val, unsigned size) 89055d7bfe2SMark Cave-Ayland { 89155d7bfe2SMark Cave-Ayland TCXState *s = opaque; 89255d7bfe2SMark Cave-Ayland 89355d7bfe2SMark Cave-Ayland if (addr == TCX_THC_CURSXY) { 89455d7bfe2SMark Cave-Ayland tcx_invalidate_cursor_position(s); 89555d7bfe2SMark Cave-Ayland s->cursx = val >> 16; 89655d7bfe2SMark Cave-Ayland s->cursy = val; 89755d7bfe2SMark Cave-Ayland tcx_invalidate_cursor_position(s); 89855d7bfe2SMark Cave-Ayland } else if (addr >= TCX_THC_CURSMASK && addr < TCX_THC_CURSMASK + 128) { 89955d7bfe2SMark Cave-Ayland s->cursmask[(addr - TCX_THC_CURSMASK) >> 2] = val; 90055d7bfe2SMark Cave-Ayland tcx_invalidate_cursor_position(s); 90155d7bfe2SMark Cave-Ayland } else if (addr >= TCX_THC_CURSBITS && addr < TCX_THC_CURSBITS + 128) { 90255d7bfe2SMark Cave-Ayland s->cursbits[(addr - TCX_THC_CURSBITS) >> 2] = val; 90355d7bfe2SMark Cave-Ayland tcx_invalidate_cursor_position(s); 90455d7bfe2SMark Cave-Ayland } else if (addr == TCX_THC_MISC) { 90555d7bfe2SMark Cave-Ayland s->thcmisc = val; 90655d7bfe2SMark Cave-Ayland } 90755d7bfe2SMark Cave-Ayland 90855d7bfe2SMark Cave-Ayland } 90955d7bfe2SMark Cave-Ayland 91055d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_thc_ops = { 91155d7bfe2SMark Cave-Ayland .read = tcx_thc_readl, 91255d7bfe2SMark Cave-Ayland .write = tcx_thc_writel, 91355d7bfe2SMark Cave-Ayland .endianness = DEVICE_NATIVE_ENDIAN, 91455d7bfe2SMark Cave-Ayland .valid = { 91555d7bfe2SMark Cave-Ayland .min_access_size = 4, 91655d7bfe2SMark Cave-Ayland .max_access_size = 4, 91755d7bfe2SMark Cave-Ayland }, 91855d7bfe2SMark Cave-Ayland }; 91955d7bfe2SMark Cave-Ayland 92055d7bfe2SMark Cave-Ayland static uint64_t tcx_dummy_readl(void *opaque, hwaddr addr, 92155d7bfe2SMark Cave-Ayland unsigned size) 92255d7bfe2SMark Cave-Ayland { 92355d7bfe2SMark Cave-Ayland return 0; 92455d7bfe2SMark Cave-Ayland } 92555d7bfe2SMark Cave-Ayland 92655d7bfe2SMark Cave-Ayland static void tcx_dummy_writel(void *opaque, hwaddr addr, 92755d7bfe2SMark Cave-Ayland uint64_t val, unsigned size) 92855d7bfe2SMark Cave-Ayland { 92955d7bfe2SMark Cave-Ayland return; 93055d7bfe2SMark Cave-Ayland } 93155d7bfe2SMark Cave-Ayland 93255d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_dummy_ops = { 93355d7bfe2SMark Cave-Ayland .read = tcx_dummy_readl, 93455d7bfe2SMark Cave-Ayland .write = tcx_dummy_writel, 935d08151bfSAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 936d08151bfSAvi Kivity .valid = { 937d08151bfSAvi Kivity .min_access_size = 4, 938d08151bfSAvi Kivity .max_access_size = 4, 939d08151bfSAvi Kivity }, 9408508b89eSblueswir1 }; 9418508b89eSblueswir1 942380cd056SGerd Hoffmann static const GraphicHwOps tcx_ops = { 943380cd056SGerd Hoffmann .invalidate = tcx_invalidate_display, 944380cd056SGerd Hoffmann .gfx_update = tcx_update_display, 945380cd056SGerd Hoffmann }; 946380cd056SGerd Hoffmann 947380cd056SGerd Hoffmann static const GraphicHwOps tcx24_ops = { 948380cd056SGerd Hoffmann .invalidate = tcx24_invalidate_display, 949380cd056SGerd Hoffmann .gfx_update = tcx24_update_display, 950380cd056SGerd Hoffmann }; 951380cd056SGerd Hoffmann 95201b91ac2SMark Cave-Ayland static void tcx_initfn(Object *obj) 95301b91ac2SMark Cave-Ayland { 95401b91ac2SMark Cave-Ayland SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 95501b91ac2SMark Cave-Ayland TCXState *s = TCX(obj); 95601b91ac2SMark Cave-Ayland 957b21de199SThomas Huth memory_region_init_ram(&s->rom, obj, "tcx.prom", FCODE_MAX_ROM_SIZE, 958f8ed85acSMarkus Armbruster &error_fatal); 95901b91ac2SMark Cave-Ayland memory_region_set_readonly(&s->rom, true); 96001b91ac2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->rom); 96101b91ac2SMark Cave-Ayland 96255d7bfe2SMark Cave-Ayland /* 2/STIP : Stippler */ 963b21de199SThomas Huth memory_region_init_io(&s->stip, obj, &tcx_stip_ops, s, "tcx.stip", 96455d7bfe2SMark Cave-Ayland TCX_STIP_NREGS); 96555d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->stip); 96655d7bfe2SMark Cave-Ayland 96755d7bfe2SMark Cave-Ayland /* 3/BLIT : Blitter */ 968b21de199SThomas Huth memory_region_init_io(&s->blit, obj, &tcx_blit_ops, s, "tcx.blit", 96955d7bfe2SMark Cave-Ayland TCX_BLIT_NREGS); 97055d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->blit); 97155d7bfe2SMark Cave-Ayland 97255d7bfe2SMark Cave-Ayland /* 5/RSTIP : Raw Stippler */ 973b21de199SThomas Huth memory_region_init_io(&s->rstip, obj, &tcx_rstip_ops, s, "tcx.rstip", 97455d7bfe2SMark Cave-Ayland TCX_RSTIP_NREGS); 97555d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->rstip); 97655d7bfe2SMark Cave-Ayland 97755d7bfe2SMark Cave-Ayland /* 6/RBLIT : Raw Blitter */ 978b21de199SThomas Huth memory_region_init_io(&s->rblit, obj, &tcx_rblit_ops, s, "tcx.rblit", 97955d7bfe2SMark Cave-Ayland TCX_RBLIT_NREGS); 98055d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->rblit); 98155d7bfe2SMark Cave-Ayland 98255d7bfe2SMark Cave-Ayland /* 7/TEC : ??? */ 983b21de199SThomas Huth memory_region_init_io(&s->tec, obj, &tcx_dummy_ops, s, "tcx.tec", 984b21de199SThomas Huth TCX_TEC_NREGS); 98555d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->tec); 98655d7bfe2SMark Cave-Ayland 98755d7bfe2SMark Cave-Ayland /* 8/CMAP : DAC */ 988b21de199SThomas Huth memory_region_init_io(&s->dac, obj, &tcx_dac_ops, s, "tcx.dac", 989b21de199SThomas Huth TCX_DAC_NREGS); 99001b91ac2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->dac); 99101b91ac2SMark Cave-Ayland 99255d7bfe2SMark Cave-Ayland /* 9/THC : Cursor */ 993b21de199SThomas Huth memory_region_init_io(&s->thc, obj, &tcx_thc_ops, s, "tcx.thc", 99455d7bfe2SMark Cave-Ayland TCX_THC_NREGS); 99555d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->thc); 99601b91ac2SMark Cave-Ayland 99755d7bfe2SMark Cave-Ayland /* 11/DHC : ??? */ 998b21de199SThomas Huth memory_region_init_io(&s->dhc, obj, &tcx_dummy_ops, s, "tcx.dhc", 99955d7bfe2SMark Cave-Ayland TCX_DHC_NREGS); 100055d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->dhc); 100155d7bfe2SMark Cave-Ayland 100255d7bfe2SMark Cave-Ayland /* 12/ALT : ??? */ 1003b21de199SThomas Huth memory_region_init_io(&s->alt, obj, &tcx_dummy_ops, s, "tcx.alt", 100455d7bfe2SMark Cave-Ayland TCX_ALT_NREGS); 100555d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->alt); 100601b91ac2SMark Cave-Ayland } 100701b91ac2SMark Cave-Ayland 1008d4ad9decSMark Cave-Ayland static void tcx_realizefn(DeviceState *dev, Error **errp) 1009f40070c3SBlue Swirl { 1010d4ad9decSMark Cave-Ayland SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 101101774ddbSAndreas Färber TCXState *s = TCX(dev); 1012d08151bfSAvi Kivity ram_addr_t vram_offset = 0; 1013da87dd7bSMark Cave-Ayland int size, ret; 1014dc828ca1Spbrook uint8_t *vram_base; 1015da87dd7bSMark Cave-Ayland char *fcode_filename; 1016dc828ca1Spbrook 10173eadad55SPaolo Bonzini memory_region_init_ram(&s->vram_mem, OBJECT(s), "tcx.vram", 1018f8ed85acSMarkus Armbruster s->vram_size * (1 + 4 + 4), &error_fatal); 1019c5705a77SAvi Kivity vmstate_register_ram_global(&s->vram_mem); 102074259ae5SPaolo Bonzini memory_region_set_log(&s->vram_mem, true, DIRTY_MEMORY_VGA); 1021d08151bfSAvi Kivity vram_base = memory_region_get_ram_ptr(&s->vram_mem); 1022e80cfcfcSbellard 102355d7bfe2SMark Cave-Ayland /* 10/ROM : FCode ROM */ 1024da87dd7bSMark Cave-Ayland vmstate_register_ram_global(&s->rom); 1025da87dd7bSMark Cave-Ayland fcode_filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, TCX_ROM_FILE); 1026da87dd7bSMark Cave-Ayland if (fcode_filename) { 1027da87dd7bSMark Cave-Ayland ret = load_image_targphys(fcode_filename, s->prom_addr, 1028da87dd7bSMark Cave-Ayland FCODE_MAX_ROM_SIZE); 10298684e85cSShannon Zhao g_free(fcode_filename); 1030da87dd7bSMark Cave-Ayland if (ret < 0 || ret > FCODE_MAX_ROM_SIZE) { 1031d4ad9decSMark Cave-Ayland error_report("tcx: could not load prom '%s'", TCX_ROM_FILE); 1032da87dd7bSMark Cave-Ayland } 1033da87dd7bSMark Cave-Ayland } 1034da87dd7bSMark Cave-Ayland 103555d7bfe2SMark Cave-Ayland /* 0/DFB8 : 8-bit plane */ 1036eee0b836Sblueswir1 s->vram = vram_base; 1037ee6847d1SGerd Hoffmann size = s->vram_size; 10383eadad55SPaolo Bonzini memory_region_init_alias(&s->vram_8bit, OBJECT(s), "tcx.vram.8bit", 1039d08151bfSAvi Kivity &s->vram_mem, vram_offset, size); 1040d4ad9decSMark Cave-Ayland sysbus_init_mmio(sbd, &s->vram_8bit); 1041eee0b836Sblueswir1 vram_offset += size; 1042eee0b836Sblueswir1 vram_base += size; 1043eee0b836Sblueswir1 104455d7bfe2SMark Cave-Ayland /* 1/DFB24 : 24bit plane */ 1045ee6847d1SGerd Hoffmann size = s->vram_size * 4; 1046eee0b836Sblueswir1 s->vram24 = (uint32_t *)vram_base; 1047eee0b836Sblueswir1 s->vram24_offset = vram_offset; 10483eadad55SPaolo Bonzini memory_region_init_alias(&s->vram_24bit, OBJECT(s), "tcx.vram.24bit", 1049d08151bfSAvi Kivity &s->vram_mem, vram_offset, size); 1050d4ad9decSMark Cave-Ayland sysbus_init_mmio(sbd, &s->vram_24bit); 1051eee0b836Sblueswir1 vram_offset += size; 1052eee0b836Sblueswir1 vram_base += size; 1053eee0b836Sblueswir1 105455d7bfe2SMark Cave-Ayland /* 4/RDFB32 : Raw Framebuffer */ 1055ee6847d1SGerd Hoffmann size = s->vram_size * 4; 1056eee0b836Sblueswir1 s->cplane = (uint32_t *)vram_base; 1057eee0b836Sblueswir1 s->cplane_offset = vram_offset; 10583eadad55SPaolo Bonzini memory_region_init_alias(&s->vram_cplane, OBJECT(s), "tcx.vram.cplane", 1059d08151bfSAvi Kivity &s->vram_mem, vram_offset, size); 1060d4ad9decSMark Cave-Ayland sysbus_init_mmio(sbd, &s->vram_cplane); 1061f40070c3SBlue Swirl 106255d7bfe2SMark Cave-Ayland /* 9/THC24bits : NetBSD writes here even with 8-bit display: dummy */ 106355d7bfe2SMark Cave-Ayland if (s->depth == 8) { 106455d7bfe2SMark Cave-Ayland memory_region_init_io(&s->thc24, OBJECT(s), &tcx_dummy_ops, s, 106555d7bfe2SMark Cave-Ayland "tcx.thc24", TCX_THC_NREGS); 106655d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->thc24); 1067eee0b836Sblueswir1 } 1068eee0b836Sblueswir1 106955d7bfe2SMark Cave-Ayland sysbus_init_irq(sbd, &s->irq); 107055d7bfe2SMark Cave-Ayland 107155d7bfe2SMark Cave-Ayland if (s->depth == 8) { 107255d7bfe2SMark Cave-Ayland s->con = graphic_console_init(DEVICE(dev), 0, &tcx_ops, s); 107355d7bfe2SMark Cave-Ayland } else { 107455d7bfe2SMark Cave-Ayland s->con = graphic_console_init(DEVICE(dev), 0, &tcx24_ops, s); 107555d7bfe2SMark Cave-Ayland } 107655d7bfe2SMark Cave-Ayland s->thcmisc = 0; 107755d7bfe2SMark Cave-Ayland 1078c78f7137SGerd Hoffmann qemu_console_resize(s->con, s->width, s->height); 1079420557e8Sbellard } 1080420557e8Sbellard 1081999e12bbSAnthony Liguori static Property tcx_properties[] = { 1082c7bcc85dSPaolo Bonzini DEFINE_PROP_UINT32("vram_size", TCXState, vram_size, -1), 108353dad499SGerd Hoffmann DEFINE_PROP_UINT16("width", TCXState, width, -1), 108453dad499SGerd Hoffmann DEFINE_PROP_UINT16("height", TCXState, height, -1), 108553dad499SGerd Hoffmann DEFINE_PROP_UINT16("depth", TCXState, depth, -1), 1086c7bcc85dSPaolo Bonzini DEFINE_PROP_UINT64("prom_addr", TCXState, prom_addr, -1), 108753dad499SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 1088999e12bbSAnthony Liguori }; 1089999e12bbSAnthony Liguori 1090999e12bbSAnthony Liguori static void tcx_class_init(ObjectClass *klass, void *data) 1091999e12bbSAnthony Liguori { 109239bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 1093999e12bbSAnthony Liguori 1094d4ad9decSMark Cave-Ayland dc->realize = tcx_realizefn; 109539bffca2SAnthony Liguori dc->reset = tcx_reset; 109639bffca2SAnthony Liguori dc->vmsd = &vmstate_tcx; 109739bffca2SAnthony Liguori dc->props = tcx_properties; 1098ee6847d1SGerd Hoffmann } 1099999e12bbSAnthony Liguori 11008c43a6f0SAndreas Färber static const TypeInfo tcx_info = { 110101774ddbSAndreas Färber .name = TYPE_TCX, 110239bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 110339bffca2SAnthony Liguori .instance_size = sizeof(TCXState), 110401b91ac2SMark Cave-Ayland .instance_init = tcx_initfn, 1105999e12bbSAnthony Liguori .class_init = tcx_class_init, 1106ee6847d1SGerd Hoffmann }; 1107ee6847d1SGerd Hoffmann 110883f7d43aSAndreas Färber static void tcx_register_types(void) 1109f40070c3SBlue Swirl { 111039bffca2SAnthony Liguori type_register_static(&tcx_info); 1111f40070c3SBlue Swirl } 1112f40070c3SBlue Swirl 111383f7d43aSAndreas Färber type_init(tcx_register_types) 1114