xref: /qemu/hw/display/tcx.c (revision 47df5154c352415c7487691374fd8284e6a2eb7c)
1420557e8Sbellard /*
26f7e9aecSbellard  * QEMU TCX Frame buffer
3420557e8Sbellard  *
46f7e9aecSbellard  * Copyright (c) 2003-2005 Fabrice Bellard
5420557e8Sbellard  *
6420557e8Sbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
7420557e8Sbellard  * of this software and associated documentation files (the "Software"), to deal
8420557e8Sbellard  * in the Software without restriction, including without limitation the rights
9420557e8Sbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10420557e8Sbellard  * copies of the Software, and to permit persons to whom the Software is
11420557e8Sbellard  * furnished to do so, subject to the following conditions:
12420557e8Sbellard  *
13420557e8Sbellard  * The above copyright notice and this permission notice shall be included in
14420557e8Sbellard  * all copies or substantial portions of the Software.
15420557e8Sbellard  *
16420557e8Sbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17420557e8Sbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18420557e8Sbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19420557e8Sbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20420557e8Sbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21420557e8Sbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22420557e8Sbellard  * THE SOFTWARE.
23420557e8Sbellard  */
24f40070c3SBlue Swirl 
25*47df5154SPeter Maydell #include "qemu/osdep.h"
26077805faSPaolo Bonzini #include "qemu-common.h"
2728ecbaeeSPaolo Bonzini #include "ui/console.h"
2828ecbaeeSPaolo Bonzini #include "ui/pixel_ops.h"
29da87dd7bSMark Cave-Ayland #include "hw/loader.h"
3083c9f4caSPaolo Bonzini #include "hw/sysbus.h"
31d49b6836SMarkus Armbruster #include "qemu/error-report.h"
32420557e8Sbellard 
33da87dd7bSMark Cave-Ayland #define TCX_ROM_FILE "QEMU,tcx.bin"
34da87dd7bSMark Cave-Ayland #define FCODE_MAX_ROM_SIZE 0x10000
35da87dd7bSMark Cave-Ayland 
36420557e8Sbellard #define MAXX 1024
37420557e8Sbellard #define MAXY 768
386f7e9aecSbellard #define TCX_DAC_NREGS    16
3955d7bfe2SMark Cave-Ayland #define TCX_THC_NREGS    0x1000
4055d7bfe2SMark Cave-Ayland #define TCX_DHC_NREGS    0x4000
418508b89eSblueswir1 #define TCX_TEC_NREGS    0x1000
4255d7bfe2SMark Cave-Ayland #define TCX_ALT_NREGS    0x8000
4355d7bfe2SMark Cave-Ayland #define TCX_STIP_NREGS   0x800000
4455d7bfe2SMark Cave-Ayland #define TCX_BLIT_NREGS   0x800000
4555d7bfe2SMark Cave-Ayland #define TCX_RSTIP_NREGS  0x800000
4655d7bfe2SMark Cave-Ayland #define TCX_RBLIT_NREGS  0x800000
4755d7bfe2SMark Cave-Ayland 
4855d7bfe2SMark Cave-Ayland #define TCX_THC_MISC     0x818
4955d7bfe2SMark Cave-Ayland #define TCX_THC_CURSXY   0x8fc
5055d7bfe2SMark Cave-Ayland #define TCX_THC_CURSMASK 0x900
5155d7bfe2SMark Cave-Ayland #define TCX_THC_CURSBITS 0x980
52420557e8Sbellard 
5301774ddbSAndreas Färber #define TYPE_TCX "SUNW,tcx"
5401774ddbSAndreas Färber #define TCX(obj) OBJECT_CHECK(TCXState, (obj), TYPE_TCX)
5501774ddbSAndreas Färber 
56420557e8Sbellard typedef struct TCXState {
5701774ddbSAndreas Färber     SysBusDevice parent_obj;
5801774ddbSAndreas Färber 
59c78f7137SGerd Hoffmann     QemuConsole *con;
6055d7bfe2SMark Cave-Ayland     qemu_irq irq;
618d5f07faSbellard     uint8_t *vram;
62eee0b836Sblueswir1     uint32_t *vram24, *cplane;
63da87dd7bSMark Cave-Ayland     hwaddr prom_addr;
64da87dd7bSMark Cave-Ayland     MemoryRegion rom;
65d08151bfSAvi Kivity     MemoryRegion vram_mem;
66d08151bfSAvi Kivity     MemoryRegion vram_8bit;
67d08151bfSAvi Kivity     MemoryRegion vram_24bit;
6855d7bfe2SMark Cave-Ayland     MemoryRegion stip;
6955d7bfe2SMark Cave-Ayland     MemoryRegion blit;
70d08151bfSAvi Kivity     MemoryRegion vram_cplane;
7155d7bfe2SMark Cave-Ayland     MemoryRegion rstip;
7255d7bfe2SMark Cave-Ayland     MemoryRegion rblit;
73d08151bfSAvi Kivity     MemoryRegion tec;
7455d7bfe2SMark Cave-Ayland     MemoryRegion dac;
7555d7bfe2SMark Cave-Ayland     MemoryRegion thc;
7655d7bfe2SMark Cave-Ayland     MemoryRegion dhc;
7755d7bfe2SMark Cave-Ayland     MemoryRegion alt;
78d08151bfSAvi Kivity     MemoryRegion thc24;
7955d7bfe2SMark Cave-Ayland 
80d08151bfSAvi Kivity     ram_addr_t vram24_offset, cplane_offset;
8155d7bfe2SMark Cave-Ayland     uint32_t tmpblit;
82ee6847d1SGerd Hoffmann     uint32_t vram_size;
8355d7bfe2SMark Cave-Ayland     uint32_t palette[260];
8455d7bfe2SMark Cave-Ayland     uint8_t r[260], g[260], b[260];
85427a66c3SBlue Swirl     uint16_t width, height, depth;
866f7e9aecSbellard     uint8_t dac_index, dac_state;
8755d7bfe2SMark Cave-Ayland     uint32_t thcmisc;
8855d7bfe2SMark Cave-Ayland     uint32_t cursmask[32];
8955d7bfe2SMark Cave-Ayland     uint32_t cursbits[32];
9055d7bfe2SMark Cave-Ayland     uint16_t cursx;
9155d7bfe2SMark Cave-Ayland     uint16_t cursy;
92420557e8Sbellard } TCXState;
93420557e8Sbellard 
94d3ffcafeSBlue Swirl static void tcx_set_dirty(TCXState *s)
95d3ffcafeSBlue Swirl {
96fd4aa979SBlue Swirl     memory_region_set_dirty(&s->vram_mem, 0, MAXX * MAXY);
97d3ffcafeSBlue Swirl }
98d3ffcafeSBlue Swirl 
9955d7bfe2SMark Cave-Ayland static inline int tcx24_check_dirty(TCXState *s, ram_addr_t page,
10055d7bfe2SMark Cave-Ayland                                     ram_addr_t page24, ram_addr_t cpage)
101d3ffcafeSBlue Swirl {
10255d7bfe2SMark Cave-Ayland     int ret;
10355d7bfe2SMark Cave-Ayland 
10455d7bfe2SMark Cave-Ayland     ret = memory_region_get_dirty(&s->vram_mem, page, TARGET_PAGE_SIZE,
10555d7bfe2SMark Cave-Ayland                                   DIRTY_MEMORY_VGA);
10655d7bfe2SMark Cave-Ayland     ret |= memory_region_get_dirty(&s->vram_mem, page24, TARGET_PAGE_SIZE * 4,
10755d7bfe2SMark Cave-Ayland                                    DIRTY_MEMORY_VGA);
10855d7bfe2SMark Cave-Ayland     ret |= memory_region_get_dirty(&s->vram_mem, cpage, TARGET_PAGE_SIZE * 4,
10955d7bfe2SMark Cave-Ayland                                    DIRTY_MEMORY_VGA);
11055d7bfe2SMark Cave-Ayland     return ret;
11155d7bfe2SMark Cave-Ayland }
11255d7bfe2SMark Cave-Ayland 
11355d7bfe2SMark Cave-Ayland static inline void tcx24_reset_dirty(TCXState *ts, ram_addr_t page_min,
11455d7bfe2SMark Cave-Ayland                                ram_addr_t page_max, ram_addr_t page24,
11555d7bfe2SMark Cave-Ayland                               ram_addr_t cpage)
11655d7bfe2SMark Cave-Ayland {
11755d7bfe2SMark Cave-Ayland     memory_region_reset_dirty(&ts->vram_mem,
11855d7bfe2SMark Cave-Ayland                               page_min,
11955d7bfe2SMark Cave-Ayland                               (page_max - page_min) + TARGET_PAGE_SIZE,
12055d7bfe2SMark Cave-Ayland                               DIRTY_MEMORY_VGA);
12155d7bfe2SMark Cave-Ayland     memory_region_reset_dirty(&ts->vram_mem,
12255d7bfe2SMark Cave-Ayland                               page24 + page_min * 4,
12355d7bfe2SMark Cave-Ayland                               (page_max - page_min) * 4 + TARGET_PAGE_SIZE,
12455d7bfe2SMark Cave-Ayland                               DIRTY_MEMORY_VGA);
12555d7bfe2SMark Cave-Ayland     memory_region_reset_dirty(&ts->vram_mem,
12655d7bfe2SMark Cave-Ayland                               cpage + page_min * 4,
12755d7bfe2SMark Cave-Ayland                               (page_max - page_min) * 4 + TARGET_PAGE_SIZE,
12855d7bfe2SMark Cave-Ayland                               DIRTY_MEMORY_VGA);
129d3ffcafeSBlue Swirl }
13095219897Spbrook 
13121206a10Sbellard static void update_palette_entries(TCXState *s, int start, int end)
13221206a10Sbellard {
133c78f7137SGerd Hoffmann     DisplaySurface *surface = qemu_console_surface(s->con);
13421206a10Sbellard     int i;
135c78f7137SGerd Hoffmann 
13621206a10Sbellard     for (i = start; i < end; i++) {
137c78f7137SGerd Hoffmann         switch (surface_bits_per_pixel(surface)) {
13821206a10Sbellard         default:
13921206a10Sbellard         case 8:
14021206a10Sbellard             s->palette[i] = rgb_to_pixel8(s->r[i], s->g[i], s->b[i]);
14121206a10Sbellard             break;
14221206a10Sbellard         case 15:
14321206a10Sbellard             s->palette[i] = rgb_to_pixel15(s->r[i], s->g[i], s->b[i]);
14421206a10Sbellard             break;
14521206a10Sbellard         case 16:
14621206a10Sbellard             s->palette[i] = rgb_to_pixel16(s->r[i], s->g[i], s->b[i]);
14721206a10Sbellard             break;
14821206a10Sbellard         case 32:
149c78f7137SGerd Hoffmann             if (is_surface_bgr(surface)) {
1507b5d76daSaliguori                 s->palette[i] = rgb_to_pixel32bgr(s->r[i], s->g[i], s->b[i]);
151c78f7137SGerd Hoffmann             } else {
15221206a10Sbellard                 s->palette[i] = rgb_to_pixel32(s->r[i], s->g[i], s->b[i]);
153c78f7137SGerd Hoffmann             }
15421206a10Sbellard             break;
15521206a10Sbellard         }
15621206a10Sbellard     }
157d3ffcafeSBlue Swirl     tcx_set_dirty(s);
158d3ffcafeSBlue Swirl }
15921206a10Sbellard 
160e80cfcfcSbellard static void tcx_draw_line32(TCXState *s1, uint8_t *d,
161e80cfcfcSbellard                             const uint8_t *s, int width)
162420557e8Sbellard {
163e80cfcfcSbellard     int x;
164e80cfcfcSbellard     uint8_t val;
1658bdc2159Sths     uint32_t *p = (uint32_t *)d;
166e80cfcfcSbellard 
167e80cfcfcSbellard     for (x = 0; x < width; x++) {
168e80cfcfcSbellard         val = *s++;
1698bdc2159Sths         *p++ = s1->palette[val];
170e80cfcfcSbellard     }
171420557e8Sbellard }
172420557e8Sbellard 
17321206a10Sbellard static void tcx_draw_line16(TCXState *s1, uint8_t *d,
174e80cfcfcSbellard                             const uint8_t *s, int width)
175e80cfcfcSbellard {
176e80cfcfcSbellard     int x;
177e80cfcfcSbellard     uint8_t val;
1788bdc2159Sths     uint16_t *p = (uint16_t *)d;
1798d5f07faSbellard 
180e80cfcfcSbellard     for (x = 0; x < width; x++) {
181e80cfcfcSbellard         val = *s++;
1828bdc2159Sths         *p++ = s1->palette[val];
183e80cfcfcSbellard     }
184e80cfcfcSbellard }
185e80cfcfcSbellard 
186e80cfcfcSbellard static void tcx_draw_line8(TCXState *s1, uint8_t *d,
187e80cfcfcSbellard                            const uint8_t *s, int width)
188e80cfcfcSbellard {
189e80cfcfcSbellard     int x;
190e80cfcfcSbellard     uint8_t val;
191e80cfcfcSbellard 
192e80cfcfcSbellard     for(x = 0; x < width; x++) {
193e80cfcfcSbellard         val = *s++;
19421206a10Sbellard         *d++ = s1->palette[val];
195e80cfcfcSbellard     }
196e80cfcfcSbellard }
197e80cfcfcSbellard 
19855d7bfe2SMark Cave-Ayland static void tcx_draw_cursor32(TCXState *s1, uint8_t *d,
19955d7bfe2SMark Cave-Ayland                               int y, int width)
20055d7bfe2SMark Cave-Ayland {
20155d7bfe2SMark Cave-Ayland     int x, len;
20255d7bfe2SMark Cave-Ayland     uint32_t mask, bits;
20355d7bfe2SMark Cave-Ayland     uint32_t *p = (uint32_t *)d;
20455d7bfe2SMark Cave-Ayland 
20555d7bfe2SMark Cave-Ayland     y = y - s1->cursy;
20655d7bfe2SMark Cave-Ayland     mask = s1->cursmask[y];
20755d7bfe2SMark Cave-Ayland     bits = s1->cursbits[y];
20855d7bfe2SMark Cave-Ayland     len = MIN(width - s1->cursx, 32);
20955d7bfe2SMark Cave-Ayland     p = &p[s1->cursx];
21055d7bfe2SMark Cave-Ayland     for (x = 0; x < len; x++) {
21155d7bfe2SMark Cave-Ayland         if (mask & 0x80000000) {
21255d7bfe2SMark Cave-Ayland             if (bits & 0x80000000) {
21355d7bfe2SMark Cave-Ayland                 *p = s1->palette[259];
21455d7bfe2SMark Cave-Ayland             } else {
21555d7bfe2SMark Cave-Ayland                 *p = s1->palette[258];
21655d7bfe2SMark Cave-Ayland             }
21755d7bfe2SMark Cave-Ayland         }
21855d7bfe2SMark Cave-Ayland         p++;
21955d7bfe2SMark Cave-Ayland         mask <<= 1;
22055d7bfe2SMark Cave-Ayland         bits <<= 1;
22155d7bfe2SMark Cave-Ayland     }
22255d7bfe2SMark Cave-Ayland }
22355d7bfe2SMark Cave-Ayland 
22455d7bfe2SMark Cave-Ayland static void tcx_draw_cursor16(TCXState *s1, uint8_t *d,
22555d7bfe2SMark Cave-Ayland                               int y, int width)
22655d7bfe2SMark Cave-Ayland {
22755d7bfe2SMark Cave-Ayland     int x, len;
22855d7bfe2SMark Cave-Ayland     uint32_t mask, bits;
22955d7bfe2SMark Cave-Ayland     uint16_t *p = (uint16_t *)d;
23055d7bfe2SMark Cave-Ayland 
23155d7bfe2SMark Cave-Ayland     y = y - s1->cursy;
23255d7bfe2SMark Cave-Ayland     mask = s1->cursmask[y];
23355d7bfe2SMark Cave-Ayland     bits = s1->cursbits[y];
23455d7bfe2SMark Cave-Ayland     len = MIN(width - s1->cursx, 32);
23555d7bfe2SMark Cave-Ayland     p = &p[s1->cursx];
23655d7bfe2SMark Cave-Ayland     for (x = 0; x < len; x++) {
23755d7bfe2SMark Cave-Ayland         if (mask & 0x80000000) {
23855d7bfe2SMark Cave-Ayland             if (bits & 0x80000000) {
23955d7bfe2SMark Cave-Ayland                 *p = s1->palette[259];
24055d7bfe2SMark Cave-Ayland             } else {
24155d7bfe2SMark Cave-Ayland                 *p = s1->palette[258];
24255d7bfe2SMark Cave-Ayland             }
24355d7bfe2SMark Cave-Ayland         }
24455d7bfe2SMark Cave-Ayland         p++;
24555d7bfe2SMark Cave-Ayland         mask <<= 1;
24655d7bfe2SMark Cave-Ayland         bits <<= 1;
24755d7bfe2SMark Cave-Ayland     }
24855d7bfe2SMark Cave-Ayland }
24955d7bfe2SMark Cave-Ayland 
25055d7bfe2SMark Cave-Ayland static void tcx_draw_cursor8(TCXState *s1, uint8_t *d,
25155d7bfe2SMark Cave-Ayland                               int y, int width)
25255d7bfe2SMark Cave-Ayland {
25355d7bfe2SMark Cave-Ayland     int x, len;
25455d7bfe2SMark Cave-Ayland     uint32_t mask, bits;
25555d7bfe2SMark Cave-Ayland 
25655d7bfe2SMark Cave-Ayland     y = y - s1->cursy;
25755d7bfe2SMark Cave-Ayland     mask = s1->cursmask[y];
25855d7bfe2SMark Cave-Ayland     bits = s1->cursbits[y];
25955d7bfe2SMark Cave-Ayland     len = MIN(width - s1->cursx, 32);
26055d7bfe2SMark Cave-Ayland     d = &d[s1->cursx];
26155d7bfe2SMark Cave-Ayland     for (x = 0; x < len; x++) {
26255d7bfe2SMark Cave-Ayland         if (mask & 0x80000000) {
26355d7bfe2SMark Cave-Ayland             if (bits & 0x80000000) {
26455d7bfe2SMark Cave-Ayland                 *d = s1->palette[259];
26555d7bfe2SMark Cave-Ayland             } else {
26655d7bfe2SMark Cave-Ayland                 *d = s1->palette[258];
26755d7bfe2SMark Cave-Ayland             }
26855d7bfe2SMark Cave-Ayland         }
26955d7bfe2SMark Cave-Ayland         d++;
27055d7bfe2SMark Cave-Ayland         mask <<= 1;
27155d7bfe2SMark Cave-Ayland         bits <<= 1;
27255d7bfe2SMark Cave-Ayland     }
27355d7bfe2SMark Cave-Ayland }
27455d7bfe2SMark Cave-Ayland 
275688ea2ebSblueswir1 /*
276688ea2ebSblueswir1   XXX Could be much more optimal:
277688ea2ebSblueswir1   * detect if line/page/whole screen is in 24 bit mode
278688ea2ebSblueswir1   * if destination is also BGR, use memcpy
279688ea2ebSblueswir1   */
280eee0b836Sblueswir1 static inline void tcx24_draw_line32(TCXState *s1, uint8_t *d,
281eee0b836Sblueswir1                                      const uint8_t *s, int width,
282eee0b836Sblueswir1                                      const uint32_t *cplane,
283eee0b836Sblueswir1                                      const uint32_t *s24)
284eee0b836Sblueswir1 {
285c78f7137SGerd Hoffmann     DisplaySurface *surface = qemu_console_surface(s1->con);
2867b5d76daSaliguori     int x, bgr, r, g, b;
287688ea2ebSblueswir1     uint8_t val, *p8;
288eee0b836Sblueswir1     uint32_t *p = (uint32_t *)d;
289eee0b836Sblueswir1     uint32_t dval;
290c78f7137SGerd Hoffmann     bgr = is_surface_bgr(surface);
291eee0b836Sblueswir1     for(x = 0; x < width; x++, s++, s24++) {
29255d7bfe2SMark Cave-Ayland         if (be32_to_cpu(*cplane) & 0x03000000) {
29355d7bfe2SMark Cave-Ayland             /* 24-bit direct, BGR order */
294688ea2ebSblueswir1             p8 = (uint8_t *)s24;
295688ea2ebSblueswir1             p8++;
296688ea2ebSblueswir1             b = *p8++;
297688ea2ebSblueswir1             g = *p8++;
298f7e683b8SBlue Swirl             r = *p8;
2997b5d76daSaliguori             if (bgr)
3007b5d76daSaliguori                 dval = rgb_to_pixel32bgr(r, g, b);
3017b5d76daSaliguori             else
302688ea2ebSblueswir1                 dval = rgb_to_pixel32(r, g, b);
303eee0b836Sblueswir1         } else {
30455d7bfe2SMark Cave-Ayland             /* 8-bit pseudocolor */
305eee0b836Sblueswir1             val = *s;
306eee0b836Sblueswir1             dval = s1->palette[val];
307eee0b836Sblueswir1         }
308eee0b836Sblueswir1         *p++ = dval;
30955d7bfe2SMark Cave-Ayland         cplane++;
310eee0b836Sblueswir1     }
311eee0b836Sblueswir1 }
312eee0b836Sblueswir1 
313e80cfcfcSbellard /* Fixed line length 1024 allows us to do nice tricks not possible on
314e80cfcfcSbellard    VGA... */
31555d7bfe2SMark Cave-Ayland 
31695219897Spbrook static void tcx_update_display(void *opaque)
317e80cfcfcSbellard {
318e80cfcfcSbellard     TCXState *ts = opaque;
319c78f7137SGerd Hoffmann     DisplaySurface *surface = qemu_console_surface(ts->con);
320c227f099SAnthony Liguori     ram_addr_t page, page_min, page_max;
321550be127Sbellard     int y, y_start, dd, ds;
322e80cfcfcSbellard     uint8_t *d, *s;
323b3ceef24Sblueswir1     void (*f)(TCXState *s1, uint8_t *dst, const uint8_t *src, int width);
32455d7bfe2SMark Cave-Ayland     void (*fc)(TCXState *s1, uint8_t *dst, int y, int width);
325e80cfcfcSbellard 
326c78f7137SGerd Hoffmann     if (surface_bits_per_pixel(surface) == 0) {
327e80cfcfcSbellard         return;
328c78f7137SGerd Hoffmann     }
329c78f7137SGerd Hoffmann 
330d08151bfSAvi Kivity     page = 0;
331e80cfcfcSbellard     y_start = -1;
332c0c440f3SBlue Swirl     page_min = -1;
333550be127Sbellard     page_max = 0;
334c78f7137SGerd Hoffmann     d = surface_data(surface);
3356f7e9aecSbellard     s = ts->vram;
336c78f7137SGerd Hoffmann     dd = surface_stride(surface);
337e80cfcfcSbellard     ds = 1024;
338e80cfcfcSbellard 
339c78f7137SGerd Hoffmann     switch (surface_bits_per_pixel(surface)) {
340e80cfcfcSbellard     case 32:
341e80cfcfcSbellard         f = tcx_draw_line32;
34255d7bfe2SMark Cave-Ayland         fc = tcx_draw_cursor32;
343e80cfcfcSbellard         break;
34421206a10Sbellard     case 15:
34521206a10Sbellard     case 16:
34621206a10Sbellard         f = tcx_draw_line16;
34755d7bfe2SMark Cave-Ayland         fc = tcx_draw_cursor16;
348e80cfcfcSbellard         break;
349e80cfcfcSbellard     default:
350e80cfcfcSbellard     case 8:
351e80cfcfcSbellard         f = tcx_draw_line8;
35255d7bfe2SMark Cave-Ayland         fc = tcx_draw_cursor8;
353e80cfcfcSbellard         break;
354e80cfcfcSbellard     case 0:
355e80cfcfcSbellard         return;
356e80cfcfcSbellard     }
357e80cfcfcSbellard 
3585299c0f2SPaolo Bonzini     memory_region_sync_dirty_bitmap(&ts->vram_mem);
35955d7bfe2SMark Cave-Ayland     for (y = 0; y < ts->height; page += TARGET_PAGE_SIZE) {
360cd7a45c9SBlue Swirl         if (memory_region_get_dirty(&ts->vram_mem, page, TARGET_PAGE_SIZE,
361cd7a45c9SBlue Swirl                                     DIRTY_MEMORY_VGA)) {
362e80cfcfcSbellard             if (y_start < 0)
363e80cfcfcSbellard                 y_start = y;
364e80cfcfcSbellard             if (page < page_min)
365e80cfcfcSbellard                 page_min = page;
366e80cfcfcSbellard             if (page > page_max)
367e80cfcfcSbellard                 page_max = page;
36855d7bfe2SMark Cave-Ayland 
3696f7e9aecSbellard             f(ts, d, s, ts->width);
37055d7bfe2SMark Cave-Ayland             if (y >= ts->cursy && y < ts->cursy + 32 && ts->cursx < ts->width) {
37155d7bfe2SMark Cave-Ayland                 fc(ts, d, y, ts->width);
37255d7bfe2SMark Cave-Ayland             }
373e80cfcfcSbellard             d += dd;
374e80cfcfcSbellard             s += ds;
37555d7bfe2SMark Cave-Ayland             y++;
37655d7bfe2SMark Cave-Ayland 
3776f7e9aecSbellard             f(ts, d, s, ts->width);
37855d7bfe2SMark Cave-Ayland             if (y >= ts->cursy && y < ts->cursy + 32 && ts->cursx < ts->width) {
37955d7bfe2SMark Cave-Ayland                 fc(ts, d, y, ts->width);
38055d7bfe2SMark Cave-Ayland             }
381e80cfcfcSbellard             d += dd;
382e80cfcfcSbellard             s += ds;
38355d7bfe2SMark Cave-Ayland             y++;
38455d7bfe2SMark Cave-Ayland 
3856f7e9aecSbellard             f(ts, d, s, ts->width);
38655d7bfe2SMark Cave-Ayland             if (y >= ts->cursy && y < ts->cursy + 32 && ts->cursx < ts->width) {
38755d7bfe2SMark Cave-Ayland                 fc(ts, d, y, ts->width);
38855d7bfe2SMark Cave-Ayland             }
389e80cfcfcSbellard             d += dd;
390e80cfcfcSbellard             s += ds;
39155d7bfe2SMark Cave-Ayland             y++;
39255d7bfe2SMark Cave-Ayland 
3936f7e9aecSbellard             f(ts, d, s, ts->width);
39455d7bfe2SMark Cave-Ayland             if (y >= ts->cursy && y < ts->cursy + 32 && ts->cursx < ts->width) {
39555d7bfe2SMark Cave-Ayland                 fc(ts, d, y, ts->width);
39655d7bfe2SMark Cave-Ayland             }
397e80cfcfcSbellard             d += dd;
398e80cfcfcSbellard             s += ds;
39955d7bfe2SMark Cave-Ayland             y++;
400e80cfcfcSbellard         } else {
401e80cfcfcSbellard             if (y_start >= 0) {
402e80cfcfcSbellard                 /* flush to display */
403c78f7137SGerd Hoffmann                 dpy_gfx_update(ts->con, 0, y_start,
4046f7e9aecSbellard                                ts->width, y - y_start);
405e80cfcfcSbellard                 y_start = -1;
406e80cfcfcSbellard             }
407e80cfcfcSbellard             d += dd * 4;
408e80cfcfcSbellard             s += ds * 4;
40955d7bfe2SMark Cave-Ayland             y += 4;
410e80cfcfcSbellard         }
411e80cfcfcSbellard     }
412e80cfcfcSbellard     if (y_start >= 0) {
413e80cfcfcSbellard         /* flush to display */
414c78f7137SGerd Hoffmann         dpy_gfx_update(ts->con, 0, y_start,
4156f7e9aecSbellard                        ts->width, y - y_start);
416e80cfcfcSbellard     }
417e80cfcfcSbellard     /* reset modified pages */
418c0c440f3SBlue Swirl     if (page_max >= page_min) {
419d08151bfSAvi Kivity         memory_region_reset_dirty(&ts->vram_mem,
420f10acc8bSMark Cave-Ayland                                   page_min,
421f10acc8bSMark Cave-Ayland                                   (page_max - page_min) + TARGET_PAGE_SIZE,
422d08151bfSAvi Kivity                                   DIRTY_MEMORY_VGA);
423e80cfcfcSbellard     }
424e80cfcfcSbellard }
425e80cfcfcSbellard 
426eee0b836Sblueswir1 static void tcx24_update_display(void *opaque)
427eee0b836Sblueswir1 {
428eee0b836Sblueswir1     TCXState *ts = opaque;
429c78f7137SGerd Hoffmann     DisplaySurface *surface = qemu_console_surface(ts->con);
430c227f099SAnthony Liguori     ram_addr_t page, page_min, page_max, cpage, page24;
431eee0b836Sblueswir1     int y, y_start, dd, ds;
432eee0b836Sblueswir1     uint8_t *d, *s;
433eee0b836Sblueswir1     uint32_t *cptr, *s24;
434eee0b836Sblueswir1 
435c78f7137SGerd Hoffmann     if (surface_bits_per_pixel(surface) != 32) {
436eee0b836Sblueswir1             return;
437c78f7137SGerd Hoffmann     }
438c78f7137SGerd Hoffmann 
439d08151bfSAvi Kivity     page = 0;
440eee0b836Sblueswir1     page24 = ts->vram24_offset;
441eee0b836Sblueswir1     cpage = ts->cplane_offset;
442eee0b836Sblueswir1     y_start = -1;
443c0c440f3SBlue Swirl     page_min = -1;
444eee0b836Sblueswir1     page_max = 0;
445c78f7137SGerd Hoffmann     d = surface_data(surface);
446eee0b836Sblueswir1     s = ts->vram;
447eee0b836Sblueswir1     s24 = ts->vram24;
448eee0b836Sblueswir1     cptr = ts->cplane;
449c78f7137SGerd Hoffmann     dd = surface_stride(surface);
450eee0b836Sblueswir1     ds = 1024;
451eee0b836Sblueswir1 
4525299c0f2SPaolo Bonzini     memory_region_sync_dirty_bitmap(&ts->vram_mem);
45355d7bfe2SMark Cave-Ayland     for (y = 0; y < ts->height; page += TARGET_PAGE_SIZE,
454eee0b836Sblueswir1             page24 += TARGET_PAGE_SIZE, cpage += TARGET_PAGE_SIZE) {
45555d7bfe2SMark Cave-Ayland         if (tcx24_check_dirty(ts, page, page24, cpage)) {
456eee0b836Sblueswir1             if (y_start < 0)
457eee0b836Sblueswir1                 y_start = y;
458eee0b836Sblueswir1             if (page < page_min)
459eee0b836Sblueswir1                 page_min = page;
460eee0b836Sblueswir1             if (page > page_max)
461eee0b836Sblueswir1                 page_max = page;
462eee0b836Sblueswir1             tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
46355d7bfe2SMark Cave-Ayland             if (y >= ts->cursy && y < ts->cursy+32 && ts->cursx < ts->width) {
46455d7bfe2SMark Cave-Ayland                 tcx_draw_cursor32(ts, d, y, ts->width);
46555d7bfe2SMark Cave-Ayland             }
466eee0b836Sblueswir1             d += dd;
467eee0b836Sblueswir1             s += ds;
468eee0b836Sblueswir1             cptr += ds;
469eee0b836Sblueswir1             s24 += ds;
47055d7bfe2SMark Cave-Ayland             y++;
471eee0b836Sblueswir1             tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
47255d7bfe2SMark Cave-Ayland             if (y >= ts->cursy && y < ts->cursy+32 && ts->cursx < ts->width) {
47355d7bfe2SMark Cave-Ayland                 tcx_draw_cursor32(ts, d, y, ts->width);
47455d7bfe2SMark Cave-Ayland             }
475eee0b836Sblueswir1             d += dd;
476eee0b836Sblueswir1             s += ds;
477eee0b836Sblueswir1             cptr += ds;
478eee0b836Sblueswir1             s24 += ds;
47955d7bfe2SMark Cave-Ayland             y++;
480eee0b836Sblueswir1             tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
48155d7bfe2SMark Cave-Ayland             if (y >= ts->cursy && y < ts->cursy+32 && ts->cursx < ts->width) {
48255d7bfe2SMark Cave-Ayland                 tcx_draw_cursor32(ts, d, y, ts->width);
48355d7bfe2SMark Cave-Ayland             }
484eee0b836Sblueswir1             d += dd;
485eee0b836Sblueswir1             s += ds;
486eee0b836Sblueswir1             cptr += ds;
487eee0b836Sblueswir1             s24 += ds;
48855d7bfe2SMark Cave-Ayland             y++;
489eee0b836Sblueswir1             tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
49055d7bfe2SMark Cave-Ayland             if (y >= ts->cursy && y < ts->cursy+32 && ts->cursx < ts->width) {
49155d7bfe2SMark Cave-Ayland                 tcx_draw_cursor32(ts, d, y, ts->width);
49255d7bfe2SMark Cave-Ayland             }
493eee0b836Sblueswir1             d += dd;
494eee0b836Sblueswir1             s += ds;
495eee0b836Sblueswir1             cptr += ds;
496eee0b836Sblueswir1             s24 += ds;
49755d7bfe2SMark Cave-Ayland             y++;
498eee0b836Sblueswir1         } else {
499eee0b836Sblueswir1             if (y_start >= 0) {
500eee0b836Sblueswir1                 /* flush to display */
501c78f7137SGerd Hoffmann                 dpy_gfx_update(ts->con, 0, y_start,
502eee0b836Sblueswir1                                ts->width, y - y_start);
503eee0b836Sblueswir1                 y_start = -1;
504eee0b836Sblueswir1             }
505eee0b836Sblueswir1             d += dd * 4;
506eee0b836Sblueswir1             s += ds * 4;
507eee0b836Sblueswir1             cptr += ds * 4;
508eee0b836Sblueswir1             s24 += ds * 4;
50955d7bfe2SMark Cave-Ayland             y += 4;
510eee0b836Sblueswir1         }
511eee0b836Sblueswir1     }
512eee0b836Sblueswir1     if (y_start >= 0) {
513eee0b836Sblueswir1         /* flush to display */
514c78f7137SGerd Hoffmann         dpy_gfx_update(ts->con, 0, y_start,
515eee0b836Sblueswir1                        ts->width, y - y_start);
516eee0b836Sblueswir1     }
517eee0b836Sblueswir1     /* reset modified pages */
518c0c440f3SBlue Swirl     if (page_max >= page_min) {
51955d7bfe2SMark Cave-Ayland         tcx24_reset_dirty(ts, page_min, page_max, page24, cpage);
520eee0b836Sblueswir1     }
521eee0b836Sblueswir1 }
522eee0b836Sblueswir1 
52395219897Spbrook static void tcx_invalidate_display(void *opaque)
524420557e8Sbellard {
525420557e8Sbellard     TCXState *s = opaque;
526420557e8Sbellard 
527d3ffcafeSBlue Swirl     tcx_set_dirty(s);
528c78f7137SGerd Hoffmann     qemu_console_resize(s->con, s->width, s->height);
529e80cfcfcSbellard }
530e80cfcfcSbellard 
531eee0b836Sblueswir1 static void tcx24_invalidate_display(void *opaque)
532eee0b836Sblueswir1 {
533eee0b836Sblueswir1     TCXState *s = opaque;
534eee0b836Sblueswir1 
535d3ffcafeSBlue Swirl     tcx_set_dirty(s);
536c78f7137SGerd Hoffmann     qemu_console_resize(s->con, s->width, s->height);
537eee0b836Sblueswir1 }
538eee0b836Sblueswir1 
539e59fb374SJuan Quintela static int vmstate_tcx_post_load(void *opaque, int version_id)
540e80cfcfcSbellard {
541e80cfcfcSbellard     TCXState *s = opaque;
542e80cfcfcSbellard 
54321206a10Sbellard     update_palette_entries(s, 0, 256);
544d3ffcafeSBlue Swirl     tcx_set_dirty(s);
545420557e8Sbellard     return 0;
546420557e8Sbellard }
547420557e8Sbellard 
548c0c41a4bSBlue Swirl static const VMStateDescription vmstate_tcx = {
549c0c41a4bSBlue Swirl     .name ="tcx",
550c0c41a4bSBlue Swirl     .version_id = 4,
551c0c41a4bSBlue Swirl     .minimum_version_id = 4,
552752ff2faSJuan Quintela     .post_load = vmstate_tcx_post_load,
553c0c41a4bSBlue Swirl     .fields = (VMStateField[]) {
554c0c41a4bSBlue Swirl         VMSTATE_UINT16(height, TCXState),
555c0c41a4bSBlue Swirl         VMSTATE_UINT16(width, TCXState),
556c0c41a4bSBlue Swirl         VMSTATE_UINT16(depth, TCXState),
557c0c41a4bSBlue Swirl         VMSTATE_BUFFER(r, TCXState),
558c0c41a4bSBlue Swirl         VMSTATE_BUFFER(g, TCXState),
559c0c41a4bSBlue Swirl         VMSTATE_BUFFER(b, TCXState),
560c0c41a4bSBlue Swirl         VMSTATE_UINT8(dac_index, TCXState),
561c0c41a4bSBlue Swirl         VMSTATE_UINT8(dac_state, TCXState),
562c0c41a4bSBlue Swirl         VMSTATE_END_OF_LIST()
563c0c41a4bSBlue Swirl     }
564c0c41a4bSBlue Swirl };
565c0c41a4bSBlue Swirl 
5667f23f812SMichael S. Tsirkin static void tcx_reset(DeviceState *d)
567420557e8Sbellard {
56801774ddbSAndreas Färber     TCXState *s = TCX(d);
569420557e8Sbellard 
570e80cfcfcSbellard     /* Initialize palette */
57155d7bfe2SMark Cave-Ayland     memset(s->r, 0, 260);
57255d7bfe2SMark Cave-Ayland     memset(s->g, 0, 260);
57355d7bfe2SMark Cave-Ayland     memset(s->b, 0, 260);
574e80cfcfcSbellard     s->r[255] = s->g[255] = s->b[255] = 255;
57555d7bfe2SMark Cave-Ayland     s->r[256] = s->g[256] = s->b[256] = 255;
57655d7bfe2SMark Cave-Ayland     s->r[258] = s->g[258] = s->b[258] = 255;
57755d7bfe2SMark Cave-Ayland     update_palette_entries(s, 0, 260);
578e80cfcfcSbellard     memset(s->vram, 0, MAXX*MAXY);
579d08151bfSAvi Kivity     memory_region_reset_dirty(&s->vram_mem, 0, MAXX * MAXY * (1 + 4 + 4),
580d08151bfSAvi Kivity                               DIRTY_MEMORY_VGA);
5816f7e9aecSbellard     s->dac_index = 0;
5826f7e9aecSbellard     s->dac_state = 0;
58355d7bfe2SMark Cave-Ayland     s->cursx = 0xf000; /* Put cursor off screen */
58455d7bfe2SMark Cave-Ayland     s->cursy = 0xf000;
585420557e8Sbellard }
586420557e8Sbellard 
587a8170e5eSAvi Kivity static uint64_t tcx_dac_readl(void *opaque, hwaddr addr,
588d08151bfSAvi Kivity                               unsigned size)
5896f7e9aecSbellard {
59055d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
59155d7bfe2SMark Cave-Ayland     uint32_t val = 0;
59255d7bfe2SMark Cave-Ayland 
59355d7bfe2SMark Cave-Ayland     switch (s->dac_state) {
59455d7bfe2SMark Cave-Ayland     case 0:
59555d7bfe2SMark Cave-Ayland         val = s->r[s->dac_index] << 24;
59655d7bfe2SMark Cave-Ayland         s->dac_state++;
59755d7bfe2SMark Cave-Ayland         break;
59855d7bfe2SMark Cave-Ayland     case 1:
59955d7bfe2SMark Cave-Ayland         val = s->g[s->dac_index] << 24;
60055d7bfe2SMark Cave-Ayland         s->dac_state++;
60155d7bfe2SMark Cave-Ayland         break;
60255d7bfe2SMark Cave-Ayland     case 2:
60355d7bfe2SMark Cave-Ayland         val = s->b[s->dac_index] << 24;
60455d7bfe2SMark Cave-Ayland         s->dac_index = (s->dac_index + 1) & 0xff; /* Index autoincrement */
60555d7bfe2SMark Cave-Ayland     default:
60655d7bfe2SMark Cave-Ayland         s->dac_state = 0;
60755d7bfe2SMark Cave-Ayland         break;
60855d7bfe2SMark Cave-Ayland     }
60955d7bfe2SMark Cave-Ayland 
61055d7bfe2SMark Cave-Ayland     return val;
6116f7e9aecSbellard }
6126f7e9aecSbellard 
613a8170e5eSAvi Kivity static void tcx_dac_writel(void *opaque, hwaddr addr, uint64_t val,
614d08151bfSAvi Kivity                            unsigned size)
6156f7e9aecSbellard {
6166f7e9aecSbellard     TCXState *s = opaque;
61755d7bfe2SMark Cave-Ayland     unsigned index;
6186f7e9aecSbellard 
619e64d7d59Sblueswir1     switch (addr) {
62055d7bfe2SMark Cave-Ayland     case 0: /* Address */
6216f7e9aecSbellard         s->dac_index = val >> 24;
6226f7e9aecSbellard         s->dac_state = 0;
6236f7e9aecSbellard         break;
62455d7bfe2SMark Cave-Ayland     case 4:  /* Pixel colours */
62555d7bfe2SMark Cave-Ayland     case 12: /* Overlay (cursor) colours */
62655d7bfe2SMark Cave-Ayland         if (addr & 8) {
62755d7bfe2SMark Cave-Ayland             index = (s->dac_index & 3) + 256;
62855d7bfe2SMark Cave-Ayland         } else {
62955d7bfe2SMark Cave-Ayland             index = s->dac_index;
63055d7bfe2SMark Cave-Ayland         }
6316f7e9aecSbellard         switch (s->dac_state) {
6326f7e9aecSbellard         case 0:
63355d7bfe2SMark Cave-Ayland             s->r[index] = val >> 24;
63455d7bfe2SMark Cave-Ayland             update_palette_entries(s, index, index + 1);
6356f7e9aecSbellard             s->dac_state++;
6366f7e9aecSbellard             break;
6376f7e9aecSbellard         case 1:
63855d7bfe2SMark Cave-Ayland             s->g[index] = val >> 24;
63955d7bfe2SMark Cave-Ayland             update_palette_entries(s, index, index + 1);
6406f7e9aecSbellard             s->dac_state++;
6416f7e9aecSbellard             break;
6426f7e9aecSbellard         case 2:
64355d7bfe2SMark Cave-Ayland             s->b[index] = val >> 24;
64455d7bfe2SMark Cave-Ayland             update_palette_entries(s, index, index + 1);
64555d7bfe2SMark Cave-Ayland             s->dac_index = (s->dac_index + 1) & 0xff; /* Index autoincrement */
6466f7e9aecSbellard         default:
6476f7e9aecSbellard             s->dac_state = 0;
6486f7e9aecSbellard             break;
6496f7e9aecSbellard         }
6506f7e9aecSbellard         break;
65155d7bfe2SMark Cave-Ayland     default: /* Control registers */
6526f7e9aecSbellard         break;
6536f7e9aecSbellard     }
6546f7e9aecSbellard }
6556f7e9aecSbellard 
656d08151bfSAvi Kivity static const MemoryRegionOps tcx_dac_ops = {
657d08151bfSAvi Kivity     .read = tcx_dac_readl,
658d08151bfSAvi Kivity     .write = tcx_dac_writel,
659d08151bfSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
660d08151bfSAvi Kivity     .valid = {
661d08151bfSAvi Kivity         .min_access_size = 4,
662d08151bfSAvi Kivity         .max_access_size = 4,
663d08151bfSAvi Kivity     },
6646f7e9aecSbellard };
6656f7e9aecSbellard 
66655d7bfe2SMark Cave-Ayland static uint64_t tcx_stip_readl(void *opaque, hwaddr addr,
667d08151bfSAvi Kivity                                unsigned size)
6688508b89eSblueswir1 {
6698508b89eSblueswir1     return 0;
6708508b89eSblueswir1 }
6718508b89eSblueswir1 
67255d7bfe2SMark Cave-Ayland static void tcx_stip_writel(void *opaque, hwaddr addr,
673d08151bfSAvi Kivity                             uint64_t val, unsigned size)
6748508b89eSblueswir1 {
67555d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
67655d7bfe2SMark Cave-Ayland     int i;
67755d7bfe2SMark Cave-Ayland     uint32_t col;
67855d7bfe2SMark Cave-Ayland 
67955d7bfe2SMark Cave-Ayland     if (!(addr & 4)) {
68055d7bfe2SMark Cave-Ayland         s->tmpblit = val;
68155d7bfe2SMark Cave-Ayland     } else {
68255d7bfe2SMark Cave-Ayland         addr = (addr >> 3) & 0xfffff;
68355d7bfe2SMark Cave-Ayland         col = cpu_to_be32(s->tmpblit);
68455d7bfe2SMark Cave-Ayland         if (s->depth == 24) {
68555d7bfe2SMark Cave-Ayland             for (i = 0; i < 32; i++)  {
68655d7bfe2SMark Cave-Ayland                 if (val & 0x80000000) {
68755d7bfe2SMark Cave-Ayland                     s->vram[addr + i] = s->tmpblit;
68855d7bfe2SMark Cave-Ayland                     s->vram24[addr + i] = col;
68955d7bfe2SMark Cave-Ayland                 }
69055d7bfe2SMark Cave-Ayland                 val <<= 1;
69155d7bfe2SMark Cave-Ayland             }
69255d7bfe2SMark Cave-Ayland         } else {
69355d7bfe2SMark Cave-Ayland             for (i = 0; i < 32; i++)  {
69455d7bfe2SMark Cave-Ayland                 if (val & 0x80000000) {
69555d7bfe2SMark Cave-Ayland                     s->vram[addr + i] = s->tmpblit;
69655d7bfe2SMark Cave-Ayland                 }
69755d7bfe2SMark Cave-Ayland                 val <<= 1;
69855d7bfe2SMark Cave-Ayland             }
69955d7bfe2SMark Cave-Ayland         }
70055d7bfe2SMark Cave-Ayland         memory_region_set_dirty(&s->vram_mem, addr, 32);
70155d7bfe2SMark Cave-Ayland     }
7028508b89eSblueswir1 }
7038508b89eSblueswir1 
70455d7bfe2SMark Cave-Ayland static void tcx_rstip_writel(void *opaque, hwaddr addr,
70555d7bfe2SMark Cave-Ayland                              uint64_t val, unsigned size)
70655d7bfe2SMark Cave-Ayland {
70755d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
70855d7bfe2SMark Cave-Ayland     int i;
70955d7bfe2SMark Cave-Ayland     uint32_t col;
71055d7bfe2SMark Cave-Ayland 
71155d7bfe2SMark Cave-Ayland     if (!(addr & 4)) {
71255d7bfe2SMark Cave-Ayland         s->tmpblit = val;
71355d7bfe2SMark Cave-Ayland     } else {
71455d7bfe2SMark Cave-Ayland         addr = (addr >> 3) & 0xfffff;
71555d7bfe2SMark Cave-Ayland         col = cpu_to_be32(s->tmpblit);
71655d7bfe2SMark Cave-Ayland         if (s->depth == 24) {
71755d7bfe2SMark Cave-Ayland             for (i = 0; i < 32; i++) {
71855d7bfe2SMark Cave-Ayland                 if (val & 0x80000000) {
71955d7bfe2SMark Cave-Ayland                     s->vram[addr + i] = s->tmpblit;
72055d7bfe2SMark Cave-Ayland                     s->vram24[addr + i] = col;
72155d7bfe2SMark Cave-Ayland                     s->cplane[addr + i] = col;
72255d7bfe2SMark Cave-Ayland                 }
72355d7bfe2SMark Cave-Ayland                 val <<= 1;
72455d7bfe2SMark Cave-Ayland             }
72555d7bfe2SMark Cave-Ayland         } else {
72655d7bfe2SMark Cave-Ayland             for (i = 0; i < 32; i++)  {
72755d7bfe2SMark Cave-Ayland                 if (val & 0x80000000) {
72855d7bfe2SMark Cave-Ayland                     s->vram[addr + i] = s->tmpblit;
72955d7bfe2SMark Cave-Ayland                 }
73055d7bfe2SMark Cave-Ayland                 val <<= 1;
73155d7bfe2SMark Cave-Ayland             }
73255d7bfe2SMark Cave-Ayland         }
73355d7bfe2SMark Cave-Ayland         memory_region_set_dirty(&s->vram_mem, addr, 32);
73455d7bfe2SMark Cave-Ayland     }
73555d7bfe2SMark Cave-Ayland }
73655d7bfe2SMark Cave-Ayland 
73755d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_stip_ops = {
73855d7bfe2SMark Cave-Ayland     .read = tcx_stip_readl,
73955d7bfe2SMark Cave-Ayland     .write = tcx_stip_writel,
74055d7bfe2SMark Cave-Ayland     .endianness = DEVICE_NATIVE_ENDIAN,
74155d7bfe2SMark Cave-Ayland     .valid = {
74255d7bfe2SMark Cave-Ayland         .min_access_size = 4,
74355d7bfe2SMark Cave-Ayland         .max_access_size = 4,
74455d7bfe2SMark Cave-Ayland     },
74555d7bfe2SMark Cave-Ayland };
74655d7bfe2SMark Cave-Ayland 
74755d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_rstip_ops = {
74855d7bfe2SMark Cave-Ayland     .read = tcx_stip_readl,
74955d7bfe2SMark Cave-Ayland     .write = tcx_rstip_writel,
75055d7bfe2SMark Cave-Ayland     .endianness = DEVICE_NATIVE_ENDIAN,
75155d7bfe2SMark Cave-Ayland     .valid = {
75255d7bfe2SMark Cave-Ayland         .min_access_size = 4,
75355d7bfe2SMark Cave-Ayland         .max_access_size = 4,
75455d7bfe2SMark Cave-Ayland     },
75555d7bfe2SMark Cave-Ayland };
75655d7bfe2SMark Cave-Ayland 
75755d7bfe2SMark Cave-Ayland static uint64_t tcx_blit_readl(void *opaque, hwaddr addr,
75855d7bfe2SMark Cave-Ayland                                unsigned size)
75955d7bfe2SMark Cave-Ayland {
76055d7bfe2SMark Cave-Ayland     return 0;
76155d7bfe2SMark Cave-Ayland }
76255d7bfe2SMark Cave-Ayland 
76355d7bfe2SMark Cave-Ayland static void tcx_blit_writel(void *opaque, hwaddr addr,
76455d7bfe2SMark Cave-Ayland                             uint64_t val, unsigned size)
76555d7bfe2SMark Cave-Ayland {
76655d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
76755d7bfe2SMark Cave-Ayland     uint32_t adsr, len;
76855d7bfe2SMark Cave-Ayland     int i;
76955d7bfe2SMark Cave-Ayland 
77055d7bfe2SMark Cave-Ayland     if (!(addr & 4)) {
77155d7bfe2SMark Cave-Ayland         s->tmpblit = val;
77255d7bfe2SMark Cave-Ayland     } else {
77355d7bfe2SMark Cave-Ayland         addr = (addr >> 3) & 0xfffff;
77455d7bfe2SMark Cave-Ayland         adsr = val & 0xffffff;
77555d7bfe2SMark Cave-Ayland         len = ((val >> 24) & 0x1f) + 1;
77655d7bfe2SMark Cave-Ayland         if (adsr == 0xffffff) {
77755d7bfe2SMark Cave-Ayland             memset(&s->vram[addr], s->tmpblit, len);
77855d7bfe2SMark Cave-Ayland             if (s->depth == 24) {
77955d7bfe2SMark Cave-Ayland                 val = s->tmpblit & 0xffffff;
78055d7bfe2SMark Cave-Ayland                 val = cpu_to_be32(val);
78155d7bfe2SMark Cave-Ayland                 for (i = 0; i < len; i++) {
78255d7bfe2SMark Cave-Ayland                     s->vram24[addr + i] = val;
78355d7bfe2SMark Cave-Ayland                 }
78455d7bfe2SMark Cave-Ayland             }
78555d7bfe2SMark Cave-Ayland         } else {
78655d7bfe2SMark Cave-Ayland             memcpy(&s->vram[addr], &s->vram[adsr], len);
78755d7bfe2SMark Cave-Ayland             if (s->depth == 24) {
78855d7bfe2SMark Cave-Ayland                 memcpy(&s->vram24[addr], &s->vram24[adsr], len * 4);
78955d7bfe2SMark Cave-Ayland             }
79055d7bfe2SMark Cave-Ayland         }
79155d7bfe2SMark Cave-Ayland         memory_region_set_dirty(&s->vram_mem, addr, len);
79255d7bfe2SMark Cave-Ayland     }
79355d7bfe2SMark Cave-Ayland }
79455d7bfe2SMark Cave-Ayland 
79555d7bfe2SMark Cave-Ayland static void tcx_rblit_writel(void *opaque, hwaddr addr,
79655d7bfe2SMark Cave-Ayland                          uint64_t val, unsigned size)
79755d7bfe2SMark Cave-Ayland {
79855d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
79955d7bfe2SMark Cave-Ayland     uint32_t adsr, len;
80055d7bfe2SMark Cave-Ayland     int i;
80155d7bfe2SMark Cave-Ayland 
80255d7bfe2SMark Cave-Ayland     if (!(addr & 4)) {
80355d7bfe2SMark Cave-Ayland         s->tmpblit = val;
80455d7bfe2SMark Cave-Ayland     } else {
80555d7bfe2SMark Cave-Ayland         addr = (addr >> 3) & 0xfffff;
80655d7bfe2SMark Cave-Ayland         adsr = val & 0xffffff;
80755d7bfe2SMark Cave-Ayland         len = ((val >> 24) & 0x1f) + 1;
80855d7bfe2SMark Cave-Ayland         if (adsr == 0xffffff) {
80955d7bfe2SMark Cave-Ayland             memset(&s->vram[addr], s->tmpblit, len);
81055d7bfe2SMark Cave-Ayland             if (s->depth == 24) {
81155d7bfe2SMark Cave-Ayland                 val = s->tmpblit & 0xffffff;
81255d7bfe2SMark Cave-Ayland                 val = cpu_to_be32(val);
81355d7bfe2SMark Cave-Ayland                 for (i = 0; i < len; i++) {
81455d7bfe2SMark Cave-Ayland                     s->vram24[addr + i] = val;
81555d7bfe2SMark Cave-Ayland                     s->cplane[addr + i] = val;
81655d7bfe2SMark Cave-Ayland                 }
81755d7bfe2SMark Cave-Ayland             }
81855d7bfe2SMark Cave-Ayland         } else {
81955d7bfe2SMark Cave-Ayland             memcpy(&s->vram[addr], &s->vram[adsr], len);
82055d7bfe2SMark Cave-Ayland             if (s->depth == 24) {
82155d7bfe2SMark Cave-Ayland                 memcpy(&s->vram24[addr], &s->vram24[adsr], len * 4);
82255d7bfe2SMark Cave-Ayland                 memcpy(&s->cplane[addr], &s->cplane[adsr], len * 4);
82355d7bfe2SMark Cave-Ayland             }
82455d7bfe2SMark Cave-Ayland         }
82555d7bfe2SMark Cave-Ayland         memory_region_set_dirty(&s->vram_mem, addr, len);
82655d7bfe2SMark Cave-Ayland     }
82755d7bfe2SMark Cave-Ayland }
82855d7bfe2SMark Cave-Ayland 
82955d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_blit_ops = {
83055d7bfe2SMark Cave-Ayland     .read = tcx_blit_readl,
83155d7bfe2SMark Cave-Ayland     .write = tcx_blit_writel,
83255d7bfe2SMark Cave-Ayland     .endianness = DEVICE_NATIVE_ENDIAN,
83355d7bfe2SMark Cave-Ayland     .valid = {
83455d7bfe2SMark Cave-Ayland         .min_access_size = 4,
83555d7bfe2SMark Cave-Ayland         .max_access_size = 4,
83655d7bfe2SMark Cave-Ayland     },
83755d7bfe2SMark Cave-Ayland };
83855d7bfe2SMark Cave-Ayland 
83955d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_rblit_ops = {
84055d7bfe2SMark Cave-Ayland     .read = tcx_blit_readl,
84155d7bfe2SMark Cave-Ayland     .write = tcx_rblit_writel,
84255d7bfe2SMark Cave-Ayland     .endianness = DEVICE_NATIVE_ENDIAN,
84355d7bfe2SMark Cave-Ayland     .valid = {
84455d7bfe2SMark Cave-Ayland         .min_access_size = 4,
84555d7bfe2SMark Cave-Ayland         .max_access_size = 4,
84655d7bfe2SMark Cave-Ayland     },
84755d7bfe2SMark Cave-Ayland };
84855d7bfe2SMark Cave-Ayland 
84955d7bfe2SMark Cave-Ayland static void tcx_invalidate_cursor_position(TCXState *s)
85055d7bfe2SMark Cave-Ayland {
85155d7bfe2SMark Cave-Ayland     int ymin, ymax, start, end;
85255d7bfe2SMark Cave-Ayland 
85355d7bfe2SMark Cave-Ayland     /* invalidate only near the cursor */
85455d7bfe2SMark Cave-Ayland     ymin = s->cursy;
85555d7bfe2SMark Cave-Ayland     if (ymin >= s->height) {
85655d7bfe2SMark Cave-Ayland         return;
85755d7bfe2SMark Cave-Ayland     }
85855d7bfe2SMark Cave-Ayland     ymax = MIN(s->height, ymin + 32);
85955d7bfe2SMark Cave-Ayland     start = ymin * 1024;
86055d7bfe2SMark Cave-Ayland     end   = ymax * 1024;
86155d7bfe2SMark Cave-Ayland 
86255d7bfe2SMark Cave-Ayland     memory_region_set_dirty(&s->vram_mem, start, end-start);
86355d7bfe2SMark Cave-Ayland }
86455d7bfe2SMark Cave-Ayland 
86555d7bfe2SMark Cave-Ayland static uint64_t tcx_thc_readl(void *opaque, hwaddr addr,
86655d7bfe2SMark Cave-Ayland                             unsigned size)
86755d7bfe2SMark Cave-Ayland {
86855d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
86955d7bfe2SMark Cave-Ayland     uint64_t val;
87055d7bfe2SMark Cave-Ayland 
87155d7bfe2SMark Cave-Ayland     if (addr == TCX_THC_MISC) {
87255d7bfe2SMark Cave-Ayland         val = s->thcmisc | 0x02000000;
87355d7bfe2SMark Cave-Ayland     } else {
87455d7bfe2SMark Cave-Ayland         val = 0;
87555d7bfe2SMark Cave-Ayland     }
87655d7bfe2SMark Cave-Ayland     return val;
87755d7bfe2SMark Cave-Ayland }
87855d7bfe2SMark Cave-Ayland 
87955d7bfe2SMark Cave-Ayland static void tcx_thc_writel(void *opaque, hwaddr addr,
88055d7bfe2SMark Cave-Ayland                          uint64_t val, unsigned size)
88155d7bfe2SMark Cave-Ayland {
88255d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
88355d7bfe2SMark Cave-Ayland 
88455d7bfe2SMark Cave-Ayland     if (addr == TCX_THC_CURSXY) {
88555d7bfe2SMark Cave-Ayland         tcx_invalidate_cursor_position(s);
88655d7bfe2SMark Cave-Ayland         s->cursx = val >> 16;
88755d7bfe2SMark Cave-Ayland         s->cursy = val;
88855d7bfe2SMark Cave-Ayland         tcx_invalidate_cursor_position(s);
88955d7bfe2SMark Cave-Ayland     } else if (addr >= TCX_THC_CURSMASK && addr < TCX_THC_CURSMASK + 128) {
89055d7bfe2SMark Cave-Ayland         s->cursmask[(addr - TCX_THC_CURSMASK) >> 2] = val;
89155d7bfe2SMark Cave-Ayland         tcx_invalidate_cursor_position(s);
89255d7bfe2SMark Cave-Ayland     } else if (addr >= TCX_THC_CURSBITS && addr < TCX_THC_CURSBITS + 128) {
89355d7bfe2SMark Cave-Ayland         s->cursbits[(addr - TCX_THC_CURSBITS) >> 2] = val;
89455d7bfe2SMark Cave-Ayland         tcx_invalidate_cursor_position(s);
89555d7bfe2SMark Cave-Ayland     } else if (addr == TCX_THC_MISC) {
89655d7bfe2SMark Cave-Ayland         s->thcmisc = val;
89755d7bfe2SMark Cave-Ayland     }
89855d7bfe2SMark Cave-Ayland 
89955d7bfe2SMark Cave-Ayland }
90055d7bfe2SMark Cave-Ayland 
90155d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_thc_ops = {
90255d7bfe2SMark Cave-Ayland     .read = tcx_thc_readl,
90355d7bfe2SMark Cave-Ayland     .write = tcx_thc_writel,
90455d7bfe2SMark Cave-Ayland     .endianness = DEVICE_NATIVE_ENDIAN,
90555d7bfe2SMark Cave-Ayland     .valid = {
90655d7bfe2SMark Cave-Ayland         .min_access_size = 4,
90755d7bfe2SMark Cave-Ayland         .max_access_size = 4,
90855d7bfe2SMark Cave-Ayland     },
90955d7bfe2SMark Cave-Ayland };
91055d7bfe2SMark Cave-Ayland 
91155d7bfe2SMark Cave-Ayland static uint64_t tcx_dummy_readl(void *opaque, hwaddr addr,
91255d7bfe2SMark Cave-Ayland                             unsigned size)
91355d7bfe2SMark Cave-Ayland {
91455d7bfe2SMark Cave-Ayland     return 0;
91555d7bfe2SMark Cave-Ayland }
91655d7bfe2SMark Cave-Ayland 
91755d7bfe2SMark Cave-Ayland static void tcx_dummy_writel(void *opaque, hwaddr addr,
91855d7bfe2SMark Cave-Ayland                          uint64_t val, unsigned size)
91955d7bfe2SMark Cave-Ayland {
92055d7bfe2SMark Cave-Ayland     return;
92155d7bfe2SMark Cave-Ayland }
92255d7bfe2SMark Cave-Ayland 
92355d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_dummy_ops = {
92455d7bfe2SMark Cave-Ayland     .read = tcx_dummy_readl,
92555d7bfe2SMark Cave-Ayland     .write = tcx_dummy_writel,
926d08151bfSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
927d08151bfSAvi Kivity     .valid = {
928d08151bfSAvi Kivity         .min_access_size = 4,
929d08151bfSAvi Kivity         .max_access_size = 4,
930d08151bfSAvi Kivity     },
9318508b89eSblueswir1 };
9328508b89eSblueswir1 
933380cd056SGerd Hoffmann static const GraphicHwOps tcx_ops = {
934380cd056SGerd Hoffmann     .invalidate = tcx_invalidate_display,
935380cd056SGerd Hoffmann     .gfx_update = tcx_update_display,
936380cd056SGerd Hoffmann };
937380cd056SGerd Hoffmann 
938380cd056SGerd Hoffmann static const GraphicHwOps tcx24_ops = {
939380cd056SGerd Hoffmann     .invalidate = tcx24_invalidate_display,
940380cd056SGerd Hoffmann     .gfx_update = tcx24_update_display,
941380cd056SGerd Hoffmann };
942380cd056SGerd Hoffmann 
94301b91ac2SMark Cave-Ayland static void tcx_initfn(Object *obj)
94401b91ac2SMark Cave-Ayland {
94501b91ac2SMark Cave-Ayland     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
94601b91ac2SMark Cave-Ayland     TCXState *s = TCX(obj);
94701b91ac2SMark Cave-Ayland 
948b21de199SThomas Huth     memory_region_init_ram(&s->rom, obj, "tcx.prom", FCODE_MAX_ROM_SIZE,
949f8ed85acSMarkus Armbruster                            &error_fatal);
95001b91ac2SMark Cave-Ayland     memory_region_set_readonly(&s->rom, true);
95101b91ac2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->rom);
95201b91ac2SMark Cave-Ayland 
95355d7bfe2SMark Cave-Ayland     /* 2/STIP : Stippler */
954b21de199SThomas Huth     memory_region_init_io(&s->stip, obj, &tcx_stip_ops, s, "tcx.stip",
95555d7bfe2SMark Cave-Ayland                           TCX_STIP_NREGS);
95655d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->stip);
95755d7bfe2SMark Cave-Ayland 
95855d7bfe2SMark Cave-Ayland     /* 3/BLIT : Blitter */
959b21de199SThomas Huth     memory_region_init_io(&s->blit, obj, &tcx_blit_ops, s, "tcx.blit",
96055d7bfe2SMark Cave-Ayland                           TCX_BLIT_NREGS);
96155d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->blit);
96255d7bfe2SMark Cave-Ayland 
96355d7bfe2SMark Cave-Ayland     /* 5/RSTIP : Raw Stippler */
964b21de199SThomas Huth     memory_region_init_io(&s->rstip, obj, &tcx_rstip_ops, s, "tcx.rstip",
96555d7bfe2SMark Cave-Ayland                           TCX_RSTIP_NREGS);
96655d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->rstip);
96755d7bfe2SMark Cave-Ayland 
96855d7bfe2SMark Cave-Ayland     /* 6/RBLIT : Raw Blitter */
969b21de199SThomas Huth     memory_region_init_io(&s->rblit, obj, &tcx_rblit_ops, s, "tcx.rblit",
97055d7bfe2SMark Cave-Ayland                           TCX_RBLIT_NREGS);
97155d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->rblit);
97255d7bfe2SMark Cave-Ayland 
97355d7bfe2SMark Cave-Ayland     /* 7/TEC : ??? */
974b21de199SThomas Huth     memory_region_init_io(&s->tec, obj, &tcx_dummy_ops, s, "tcx.tec",
975b21de199SThomas Huth                           TCX_TEC_NREGS);
97655d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->tec);
97755d7bfe2SMark Cave-Ayland 
97855d7bfe2SMark Cave-Ayland     /* 8/CMAP : DAC */
979b21de199SThomas Huth     memory_region_init_io(&s->dac, obj, &tcx_dac_ops, s, "tcx.dac",
980b21de199SThomas Huth                           TCX_DAC_NREGS);
98101b91ac2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->dac);
98201b91ac2SMark Cave-Ayland 
98355d7bfe2SMark Cave-Ayland     /* 9/THC : Cursor */
984b21de199SThomas Huth     memory_region_init_io(&s->thc, obj, &tcx_thc_ops, s, "tcx.thc",
98555d7bfe2SMark Cave-Ayland                           TCX_THC_NREGS);
98655d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->thc);
98701b91ac2SMark Cave-Ayland 
98855d7bfe2SMark Cave-Ayland     /* 11/DHC : ??? */
989b21de199SThomas Huth     memory_region_init_io(&s->dhc, obj, &tcx_dummy_ops, s, "tcx.dhc",
99055d7bfe2SMark Cave-Ayland                           TCX_DHC_NREGS);
99155d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->dhc);
99255d7bfe2SMark Cave-Ayland 
99355d7bfe2SMark Cave-Ayland     /* 12/ALT : ??? */
994b21de199SThomas Huth     memory_region_init_io(&s->alt, obj, &tcx_dummy_ops, s, "tcx.alt",
99555d7bfe2SMark Cave-Ayland                           TCX_ALT_NREGS);
99655d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->alt);
99701b91ac2SMark Cave-Ayland }
99801b91ac2SMark Cave-Ayland 
999d4ad9decSMark Cave-Ayland static void tcx_realizefn(DeviceState *dev, Error **errp)
1000f40070c3SBlue Swirl {
1001d4ad9decSMark Cave-Ayland     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
100201774ddbSAndreas Färber     TCXState *s = TCX(dev);
1003d08151bfSAvi Kivity     ram_addr_t vram_offset = 0;
1004da87dd7bSMark Cave-Ayland     int size, ret;
1005dc828ca1Spbrook     uint8_t *vram_base;
1006da87dd7bSMark Cave-Ayland     char *fcode_filename;
1007dc828ca1Spbrook 
10083eadad55SPaolo Bonzini     memory_region_init_ram(&s->vram_mem, OBJECT(s), "tcx.vram",
1009f8ed85acSMarkus Armbruster                            s->vram_size * (1 + 4 + 4), &error_fatal);
1010c5705a77SAvi Kivity     vmstate_register_ram_global(&s->vram_mem);
101174259ae5SPaolo Bonzini     memory_region_set_log(&s->vram_mem, true, DIRTY_MEMORY_VGA);
1012d08151bfSAvi Kivity     vram_base = memory_region_get_ram_ptr(&s->vram_mem);
1013e80cfcfcSbellard 
101455d7bfe2SMark Cave-Ayland     /* 10/ROM : FCode ROM */
1015da87dd7bSMark Cave-Ayland     vmstate_register_ram_global(&s->rom);
1016da87dd7bSMark Cave-Ayland     fcode_filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, TCX_ROM_FILE);
1017da87dd7bSMark Cave-Ayland     if (fcode_filename) {
1018da87dd7bSMark Cave-Ayland         ret = load_image_targphys(fcode_filename, s->prom_addr,
1019da87dd7bSMark Cave-Ayland                                   FCODE_MAX_ROM_SIZE);
10208684e85cSShannon Zhao         g_free(fcode_filename);
1021da87dd7bSMark Cave-Ayland         if (ret < 0 || ret > FCODE_MAX_ROM_SIZE) {
1022d4ad9decSMark Cave-Ayland             error_report("tcx: could not load prom '%s'", TCX_ROM_FILE);
1023da87dd7bSMark Cave-Ayland         }
1024da87dd7bSMark Cave-Ayland     }
1025da87dd7bSMark Cave-Ayland 
102655d7bfe2SMark Cave-Ayland     /* 0/DFB8 : 8-bit plane */
1027eee0b836Sblueswir1     s->vram = vram_base;
1028ee6847d1SGerd Hoffmann     size = s->vram_size;
10293eadad55SPaolo Bonzini     memory_region_init_alias(&s->vram_8bit, OBJECT(s), "tcx.vram.8bit",
1030d08151bfSAvi Kivity                              &s->vram_mem, vram_offset, size);
1031d4ad9decSMark Cave-Ayland     sysbus_init_mmio(sbd, &s->vram_8bit);
1032eee0b836Sblueswir1     vram_offset += size;
1033eee0b836Sblueswir1     vram_base += size;
1034eee0b836Sblueswir1 
103555d7bfe2SMark Cave-Ayland     /* 1/DFB24 : 24bit plane */
1036ee6847d1SGerd Hoffmann     size = s->vram_size * 4;
1037eee0b836Sblueswir1     s->vram24 = (uint32_t *)vram_base;
1038eee0b836Sblueswir1     s->vram24_offset = vram_offset;
10393eadad55SPaolo Bonzini     memory_region_init_alias(&s->vram_24bit, OBJECT(s), "tcx.vram.24bit",
1040d08151bfSAvi Kivity                              &s->vram_mem, vram_offset, size);
1041d4ad9decSMark Cave-Ayland     sysbus_init_mmio(sbd, &s->vram_24bit);
1042eee0b836Sblueswir1     vram_offset += size;
1043eee0b836Sblueswir1     vram_base += size;
1044eee0b836Sblueswir1 
104555d7bfe2SMark Cave-Ayland     /* 4/RDFB32 : Raw Framebuffer */
1046ee6847d1SGerd Hoffmann     size = s->vram_size * 4;
1047eee0b836Sblueswir1     s->cplane = (uint32_t *)vram_base;
1048eee0b836Sblueswir1     s->cplane_offset = vram_offset;
10493eadad55SPaolo Bonzini     memory_region_init_alias(&s->vram_cplane, OBJECT(s), "tcx.vram.cplane",
1050d08151bfSAvi Kivity                              &s->vram_mem, vram_offset, size);
1051d4ad9decSMark Cave-Ayland     sysbus_init_mmio(sbd, &s->vram_cplane);
1052f40070c3SBlue Swirl 
105355d7bfe2SMark Cave-Ayland     /* 9/THC24bits : NetBSD writes here even with 8-bit display: dummy */
105455d7bfe2SMark Cave-Ayland     if (s->depth == 8) {
105555d7bfe2SMark Cave-Ayland         memory_region_init_io(&s->thc24, OBJECT(s), &tcx_dummy_ops, s,
105655d7bfe2SMark Cave-Ayland                               "tcx.thc24", TCX_THC_NREGS);
105755d7bfe2SMark Cave-Ayland         sysbus_init_mmio(sbd, &s->thc24);
1058eee0b836Sblueswir1     }
1059eee0b836Sblueswir1 
106055d7bfe2SMark Cave-Ayland     sysbus_init_irq(sbd, &s->irq);
106155d7bfe2SMark Cave-Ayland 
106255d7bfe2SMark Cave-Ayland     if (s->depth == 8) {
106355d7bfe2SMark Cave-Ayland         s->con = graphic_console_init(DEVICE(dev), 0, &tcx_ops, s);
106455d7bfe2SMark Cave-Ayland     } else {
106555d7bfe2SMark Cave-Ayland         s->con = graphic_console_init(DEVICE(dev), 0, &tcx24_ops, s);
106655d7bfe2SMark Cave-Ayland     }
106755d7bfe2SMark Cave-Ayland     s->thcmisc = 0;
106855d7bfe2SMark Cave-Ayland 
1069c78f7137SGerd Hoffmann     qemu_console_resize(s->con, s->width, s->height);
1070420557e8Sbellard }
1071420557e8Sbellard 
1072999e12bbSAnthony Liguori static Property tcx_properties[] = {
1073c7bcc85dSPaolo Bonzini     DEFINE_PROP_UINT32("vram_size", TCXState, vram_size, -1),
107453dad499SGerd Hoffmann     DEFINE_PROP_UINT16("width",    TCXState, width,     -1),
107553dad499SGerd Hoffmann     DEFINE_PROP_UINT16("height",   TCXState, height,    -1),
107653dad499SGerd Hoffmann     DEFINE_PROP_UINT16("depth",    TCXState, depth,     -1),
1077c7bcc85dSPaolo Bonzini     DEFINE_PROP_UINT64("prom_addr", TCXState, prom_addr, -1),
107853dad499SGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
1079999e12bbSAnthony Liguori };
1080999e12bbSAnthony Liguori 
1081999e12bbSAnthony Liguori static void tcx_class_init(ObjectClass *klass, void *data)
1082999e12bbSAnthony Liguori {
108339bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1084999e12bbSAnthony Liguori 
1085d4ad9decSMark Cave-Ayland     dc->realize = tcx_realizefn;
108639bffca2SAnthony Liguori     dc->reset = tcx_reset;
108739bffca2SAnthony Liguori     dc->vmsd = &vmstate_tcx;
108839bffca2SAnthony Liguori     dc->props = tcx_properties;
1089ee6847d1SGerd Hoffmann }
1090999e12bbSAnthony Liguori 
10918c43a6f0SAndreas Färber static const TypeInfo tcx_info = {
109201774ddbSAndreas Färber     .name          = TYPE_TCX,
109339bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
109439bffca2SAnthony Liguori     .instance_size = sizeof(TCXState),
109501b91ac2SMark Cave-Ayland     .instance_init = tcx_initfn,
1096999e12bbSAnthony Liguori     .class_init    = tcx_class_init,
1097ee6847d1SGerd Hoffmann };
1098ee6847d1SGerd Hoffmann 
109983f7d43aSAndreas Färber static void tcx_register_types(void)
1100f40070c3SBlue Swirl {
110139bffca2SAnthony Liguori     type_register_static(&tcx_info);
1102f40070c3SBlue Swirl }
1103f40070c3SBlue Swirl 
110483f7d43aSAndreas Färber type_init(tcx_register_types)
1105