1420557e8Sbellard /* 26f7e9aecSbellard * QEMU TCX Frame buffer 3420557e8Sbellard * 46f7e9aecSbellard * Copyright (c) 2003-2005 Fabrice Bellard 5420557e8Sbellard * 6420557e8Sbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 7420557e8Sbellard * of this software and associated documentation files (the "Software"), to deal 8420557e8Sbellard * in the Software without restriction, including without limitation the rights 9420557e8Sbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10420557e8Sbellard * copies of the Software, and to permit persons to whom the Software is 11420557e8Sbellard * furnished to do so, subject to the following conditions: 12420557e8Sbellard * 13420557e8Sbellard * The above copyright notice and this permission notice shall be included in 14420557e8Sbellard * all copies or substantial portions of the Software. 15420557e8Sbellard * 16420557e8Sbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17420557e8Sbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18420557e8Sbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19420557e8Sbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20420557e8Sbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21420557e8Sbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22420557e8Sbellard * THE SOFTWARE. 23420557e8Sbellard */ 24f40070c3SBlue Swirl 2547df5154SPeter Maydell #include "qemu/osdep.h" 26da34e65cSMarkus Armbruster #include "qapi/error.h" 27077805faSPaolo Bonzini #include "qemu-common.h" 284771d756SPaolo Bonzini #include "cpu.h" /* FIXME shouldn't use TARGET_PAGE_SIZE */ 2928ecbaeeSPaolo Bonzini #include "ui/console.h" 3028ecbaeeSPaolo Bonzini #include "ui/pixel_ops.h" 31da87dd7bSMark Cave-Ayland #include "hw/loader.h" 3283c9f4caSPaolo Bonzini #include "hw/sysbus.h" 33d49b6836SMarkus Armbruster #include "qemu/error-report.h" 34420557e8Sbellard 35da87dd7bSMark Cave-Ayland #define TCX_ROM_FILE "QEMU,tcx.bin" 36da87dd7bSMark Cave-Ayland #define FCODE_MAX_ROM_SIZE 0x10000 37da87dd7bSMark Cave-Ayland 38420557e8Sbellard #define MAXX 1024 39420557e8Sbellard #define MAXY 768 406f7e9aecSbellard #define TCX_DAC_NREGS 16 4155d7bfe2SMark Cave-Ayland #define TCX_THC_NREGS 0x1000 4255d7bfe2SMark Cave-Ayland #define TCX_DHC_NREGS 0x4000 438508b89eSblueswir1 #define TCX_TEC_NREGS 0x1000 4455d7bfe2SMark Cave-Ayland #define TCX_ALT_NREGS 0x8000 4555d7bfe2SMark Cave-Ayland #define TCX_STIP_NREGS 0x800000 4655d7bfe2SMark Cave-Ayland #define TCX_BLIT_NREGS 0x800000 4755d7bfe2SMark Cave-Ayland #define TCX_RSTIP_NREGS 0x800000 4855d7bfe2SMark Cave-Ayland #define TCX_RBLIT_NREGS 0x800000 4955d7bfe2SMark Cave-Ayland 5055d7bfe2SMark Cave-Ayland #define TCX_THC_MISC 0x818 5155d7bfe2SMark Cave-Ayland #define TCX_THC_CURSXY 0x8fc 5255d7bfe2SMark Cave-Ayland #define TCX_THC_CURSMASK 0x900 5355d7bfe2SMark Cave-Ayland #define TCX_THC_CURSBITS 0x980 54420557e8Sbellard 5501774ddbSAndreas Färber #define TYPE_TCX "SUNW,tcx" 5601774ddbSAndreas Färber #define TCX(obj) OBJECT_CHECK(TCXState, (obj), TYPE_TCX) 5701774ddbSAndreas Färber 58420557e8Sbellard typedef struct TCXState { 5901774ddbSAndreas Färber SysBusDevice parent_obj; 6001774ddbSAndreas Färber 61c78f7137SGerd Hoffmann QemuConsole *con; 6255d7bfe2SMark Cave-Ayland qemu_irq irq; 638d5f07faSbellard uint8_t *vram; 64eee0b836Sblueswir1 uint32_t *vram24, *cplane; 65da87dd7bSMark Cave-Ayland hwaddr prom_addr; 66da87dd7bSMark Cave-Ayland MemoryRegion rom; 67d08151bfSAvi Kivity MemoryRegion vram_mem; 68d08151bfSAvi Kivity MemoryRegion vram_8bit; 69d08151bfSAvi Kivity MemoryRegion vram_24bit; 7055d7bfe2SMark Cave-Ayland MemoryRegion stip; 7155d7bfe2SMark Cave-Ayland MemoryRegion blit; 72d08151bfSAvi Kivity MemoryRegion vram_cplane; 7355d7bfe2SMark Cave-Ayland MemoryRegion rstip; 7455d7bfe2SMark Cave-Ayland MemoryRegion rblit; 75d08151bfSAvi Kivity MemoryRegion tec; 7655d7bfe2SMark Cave-Ayland MemoryRegion dac; 7755d7bfe2SMark Cave-Ayland MemoryRegion thc; 7855d7bfe2SMark Cave-Ayland MemoryRegion dhc; 7955d7bfe2SMark Cave-Ayland MemoryRegion alt; 80d08151bfSAvi Kivity MemoryRegion thc24; 8155d7bfe2SMark Cave-Ayland 82d08151bfSAvi Kivity ram_addr_t vram24_offset, cplane_offset; 8355d7bfe2SMark Cave-Ayland uint32_t tmpblit; 84ee6847d1SGerd Hoffmann uint32_t vram_size; 8555d7bfe2SMark Cave-Ayland uint32_t palette[260]; 8655d7bfe2SMark Cave-Ayland uint8_t r[260], g[260], b[260]; 87427a66c3SBlue Swirl uint16_t width, height, depth; 886f7e9aecSbellard uint8_t dac_index, dac_state; 8955d7bfe2SMark Cave-Ayland uint32_t thcmisc; 9055d7bfe2SMark Cave-Ayland uint32_t cursmask[32]; 9155d7bfe2SMark Cave-Ayland uint32_t cursbits[32]; 9255d7bfe2SMark Cave-Ayland uint16_t cursx; 9355d7bfe2SMark Cave-Ayland uint16_t cursy; 94420557e8Sbellard } TCXState; 95420557e8Sbellard 969800b3c2SMark Cave-Ayland static void tcx_set_dirty(TCXState *s, ram_addr_t addr, int len) 97d3ffcafeSBlue Swirl { 989800b3c2SMark Cave-Ayland memory_region_set_dirty(&s->vram_mem, addr, len); 994b865c28SMark Cave-Ayland 1004b865c28SMark Cave-Ayland if (s->depth == 24) { 1014b865c28SMark Cave-Ayland memory_region_set_dirty(&s->vram_mem, s->vram24_offset + addr * 4, 1024b865c28SMark Cave-Ayland len * 4); 1034b865c28SMark Cave-Ayland memory_region_set_dirty(&s->vram_mem, s->cplane_offset + addr * 4, 1044b865c28SMark Cave-Ayland len * 4); 1054b865c28SMark Cave-Ayland } 106d3ffcafeSBlue Swirl } 107d3ffcafeSBlue Swirl 108*427ee02bSMark Cave-Ayland static int tcx_check_dirty(TCXState *s, ram_addr_t addr, int len) 109d3ffcafeSBlue Swirl { 11055d7bfe2SMark Cave-Ayland int ret; 11155d7bfe2SMark Cave-Ayland 112*427ee02bSMark Cave-Ayland ret = memory_region_get_dirty(&s->vram_mem, addr, len, DIRTY_MEMORY_VGA); 113*427ee02bSMark Cave-Ayland 114*427ee02bSMark Cave-Ayland if (s->depth == 24) { 115*427ee02bSMark Cave-Ayland ret |= memory_region_get_dirty(&s->vram_mem, 116*427ee02bSMark Cave-Ayland s->vram24_offset + addr * 4, len * 4, 11755d7bfe2SMark Cave-Ayland DIRTY_MEMORY_VGA); 118*427ee02bSMark Cave-Ayland ret |= memory_region_get_dirty(&s->vram_mem, 119*427ee02bSMark Cave-Ayland s->cplane_offset + addr * 4, len * 4, 12055d7bfe2SMark Cave-Ayland DIRTY_MEMORY_VGA); 121*427ee02bSMark Cave-Ayland } 122*427ee02bSMark Cave-Ayland 12355d7bfe2SMark Cave-Ayland return ret; 12455d7bfe2SMark Cave-Ayland } 12555d7bfe2SMark Cave-Ayland 12655d7bfe2SMark Cave-Ayland static inline void tcx24_reset_dirty(TCXState *ts, ram_addr_t page_min, 12755d7bfe2SMark Cave-Ayland ram_addr_t page_max, ram_addr_t page24, 12855d7bfe2SMark Cave-Ayland ram_addr_t cpage) 12955d7bfe2SMark Cave-Ayland { 13055d7bfe2SMark Cave-Ayland memory_region_reset_dirty(&ts->vram_mem, 13155d7bfe2SMark Cave-Ayland page_min, 13255d7bfe2SMark Cave-Ayland (page_max - page_min) + TARGET_PAGE_SIZE, 13355d7bfe2SMark Cave-Ayland DIRTY_MEMORY_VGA); 13455d7bfe2SMark Cave-Ayland memory_region_reset_dirty(&ts->vram_mem, 13555d7bfe2SMark Cave-Ayland page24 + page_min * 4, 13655d7bfe2SMark Cave-Ayland (page_max - page_min) * 4 + TARGET_PAGE_SIZE, 13755d7bfe2SMark Cave-Ayland DIRTY_MEMORY_VGA); 13855d7bfe2SMark Cave-Ayland memory_region_reset_dirty(&ts->vram_mem, 13955d7bfe2SMark Cave-Ayland cpage + page_min * 4, 14055d7bfe2SMark Cave-Ayland (page_max - page_min) * 4 + TARGET_PAGE_SIZE, 14155d7bfe2SMark Cave-Ayland DIRTY_MEMORY_VGA); 142d3ffcafeSBlue Swirl } 14395219897Spbrook 14421206a10Sbellard static void update_palette_entries(TCXState *s, int start, int end) 14521206a10Sbellard { 146c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(s->con); 14721206a10Sbellard int i; 148c78f7137SGerd Hoffmann 14921206a10Sbellard for (i = start; i < end; i++) { 150c78f7137SGerd Hoffmann switch (surface_bits_per_pixel(surface)) { 15121206a10Sbellard default: 15221206a10Sbellard case 8: 15321206a10Sbellard s->palette[i] = rgb_to_pixel8(s->r[i], s->g[i], s->b[i]); 15421206a10Sbellard break; 15521206a10Sbellard case 15: 15621206a10Sbellard s->palette[i] = rgb_to_pixel15(s->r[i], s->g[i], s->b[i]); 15721206a10Sbellard break; 15821206a10Sbellard case 16: 15921206a10Sbellard s->palette[i] = rgb_to_pixel16(s->r[i], s->g[i], s->b[i]); 16021206a10Sbellard break; 16121206a10Sbellard case 32: 162c78f7137SGerd Hoffmann if (is_surface_bgr(surface)) { 1637b5d76daSaliguori s->palette[i] = rgb_to_pixel32bgr(s->r[i], s->g[i], s->b[i]); 164c78f7137SGerd Hoffmann } else { 16521206a10Sbellard s->palette[i] = rgb_to_pixel32(s->r[i], s->g[i], s->b[i]); 166c78f7137SGerd Hoffmann } 16721206a10Sbellard break; 16821206a10Sbellard } 16921206a10Sbellard } 1709800b3c2SMark Cave-Ayland tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem)); 171d3ffcafeSBlue Swirl } 17221206a10Sbellard 173e80cfcfcSbellard static void tcx_draw_line32(TCXState *s1, uint8_t *d, 174e80cfcfcSbellard const uint8_t *s, int width) 175420557e8Sbellard { 176e80cfcfcSbellard int x; 177e80cfcfcSbellard uint8_t val; 1788bdc2159Sths uint32_t *p = (uint32_t *)d; 179e80cfcfcSbellard 180e80cfcfcSbellard for (x = 0; x < width; x++) { 181e80cfcfcSbellard val = *s++; 1828bdc2159Sths *p++ = s1->palette[val]; 183e80cfcfcSbellard } 184420557e8Sbellard } 185420557e8Sbellard 18621206a10Sbellard static void tcx_draw_line16(TCXState *s1, uint8_t *d, 187e80cfcfcSbellard const uint8_t *s, int width) 188e80cfcfcSbellard { 189e80cfcfcSbellard int x; 190e80cfcfcSbellard uint8_t val; 1918bdc2159Sths uint16_t *p = (uint16_t *)d; 1928d5f07faSbellard 193e80cfcfcSbellard for (x = 0; x < width; x++) { 194e80cfcfcSbellard val = *s++; 1958bdc2159Sths *p++ = s1->palette[val]; 196e80cfcfcSbellard } 197e80cfcfcSbellard } 198e80cfcfcSbellard 199e80cfcfcSbellard static void tcx_draw_line8(TCXState *s1, uint8_t *d, 200e80cfcfcSbellard const uint8_t *s, int width) 201e80cfcfcSbellard { 202e80cfcfcSbellard int x; 203e80cfcfcSbellard uint8_t val; 204e80cfcfcSbellard 205e80cfcfcSbellard for(x = 0; x < width; x++) { 206e80cfcfcSbellard val = *s++; 20721206a10Sbellard *d++ = s1->palette[val]; 208e80cfcfcSbellard } 209e80cfcfcSbellard } 210e80cfcfcSbellard 21155d7bfe2SMark Cave-Ayland static void tcx_draw_cursor32(TCXState *s1, uint8_t *d, 21255d7bfe2SMark Cave-Ayland int y, int width) 21355d7bfe2SMark Cave-Ayland { 21455d7bfe2SMark Cave-Ayland int x, len; 21555d7bfe2SMark Cave-Ayland uint32_t mask, bits; 21655d7bfe2SMark Cave-Ayland uint32_t *p = (uint32_t *)d; 21755d7bfe2SMark Cave-Ayland 21855d7bfe2SMark Cave-Ayland y = y - s1->cursy; 21955d7bfe2SMark Cave-Ayland mask = s1->cursmask[y]; 22055d7bfe2SMark Cave-Ayland bits = s1->cursbits[y]; 22155d7bfe2SMark Cave-Ayland len = MIN(width - s1->cursx, 32); 22255d7bfe2SMark Cave-Ayland p = &p[s1->cursx]; 22355d7bfe2SMark Cave-Ayland for (x = 0; x < len; x++) { 22455d7bfe2SMark Cave-Ayland if (mask & 0x80000000) { 22555d7bfe2SMark Cave-Ayland if (bits & 0x80000000) { 22655d7bfe2SMark Cave-Ayland *p = s1->palette[259]; 22755d7bfe2SMark Cave-Ayland } else { 22855d7bfe2SMark Cave-Ayland *p = s1->palette[258]; 22955d7bfe2SMark Cave-Ayland } 23055d7bfe2SMark Cave-Ayland } 23155d7bfe2SMark Cave-Ayland p++; 23255d7bfe2SMark Cave-Ayland mask <<= 1; 23355d7bfe2SMark Cave-Ayland bits <<= 1; 23455d7bfe2SMark Cave-Ayland } 23555d7bfe2SMark Cave-Ayland } 23655d7bfe2SMark Cave-Ayland 23755d7bfe2SMark Cave-Ayland static void tcx_draw_cursor16(TCXState *s1, uint8_t *d, 23855d7bfe2SMark Cave-Ayland int y, int width) 23955d7bfe2SMark Cave-Ayland { 24055d7bfe2SMark Cave-Ayland int x, len; 24155d7bfe2SMark Cave-Ayland uint32_t mask, bits; 24255d7bfe2SMark Cave-Ayland uint16_t *p = (uint16_t *)d; 24355d7bfe2SMark Cave-Ayland 24455d7bfe2SMark Cave-Ayland y = y - s1->cursy; 24555d7bfe2SMark Cave-Ayland mask = s1->cursmask[y]; 24655d7bfe2SMark Cave-Ayland bits = s1->cursbits[y]; 24755d7bfe2SMark Cave-Ayland len = MIN(width - s1->cursx, 32); 24855d7bfe2SMark Cave-Ayland p = &p[s1->cursx]; 24955d7bfe2SMark Cave-Ayland for (x = 0; x < len; x++) { 25055d7bfe2SMark Cave-Ayland if (mask & 0x80000000) { 25155d7bfe2SMark Cave-Ayland if (bits & 0x80000000) { 25255d7bfe2SMark Cave-Ayland *p = s1->palette[259]; 25355d7bfe2SMark Cave-Ayland } else { 25455d7bfe2SMark Cave-Ayland *p = s1->palette[258]; 25555d7bfe2SMark Cave-Ayland } 25655d7bfe2SMark Cave-Ayland } 25755d7bfe2SMark Cave-Ayland p++; 25855d7bfe2SMark Cave-Ayland mask <<= 1; 25955d7bfe2SMark Cave-Ayland bits <<= 1; 26055d7bfe2SMark Cave-Ayland } 26155d7bfe2SMark Cave-Ayland } 26255d7bfe2SMark Cave-Ayland 26355d7bfe2SMark Cave-Ayland static void tcx_draw_cursor8(TCXState *s1, uint8_t *d, 26455d7bfe2SMark Cave-Ayland int y, int width) 26555d7bfe2SMark Cave-Ayland { 26655d7bfe2SMark Cave-Ayland int x, len; 26755d7bfe2SMark Cave-Ayland uint32_t mask, bits; 26855d7bfe2SMark Cave-Ayland 26955d7bfe2SMark Cave-Ayland y = y - s1->cursy; 27055d7bfe2SMark Cave-Ayland mask = s1->cursmask[y]; 27155d7bfe2SMark Cave-Ayland bits = s1->cursbits[y]; 27255d7bfe2SMark Cave-Ayland len = MIN(width - s1->cursx, 32); 27355d7bfe2SMark Cave-Ayland d = &d[s1->cursx]; 27455d7bfe2SMark Cave-Ayland for (x = 0; x < len; x++) { 27555d7bfe2SMark Cave-Ayland if (mask & 0x80000000) { 27655d7bfe2SMark Cave-Ayland if (bits & 0x80000000) { 27755d7bfe2SMark Cave-Ayland *d = s1->palette[259]; 27855d7bfe2SMark Cave-Ayland } else { 27955d7bfe2SMark Cave-Ayland *d = s1->palette[258]; 28055d7bfe2SMark Cave-Ayland } 28155d7bfe2SMark Cave-Ayland } 28255d7bfe2SMark Cave-Ayland d++; 28355d7bfe2SMark Cave-Ayland mask <<= 1; 28455d7bfe2SMark Cave-Ayland bits <<= 1; 28555d7bfe2SMark Cave-Ayland } 28655d7bfe2SMark Cave-Ayland } 28755d7bfe2SMark Cave-Ayland 288688ea2ebSblueswir1 /* 289688ea2ebSblueswir1 XXX Could be much more optimal: 290688ea2ebSblueswir1 * detect if line/page/whole screen is in 24 bit mode 291688ea2ebSblueswir1 * if destination is also BGR, use memcpy 292688ea2ebSblueswir1 */ 293eee0b836Sblueswir1 static inline void tcx24_draw_line32(TCXState *s1, uint8_t *d, 294eee0b836Sblueswir1 const uint8_t *s, int width, 295eee0b836Sblueswir1 const uint32_t *cplane, 296eee0b836Sblueswir1 const uint32_t *s24) 297eee0b836Sblueswir1 { 298c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(s1->con); 2997b5d76daSaliguori int x, bgr, r, g, b; 300688ea2ebSblueswir1 uint8_t val, *p8; 301eee0b836Sblueswir1 uint32_t *p = (uint32_t *)d; 302eee0b836Sblueswir1 uint32_t dval; 303c78f7137SGerd Hoffmann bgr = is_surface_bgr(surface); 304eee0b836Sblueswir1 for(x = 0; x < width; x++, s++, s24++) { 30555d7bfe2SMark Cave-Ayland if (be32_to_cpu(*cplane) & 0x03000000) { 30655d7bfe2SMark Cave-Ayland /* 24-bit direct, BGR order */ 307688ea2ebSblueswir1 p8 = (uint8_t *)s24; 308688ea2ebSblueswir1 p8++; 309688ea2ebSblueswir1 b = *p8++; 310688ea2ebSblueswir1 g = *p8++; 311f7e683b8SBlue Swirl r = *p8; 3127b5d76daSaliguori if (bgr) 3137b5d76daSaliguori dval = rgb_to_pixel32bgr(r, g, b); 3147b5d76daSaliguori else 315688ea2ebSblueswir1 dval = rgb_to_pixel32(r, g, b); 316eee0b836Sblueswir1 } else { 31755d7bfe2SMark Cave-Ayland /* 8-bit pseudocolor */ 318eee0b836Sblueswir1 val = *s; 319eee0b836Sblueswir1 dval = s1->palette[val]; 320eee0b836Sblueswir1 } 321eee0b836Sblueswir1 *p++ = dval; 32255d7bfe2SMark Cave-Ayland cplane++; 323eee0b836Sblueswir1 } 324eee0b836Sblueswir1 } 325eee0b836Sblueswir1 326e80cfcfcSbellard /* Fixed line length 1024 allows us to do nice tricks not possible on 327e80cfcfcSbellard VGA... */ 32855d7bfe2SMark Cave-Ayland 32995219897Spbrook static void tcx_update_display(void *opaque) 330e80cfcfcSbellard { 331e80cfcfcSbellard TCXState *ts = opaque; 332c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(ts->con); 333c227f099SAnthony Liguori ram_addr_t page, page_min, page_max; 334550be127Sbellard int y, y_start, dd, ds; 335e80cfcfcSbellard uint8_t *d, *s; 336b3ceef24Sblueswir1 void (*f)(TCXState *s1, uint8_t *dst, const uint8_t *src, int width); 33755d7bfe2SMark Cave-Ayland void (*fc)(TCXState *s1, uint8_t *dst, int y, int width); 338e80cfcfcSbellard 339c78f7137SGerd Hoffmann if (surface_bits_per_pixel(surface) == 0) { 340e80cfcfcSbellard return; 341c78f7137SGerd Hoffmann } 342c78f7137SGerd Hoffmann 343d08151bfSAvi Kivity page = 0; 344e80cfcfcSbellard y_start = -1; 345c0c440f3SBlue Swirl page_min = -1; 346550be127Sbellard page_max = 0; 347c78f7137SGerd Hoffmann d = surface_data(surface); 3486f7e9aecSbellard s = ts->vram; 349c78f7137SGerd Hoffmann dd = surface_stride(surface); 350e80cfcfcSbellard ds = 1024; 351e80cfcfcSbellard 352c78f7137SGerd Hoffmann switch (surface_bits_per_pixel(surface)) { 353e80cfcfcSbellard case 32: 354e80cfcfcSbellard f = tcx_draw_line32; 35555d7bfe2SMark Cave-Ayland fc = tcx_draw_cursor32; 356e80cfcfcSbellard break; 35721206a10Sbellard case 15: 35821206a10Sbellard case 16: 35921206a10Sbellard f = tcx_draw_line16; 36055d7bfe2SMark Cave-Ayland fc = tcx_draw_cursor16; 361e80cfcfcSbellard break; 362e80cfcfcSbellard default: 363e80cfcfcSbellard case 8: 364e80cfcfcSbellard f = tcx_draw_line8; 36555d7bfe2SMark Cave-Ayland fc = tcx_draw_cursor8; 366e80cfcfcSbellard break; 367e80cfcfcSbellard case 0: 368e80cfcfcSbellard return; 369e80cfcfcSbellard } 370e80cfcfcSbellard 3715299c0f2SPaolo Bonzini memory_region_sync_dirty_bitmap(&ts->vram_mem); 37255d7bfe2SMark Cave-Ayland for (y = 0; y < ts->height; page += TARGET_PAGE_SIZE) { 373*427ee02bSMark Cave-Ayland if (tcx_check_dirty(ts, page, TARGET_PAGE_SIZE)) { 374e80cfcfcSbellard if (y_start < 0) 375e80cfcfcSbellard y_start = y; 376e80cfcfcSbellard if (page < page_min) 377e80cfcfcSbellard page_min = page; 378e80cfcfcSbellard if (page > page_max) 379e80cfcfcSbellard page_max = page; 38055d7bfe2SMark Cave-Ayland 3816f7e9aecSbellard f(ts, d, s, ts->width); 38255d7bfe2SMark Cave-Ayland if (y >= ts->cursy && y < ts->cursy + 32 && ts->cursx < ts->width) { 38355d7bfe2SMark Cave-Ayland fc(ts, d, y, ts->width); 38455d7bfe2SMark Cave-Ayland } 385e80cfcfcSbellard d += dd; 386e80cfcfcSbellard s += ds; 38755d7bfe2SMark Cave-Ayland y++; 38855d7bfe2SMark Cave-Ayland 3896f7e9aecSbellard f(ts, d, s, ts->width); 39055d7bfe2SMark Cave-Ayland if (y >= ts->cursy && y < ts->cursy + 32 && ts->cursx < ts->width) { 39155d7bfe2SMark Cave-Ayland fc(ts, d, y, ts->width); 39255d7bfe2SMark Cave-Ayland } 393e80cfcfcSbellard d += dd; 394e80cfcfcSbellard s += ds; 39555d7bfe2SMark Cave-Ayland y++; 39655d7bfe2SMark Cave-Ayland 3976f7e9aecSbellard f(ts, d, s, ts->width); 39855d7bfe2SMark Cave-Ayland if (y >= ts->cursy && y < ts->cursy + 32 && ts->cursx < ts->width) { 39955d7bfe2SMark Cave-Ayland fc(ts, d, y, ts->width); 40055d7bfe2SMark Cave-Ayland } 401e80cfcfcSbellard d += dd; 402e80cfcfcSbellard s += ds; 40355d7bfe2SMark Cave-Ayland y++; 40455d7bfe2SMark Cave-Ayland 4056f7e9aecSbellard f(ts, d, s, ts->width); 40655d7bfe2SMark Cave-Ayland if (y >= ts->cursy && y < ts->cursy + 32 && ts->cursx < ts->width) { 40755d7bfe2SMark Cave-Ayland fc(ts, d, y, ts->width); 40855d7bfe2SMark Cave-Ayland } 409e80cfcfcSbellard d += dd; 410e80cfcfcSbellard s += ds; 41155d7bfe2SMark Cave-Ayland y++; 412e80cfcfcSbellard } else { 413e80cfcfcSbellard if (y_start >= 0) { 414e80cfcfcSbellard /* flush to display */ 415c78f7137SGerd Hoffmann dpy_gfx_update(ts->con, 0, y_start, 4166f7e9aecSbellard ts->width, y - y_start); 417e80cfcfcSbellard y_start = -1; 418e80cfcfcSbellard } 419e80cfcfcSbellard d += dd * 4; 420e80cfcfcSbellard s += ds * 4; 42155d7bfe2SMark Cave-Ayland y += 4; 422e80cfcfcSbellard } 423e80cfcfcSbellard } 424e80cfcfcSbellard if (y_start >= 0) { 425e80cfcfcSbellard /* flush to display */ 426c78f7137SGerd Hoffmann dpy_gfx_update(ts->con, 0, y_start, 4276f7e9aecSbellard ts->width, y - y_start); 428e80cfcfcSbellard } 429e80cfcfcSbellard /* reset modified pages */ 430c0c440f3SBlue Swirl if (page_max >= page_min) { 431d08151bfSAvi Kivity memory_region_reset_dirty(&ts->vram_mem, 432f10acc8bSMark Cave-Ayland page_min, 433f10acc8bSMark Cave-Ayland (page_max - page_min) + TARGET_PAGE_SIZE, 434d08151bfSAvi Kivity DIRTY_MEMORY_VGA); 435e80cfcfcSbellard } 436e80cfcfcSbellard } 437e80cfcfcSbellard 438eee0b836Sblueswir1 static void tcx24_update_display(void *opaque) 439eee0b836Sblueswir1 { 440eee0b836Sblueswir1 TCXState *ts = opaque; 441c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(ts->con); 442c227f099SAnthony Liguori ram_addr_t page, page_min, page_max, cpage, page24; 443eee0b836Sblueswir1 int y, y_start, dd, ds; 444eee0b836Sblueswir1 uint8_t *d, *s; 445eee0b836Sblueswir1 uint32_t *cptr, *s24; 446eee0b836Sblueswir1 447c78f7137SGerd Hoffmann if (surface_bits_per_pixel(surface) != 32) { 448eee0b836Sblueswir1 return; 449c78f7137SGerd Hoffmann } 450c78f7137SGerd Hoffmann 451d08151bfSAvi Kivity page = 0; 452eee0b836Sblueswir1 page24 = ts->vram24_offset; 453eee0b836Sblueswir1 cpage = ts->cplane_offset; 454eee0b836Sblueswir1 y_start = -1; 455c0c440f3SBlue Swirl page_min = -1; 456eee0b836Sblueswir1 page_max = 0; 457c78f7137SGerd Hoffmann d = surface_data(surface); 458eee0b836Sblueswir1 s = ts->vram; 459eee0b836Sblueswir1 s24 = ts->vram24; 460eee0b836Sblueswir1 cptr = ts->cplane; 461c78f7137SGerd Hoffmann dd = surface_stride(surface); 462eee0b836Sblueswir1 ds = 1024; 463eee0b836Sblueswir1 4645299c0f2SPaolo Bonzini memory_region_sync_dirty_bitmap(&ts->vram_mem); 46555d7bfe2SMark Cave-Ayland for (y = 0; y < ts->height; page += TARGET_PAGE_SIZE, 466eee0b836Sblueswir1 page24 += TARGET_PAGE_SIZE, cpage += TARGET_PAGE_SIZE) { 467*427ee02bSMark Cave-Ayland if (tcx_check_dirty(ts, page, TARGET_PAGE_SIZE)) { 468eee0b836Sblueswir1 if (y_start < 0) 469eee0b836Sblueswir1 y_start = y; 470eee0b836Sblueswir1 if (page < page_min) 471eee0b836Sblueswir1 page_min = page; 472eee0b836Sblueswir1 if (page > page_max) 473eee0b836Sblueswir1 page_max = page; 474eee0b836Sblueswir1 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24); 47555d7bfe2SMark Cave-Ayland if (y >= ts->cursy && y < ts->cursy+32 && ts->cursx < ts->width) { 47655d7bfe2SMark Cave-Ayland tcx_draw_cursor32(ts, d, y, ts->width); 47755d7bfe2SMark Cave-Ayland } 478eee0b836Sblueswir1 d += dd; 479eee0b836Sblueswir1 s += ds; 480eee0b836Sblueswir1 cptr += ds; 481eee0b836Sblueswir1 s24 += ds; 48255d7bfe2SMark Cave-Ayland y++; 483eee0b836Sblueswir1 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24); 48455d7bfe2SMark Cave-Ayland if (y >= ts->cursy && y < ts->cursy+32 && ts->cursx < ts->width) { 48555d7bfe2SMark Cave-Ayland tcx_draw_cursor32(ts, d, y, ts->width); 48655d7bfe2SMark Cave-Ayland } 487eee0b836Sblueswir1 d += dd; 488eee0b836Sblueswir1 s += ds; 489eee0b836Sblueswir1 cptr += ds; 490eee0b836Sblueswir1 s24 += ds; 49155d7bfe2SMark Cave-Ayland y++; 492eee0b836Sblueswir1 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24); 49355d7bfe2SMark Cave-Ayland if (y >= ts->cursy && y < ts->cursy+32 && ts->cursx < ts->width) { 49455d7bfe2SMark Cave-Ayland tcx_draw_cursor32(ts, d, y, ts->width); 49555d7bfe2SMark Cave-Ayland } 496eee0b836Sblueswir1 d += dd; 497eee0b836Sblueswir1 s += ds; 498eee0b836Sblueswir1 cptr += ds; 499eee0b836Sblueswir1 s24 += ds; 50055d7bfe2SMark Cave-Ayland y++; 501eee0b836Sblueswir1 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24); 50255d7bfe2SMark Cave-Ayland if (y >= ts->cursy && y < ts->cursy+32 && ts->cursx < ts->width) { 50355d7bfe2SMark Cave-Ayland tcx_draw_cursor32(ts, d, y, ts->width); 50455d7bfe2SMark Cave-Ayland } 505eee0b836Sblueswir1 d += dd; 506eee0b836Sblueswir1 s += ds; 507eee0b836Sblueswir1 cptr += ds; 508eee0b836Sblueswir1 s24 += ds; 50955d7bfe2SMark Cave-Ayland y++; 510eee0b836Sblueswir1 } else { 511eee0b836Sblueswir1 if (y_start >= 0) { 512eee0b836Sblueswir1 /* flush to display */ 513c78f7137SGerd Hoffmann dpy_gfx_update(ts->con, 0, y_start, 514eee0b836Sblueswir1 ts->width, y - y_start); 515eee0b836Sblueswir1 y_start = -1; 516eee0b836Sblueswir1 } 517eee0b836Sblueswir1 d += dd * 4; 518eee0b836Sblueswir1 s += ds * 4; 519eee0b836Sblueswir1 cptr += ds * 4; 520eee0b836Sblueswir1 s24 += ds * 4; 52155d7bfe2SMark Cave-Ayland y += 4; 522eee0b836Sblueswir1 } 523eee0b836Sblueswir1 } 524eee0b836Sblueswir1 if (y_start >= 0) { 525eee0b836Sblueswir1 /* flush to display */ 526c78f7137SGerd Hoffmann dpy_gfx_update(ts->con, 0, y_start, 527eee0b836Sblueswir1 ts->width, y - y_start); 528eee0b836Sblueswir1 } 529eee0b836Sblueswir1 /* reset modified pages */ 530c0c440f3SBlue Swirl if (page_max >= page_min) { 53155d7bfe2SMark Cave-Ayland tcx24_reset_dirty(ts, page_min, page_max, page24, cpage); 532eee0b836Sblueswir1 } 533eee0b836Sblueswir1 } 534eee0b836Sblueswir1 53595219897Spbrook static void tcx_invalidate_display(void *opaque) 536420557e8Sbellard { 537420557e8Sbellard TCXState *s = opaque; 538420557e8Sbellard 5399800b3c2SMark Cave-Ayland tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem)); 540c78f7137SGerd Hoffmann qemu_console_resize(s->con, s->width, s->height); 541e80cfcfcSbellard } 542e80cfcfcSbellard 543eee0b836Sblueswir1 static void tcx24_invalidate_display(void *opaque) 544eee0b836Sblueswir1 { 545eee0b836Sblueswir1 TCXState *s = opaque; 546eee0b836Sblueswir1 5479800b3c2SMark Cave-Ayland tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem)); 548c78f7137SGerd Hoffmann qemu_console_resize(s->con, s->width, s->height); 549eee0b836Sblueswir1 } 550eee0b836Sblueswir1 551e59fb374SJuan Quintela static int vmstate_tcx_post_load(void *opaque, int version_id) 552e80cfcfcSbellard { 553e80cfcfcSbellard TCXState *s = opaque; 554e80cfcfcSbellard 55521206a10Sbellard update_palette_entries(s, 0, 256); 5569800b3c2SMark Cave-Ayland tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem)); 557420557e8Sbellard return 0; 558420557e8Sbellard } 559420557e8Sbellard 560c0c41a4bSBlue Swirl static const VMStateDescription vmstate_tcx = { 561c0c41a4bSBlue Swirl .name ="tcx", 562c0c41a4bSBlue Swirl .version_id = 4, 563c0c41a4bSBlue Swirl .minimum_version_id = 4, 564752ff2faSJuan Quintela .post_load = vmstate_tcx_post_load, 565c0c41a4bSBlue Swirl .fields = (VMStateField[]) { 566c0c41a4bSBlue Swirl VMSTATE_UINT16(height, TCXState), 567c0c41a4bSBlue Swirl VMSTATE_UINT16(width, TCXState), 568c0c41a4bSBlue Swirl VMSTATE_UINT16(depth, TCXState), 569c0c41a4bSBlue Swirl VMSTATE_BUFFER(r, TCXState), 570c0c41a4bSBlue Swirl VMSTATE_BUFFER(g, TCXState), 571c0c41a4bSBlue Swirl VMSTATE_BUFFER(b, TCXState), 572c0c41a4bSBlue Swirl VMSTATE_UINT8(dac_index, TCXState), 573c0c41a4bSBlue Swirl VMSTATE_UINT8(dac_state, TCXState), 574c0c41a4bSBlue Swirl VMSTATE_END_OF_LIST() 575c0c41a4bSBlue Swirl } 576c0c41a4bSBlue Swirl }; 577c0c41a4bSBlue Swirl 5787f23f812SMichael S. Tsirkin static void tcx_reset(DeviceState *d) 579420557e8Sbellard { 58001774ddbSAndreas Färber TCXState *s = TCX(d); 581420557e8Sbellard 582e80cfcfcSbellard /* Initialize palette */ 58355d7bfe2SMark Cave-Ayland memset(s->r, 0, 260); 58455d7bfe2SMark Cave-Ayland memset(s->g, 0, 260); 58555d7bfe2SMark Cave-Ayland memset(s->b, 0, 260); 586e80cfcfcSbellard s->r[255] = s->g[255] = s->b[255] = 255; 58755d7bfe2SMark Cave-Ayland s->r[256] = s->g[256] = s->b[256] = 255; 58855d7bfe2SMark Cave-Ayland s->r[258] = s->g[258] = s->b[258] = 255; 58955d7bfe2SMark Cave-Ayland update_palette_entries(s, 0, 260); 590e80cfcfcSbellard memset(s->vram, 0, MAXX*MAXY); 591d08151bfSAvi Kivity memory_region_reset_dirty(&s->vram_mem, 0, MAXX * MAXY * (1 + 4 + 4), 592d08151bfSAvi Kivity DIRTY_MEMORY_VGA); 5936f7e9aecSbellard s->dac_index = 0; 5946f7e9aecSbellard s->dac_state = 0; 59555d7bfe2SMark Cave-Ayland s->cursx = 0xf000; /* Put cursor off screen */ 59655d7bfe2SMark Cave-Ayland s->cursy = 0xf000; 597420557e8Sbellard } 598420557e8Sbellard 599a8170e5eSAvi Kivity static uint64_t tcx_dac_readl(void *opaque, hwaddr addr, 600d08151bfSAvi Kivity unsigned size) 6016f7e9aecSbellard { 60255d7bfe2SMark Cave-Ayland TCXState *s = opaque; 60355d7bfe2SMark Cave-Ayland uint32_t val = 0; 60455d7bfe2SMark Cave-Ayland 60555d7bfe2SMark Cave-Ayland switch (s->dac_state) { 60655d7bfe2SMark Cave-Ayland case 0: 60755d7bfe2SMark Cave-Ayland val = s->r[s->dac_index] << 24; 60855d7bfe2SMark Cave-Ayland s->dac_state++; 60955d7bfe2SMark Cave-Ayland break; 61055d7bfe2SMark Cave-Ayland case 1: 61155d7bfe2SMark Cave-Ayland val = s->g[s->dac_index] << 24; 61255d7bfe2SMark Cave-Ayland s->dac_state++; 61355d7bfe2SMark Cave-Ayland break; 61455d7bfe2SMark Cave-Ayland case 2: 61555d7bfe2SMark Cave-Ayland val = s->b[s->dac_index] << 24; 61655d7bfe2SMark Cave-Ayland s->dac_index = (s->dac_index + 1) & 0xff; /* Index autoincrement */ 61755d7bfe2SMark Cave-Ayland default: 61855d7bfe2SMark Cave-Ayland s->dac_state = 0; 61955d7bfe2SMark Cave-Ayland break; 62055d7bfe2SMark Cave-Ayland } 62155d7bfe2SMark Cave-Ayland 62255d7bfe2SMark Cave-Ayland return val; 6236f7e9aecSbellard } 6246f7e9aecSbellard 625a8170e5eSAvi Kivity static void tcx_dac_writel(void *opaque, hwaddr addr, uint64_t val, 626d08151bfSAvi Kivity unsigned size) 6276f7e9aecSbellard { 6286f7e9aecSbellard TCXState *s = opaque; 62955d7bfe2SMark Cave-Ayland unsigned index; 6306f7e9aecSbellard 631e64d7d59Sblueswir1 switch (addr) { 63255d7bfe2SMark Cave-Ayland case 0: /* Address */ 6336f7e9aecSbellard s->dac_index = val >> 24; 6346f7e9aecSbellard s->dac_state = 0; 6356f7e9aecSbellard break; 63655d7bfe2SMark Cave-Ayland case 4: /* Pixel colours */ 63755d7bfe2SMark Cave-Ayland case 12: /* Overlay (cursor) colours */ 63855d7bfe2SMark Cave-Ayland if (addr & 8) { 63955d7bfe2SMark Cave-Ayland index = (s->dac_index & 3) + 256; 64055d7bfe2SMark Cave-Ayland } else { 64155d7bfe2SMark Cave-Ayland index = s->dac_index; 64255d7bfe2SMark Cave-Ayland } 6436f7e9aecSbellard switch (s->dac_state) { 6446f7e9aecSbellard case 0: 64555d7bfe2SMark Cave-Ayland s->r[index] = val >> 24; 64655d7bfe2SMark Cave-Ayland update_palette_entries(s, index, index + 1); 6476f7e9aecSbellard s->dac_state++; 6486f7e9aecSbellard break; 6496f7e9aecSbellard case 1: 65055d7bfe2SMark Cave-Ayland s->g[index] = val >> 24; 65155d7bfe2SMark Cave-Ayland update_palette_entries(s, index, index + 1); 6526f7e9aecSbellard s->dac_state++; 6536f7e9aecSbellard break; 6546f7e9aecSbellard case 2: 65555d7bfe2SMark Cave-Ayland s->b[index] = val >> 24; 65655d7bfe2SMark Cave-Ayland update_palette_entries(s, index, index + 1); 65755d7bfe2SMark Cave-Ayland s->dac_index = (s->dac_index + 1) & 0xff; /* Index autoincrement */ 6586f7e9aecSbellard default: 6596f7e9aecSbellard s->dac_state = 0; 6606f7e9aecSbellard break; 6616f7e9aecSbellard } 6626f7e9aecSbellard break; 66355d7bfe2SMark Cave-Ayland default: /* Control registers */ 6646f7e9aecSbellard break; 6656f7e9aecSbellard } 6666f7e9aecSbellard } 6676f7e9aecSbellard 668d08151bfSAvi Kivity static const MemoryRegionOps tcx_dac_ops = { 669d08151bfSAvi Kivity .read = tcx_dac_readl, 670d08151bfSAvi Kivity .write = tcx_dac_writel, 671d08151bfSAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 672d08151bfSAvi Kivity .valid = { 673d08151bfSAvi Kivity .min_access_size = 4, 674d08151bfSAvi Kivity .max_access_size = 4, 675d08151bfSAvi Kivity }, 6766f7e9aecSbellard }; 6776f7e9aecSbellard 67855d7bfe2SMark Cave-Ayland static uint64_t tcx_stip_readl(void *opaque, hwaddr addr, 679d08151bfSAvi Kivity unsigned size) 6808508b89eSblueswir1 { 6818508b89eSblueswir1 return 0; 6828508b89eSblueswir1 } 6838508b89eSblueswir1 68455d7bfe2SMark Cave-Ayland static void tcx_stip_writel(void *opaque, hwaddr addr, 685d08151bfSAvi Kivity uint64_t val, unsigned size) 6868508b89eSblueswir1 { 68755d7bfe2SMark Cave-Ayland TCXState *s = opaque; 68855d7bfe2SMark Cave-Ayland int i; 68955d7bfe2SMark Cave-Ayland uint32_t col; 69055d7bfe2SMark Cave-Ayland 69155d7bfe2SMark Cave-Ayland if (!(addr & 4)) { 69255d7bfe2SMark Cave-Ayland s->tmpblit = val; 69355d7bfe2SMark Cave-Ayland } else { 69455d7bfe2SMark Cave-Ayland addr = (addr >> 3) & 0xfffff; 69555d7bfe2SMark Cave-Ayland col = cpu_to_be32(s->tmpblit); 69655d7bfe2SMark Cave-Ayland if (s->depth == 24) { 69755d7bfe2SMark Cave-Ayland for (i = 0; i < 32; i++) { 69855d7bfe2SMark Cave-Ayland if (val & 0x80000000) { 69955d7bfe2SMark Cave-Ayland s->vram[addr + i] = s->tmpblit; 70055d7bfe2SMark Cave-Ayland s->vram24[addr + i] = col; 70155d7bfe2SMark Cave-Ayland } 70255d7bfe2SMark Cave-Ayland val <<= 1; 70355d7bfe2SMark Cave-Ayland } 70455d7bfe2SMark Cave-Ayland } else { 70555d7bfe2SMark Cave-Ayland for (i = 0; i < 32; i++) { 70655d7bfe2SMark Cave-Ayland if (val & 0x80000000) { 70755d7bfe2SMark Cave-Ayland s->vram[addr + i] = s->tmpblit; 70855d7bfe2SMark Cave-Ayland } 70955d7bfe2SMark Cave-Ayland val <<= 1; 71055d7bfe2SMark Cave-Ayland } 71155d7bfe2SMark Cave-Ayland } 71255d7bfe2SMark Cave-Ayland memory_region_set_dirty(&s->vram_mem, addr, 32); 71355d7bfe2SMark Cave-Ayland } 7148508b89eSblueswir1 } 7158508b89eSblueswir1 71655d7bfe2SMark Cave-Ayland static void tcx_rstip_writel(void *opaque, hwaddr addr, 71755d7bfe2SMark Cave-Ayland uint64_t val, unsigned size) 71855d7bfe2SMark Cave-Ayland { 71955d7bfe2SMark Cave-Ayland TCXState *s = opaque; 72055d7bfe2SMark Cave-Ayland int i; 72155d7bfe2SMark Cave-Ayland uint32_t col; 72255d7bfe2SMark Cave-Ayland 72355d7bfe2SMark Cave-Ayland if (!(addr & 4)) { 72455d7bfe2SMark Cave-Ayland s->tmpblit = val; 72555d7bfe2SMark Cave-Ayland } else { 72655d7bfe2SMark Cave-Ayland addr = (addr >> 3) & 0xfffff; 72755d7bfe2SMark Cave-Ayland col = cpu_to_be32(s->tmpblit); 72855d7bfe2SMark Cave-Ayland if (s->depth == 24) { 72955d7bfe2SMark Cave-Ayland for (i = 0; i < 32; i++) { 73055d7bfe2SMark Cave-Ayland if (val & 0x80000000) { 73155d7bfe2SMark Cave-Ayland s->vram[addr + i] = s->tmpblit; 73255d7bfe2SMark Cave-Ayland s->vram24[addr + i] = col; 73355d7bfe2SMark Cave-Ayland s->cplane[addr + i] = col; 73455d7bfe2SMark Cave-Ayland } 73555d7bfe2SMark Cave-Ayland val <<= 1; 73655d7bfe2SMark Cave-Ayland } 73755d7bfe2SMark Cave-Ayland } else { 73855d7bfe2SMark Cave-Ayland for (i = 0; i < 32; i++) { 73955d7bfe2SMark Cave-Ayland if (val & 0x80000000) { 74055d7bfe2SMark Cave-Ayland s->vram[addr + i] = s->tmpblit; 74155d7bfe2SMark Cave-Ayland } 74255d7bfe2SMark Cave-Ayland val <<= 1; 74355d7bfe2SMark Cave-Ayland } 74455d7bfe2SMark Cave-Ayland } 74555d7bfe2SMark Cave-Ayland memory_region_set_dirty(&s->vram_mem, addr, 32); 74655d7bfe2SMark Cave-Ayland } 74755d7bfe2SMark Cave-Ayland } 74855d7bfe2SMark Cave-Ayland 74955d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_stip_ops = { 75055d7bfe2SMark Cave-Ayland .read = tcx_stip_readl, 75155d7bfe2SMark Cave-Ayland .write = tcx_stip_writel, 75255d7bfe2SMark Cave-Ayland .endianness = DEVICE_NATIVE_ENDIAN, 75355d7bfe2SMark Cave-Ayland .valid = { 75455d7bfe2SMark Cave-Ayland .min_access_size = 4, 75555d7bfe2SMark Cave-Ayland .max_access_size = 4, 75655d7bfe2SMark Cave-Ayland }, 75755d7bfe2SMark Cave-Ayland }; 75855d7bfe2SMark Cave-Ayland 75955d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_rstip_ops = { 76055d7bfe2SMark Cave-Ayland .read = tcx_stip_readl, 76155d7bfe2SMark Cave-Ayland .write = tcx_rstip_writel, 76255d7bfe2SMark Cave-Ayland .endianness = DEVICE_NATIVE_ENDIAN, 76355d7bfe2SMark Cave-Ayland .valid = { 76455d7bfe2SMark Cave-Ayland .min_access_size = 4, 76555d7bfe2SMark Cave-Ayland .max_access_size = 4, 76655d7bfe2SMark Cave-Ayland }, 76755d7bfe2SMark Cave-Ayland }; 76855d7bfe2SMark Cave-Ayland 76955d7bfe2SMark Cave-Ayland static uint64_t tcx_blit_readl(void *opaque, hwaddr addr, 77055d7bfe2SMark Cave-Ayland unsigned size) 77155d7bfe2SMark Cave-Ayland { 77255d7bfe2SMark Cave-Ayland return 0; 77355d7bfe2SMark Cave-Ayland } 77455d7bfe2SMark Cave-Ayland 77555d7bfe2SMark Cave-Ayland static void tcx_blit_writel(void *opaque, hwaddr addr, 77655d7bfe2SMark Cave-Ayland uint64_t val, unsigned size) 77755d7bfe2SMark Cave-Ayland { 77855d7bfe2SMark Cave-Ayland TCXState *s = opaque; 77955d7bfe2SMark Cave-Ayland uint32_t adsr, len; 78055d7bfe2SMark Cave-Ayland int i; 78155d7bfe2SMark Cave-Ayland 78255d7bfe2SMark Cave-Ayland if (!(addr & 4)) { 78355d7bfe2SMark Cave-Ayland s->tmpblit = val; 78455d7bfe2SMark Cave-Ayland } else { 78555d7bfe2SMark Cave-Ayland addr = (addr >> 3) & 0xfffff; 78655d7bfe2SMark Cave-Ayland adsr = val & 0xffffff; 78755d7bfe2SMark Cave-Ayland len = ((val >> 24) & 0x1f) + 1; 78855d7bfe2SMark Cave-Ayland if (adsr == 0xffffff) { 78955d7bfe2SMark Cave-Ayland memset(&s->vram[addr], s->tmpblit, len); 79055d7bfe2SMark Cave-Ayland if (s->depth == 24) { 79155d7bfe2SMark Cave-Ayland val = s->tmpblit & 0xffffff; 79255d7bfe2SMark Cave-Ayland val = cpu_to_be32(val); 79355d7bfe2SMark Cave-Ayland for (i = 0; i < len; i++) { 79455d7bfe2SMark Cave-Ayland s->vram24[addr + i] = val; 79555d7bfe2SMark Cave-Ayland } 79655d7bfe2SMark Cave-Ayland } 79755d7bfe2SMark Cave-Ayland } else { 79855d7bfe2SMark Cave-Ayland memcpy(&s->vram[addr], &s->vram[adsr], len); 79955d7bfe2SMark Cave-Ayland if (s->depth == 24) { 80055d7bfe2SMark Cave-Ayland memcpy(&s->vram24[addr], &s->vram24[adsr], len * 4); 80155d7bfe2SMark Cave-Ayland } 80255d7bfe2SMark Cave-Ayland } 80355d7bfe2SMark Cave-Ayland memory_region_set_dirty(&s->vram_mem, addr, len); 80455d7bfe2SMark Cave-Ayland } 80555d7bfe2SMark Cave-Ayland } 80655d7bfe2SMark Cave-Ayland 80755d7bfe2SMark Cave-Ayland static void tcx_rblit_writel(void *opaque, hwaddr addr, 80855d7bfe2SMark Cave-Ayland uint64_t val, unsigned size) 80955d7bfe2SMark Cave-Ayland { 81055d7bfe2SMark Cave-Ayland TCXState *s = opaque; 81155d7bfe2SMark Cave-Ayland uint32_t adsr, len; 81255d7bfe2SMark Cave-Ayland int i; 81355d7bfe2SMark Cave-Ayland 81455d7bfe2SMark Cave-Ayland if (!(addr & 4)) { 81555d7bfe2SMark Cave-Ayland s->tmpblit = val; 81655d7bfe2SMark Cave-Ayland } else { 81755d7bfe2SMark Cave-Ayland addr = (addr >> 3) & 0xfffff; 81855d7bfe2SMark Cave-Ayland adsr = val & 0xffffff; 81955d7bfe2SMark Cave-Ayland len = ((val >> 24) & 0x1f) + 1; 82055d7bfe2SMark Cave-Ayland if (adsr == 0xffffff) { 82155d7bfe2SMark Cave-Ayland memset(&s->vram[addr], s->tmpblit, len); 82255d7bfe2SMark Cave-Ayland if (s->depth == 24) { 82355d7bfe2SMark Cave-Ayland val = s->tmpblit & 0xffffff; 82455d7bfe2SMark Cave-Ayland val = cpu_to_be32(val); 82555d7bfe2SMark Cave-Ayland for (i = 0; i < len; i++) { 82655d7bfe2SMark Cave-Ayland s->vram24[addr + i] = val; 82755d7bfe2SMark Cave-Ayland s->cplane[addr + i] = val; 82855d7bfe2SMark Cave-Ayland } 82955d7bfe2SMark Cave-Ayland } 83055d7bfe2SMark Cave-Ayland } else { 83155d7bfe2SMark Cave-Ayland memcpy(&s->vram[addr], &s->vram[adsr], len); 83255d7bfe2SMark Cave-Ayland if (s->depth == 24) { 83355d7bfe2SMark Cave-Ayland memcpy(&s->vram24[addr], &s->vram24[adsr], len * 4); 83455d7bfe2SMark Cave-Ayland memcpy(&s->cplane[addr], &s->cplane[adsr], len * 4); 83555d7bfe2SMark Cave-Ayland } 83655d7bfe2SMark Cave-Ayland } 83755d7bfe2SMark Cave-Ayland memory_region_set_dirty(&s->vram_mem, addr, len); 83855d7bfe2SMark Cave-Ayland } 83955d7bfe2SMark Cave-Ayland } 84055d7bfe2SMark Cave-Ayland 84155d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_blit_ops = { 84255d7bfe2SMark Cave-Ayland .read = tcx_blit_readl, 84355d7bfe2SMark Cave-Ayland .write = tcx_blit_writel, 84455d7bfe2SMark Cave-Ayland .endianness = DEVICE_NATIVE_ENDIAN, 84555d7bfe2SMark Cave-Ayland .valid = { 84655d7bfe2SMark Cave-Ayland .min_access_size = 4, 84755d7bfe2SMark Cave-Ayland .max_access_size = 4, 84855d7bfe2SMark Cave-Ayland }, 84955d7bfe2SMark Cave-Ayland }; 85055d7bfe2SMark Cave-Ayland 85155d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_rblit_ops = { 85255d7bfe2SMark Cave-Ayland .read = tcx_blit_readl, 85355d7bfe2SMark Cave-Ayland .write = tcx_rblit_writel, 85455d7bfe2SMark Cave-Ayland .endianness = DEVICE_NATIVE_ENDIAN, 85555d7bfe2SMark Cave-Ayland .valid = { 85655d7bfe2SMark Cave-Ayland .min_access_size = 4, 85755d7bfe2SMark Cave-Ayland .max_access_size = 4, 85855d7bfe2SMark Cave-Ayland }, 85955d7bfe2SMark Cave-Ayland }; 86055d7bfe2SMark Cave-Ayland 86155d7bfe2SMark Cave-Ayland static void tcx_invalidate_cursor_position(TCXState *s) 86255d7bfe2SMark Cave-Ayland { 86355d7bfe2SMark Cave-Ayland int ymin, ymax, start, end; 86455d7bfe2SMark Cave-Ayland 86555d7bfe2SMark Cave-Ayland /* invalidate only near the cursor */ 86655d7bfe2SMark Cave-Ayland ymin = s->cursy; 86755d7bfe2SMark Cave-Ayland if (ymin >= s->height) { 86855d7bfe2SMark Cave-Ayland return; 86955d7bfe2SMark Cave-Ayland } 87055d7bfe2SMark Cave-Ayland ymax = MIN(s->height, ymin + 32); 87155d7bfe2SMark Cave-Ayland start = ymin * 1024; 87255d7bfe2SMark Cave-Ayland end = ymax * 1024; 87355d7bfe2SMark Cave-Ayland 87455d7bfe2SMark Cave-Ayland memory_region_set_dirty(&s->vram_mem, start, end-start); 87555d7bfe2SMark Cave-Ayland } 87655d7bfe2SMark Cave-Ayland 87755d7bfe2SMark Cave-Ayland static uint64_t tcx_thc_readl(void *opaque, hwaddr addr, 87855d7bfe2SMark Cave-Ayland unsigned size) 87955d7bfe2SMark Cave-Ayland { 88055d7bfe2SMark Cave-Ayland TCXState *s = opaque; 88155d7bfe2SMark Cave-Ayland uint64_t val; 88255d7bfe2SMark Cave-Ayland 88355d7bfe2SMark Cave-Ayland if (addr == TCX_THC_MISC) { 88455d7bfe2SMark Cave-Ayland val = s->thcmisc | 0x02000000; 88555d7bfe2SMark Cave-Ayland } else { 88655d7bfe2SMark Cave-Ayland val = 0; 88755d7bfe2SMark Cave-Ayland } 88855d7bfe2SMark Cave-Ayland return val; 88955d7bfe2SMark Cave-Ayland } 89055d7bfe2SMark Cave-Ayland 89155d7bfe2SMark Cave-Ayland static void tcx_thc_writel(void *opaque, hwaddr addr, 89255d7bfe2SMark Cave-Ayland uint64_t val, unsigned size) 89355d7bfe2SMark Cave-Ayland { 89455d7bfe2SMark Cave-Ayland TCXState *s = opaque; 89555d7bfe2SMark Cave-Ayland 89655d7bfe2SMark Cave-Ayland if (addr == TCX_THC_CURSXY) { 89755d7bfe2SMark Cave-Ayland tcx_invalidate_cursor_position(s); 89855d7bfe2SMark Cave-Ayland s->cursx = val >> 16; 89955d7bfe2SMark Cave-Ayland s->cursy = val; 90055d7bfe2SMark Cave-Ayland tcx_invalidate_cursor_position(s); 90155d7bfe2SMark Cave-Ayland } else if (addr >= TCX_THC_CURSMASK && addr < TCX_THC_CURSMASK + 128) { 90255d7bfe2SMark Cave-Ayland s->cursmask[(addr - TCX_THC_CURSMASK) >> 2] = val; 90355d7bfe2SMark Cave-Ayland tcx_invalidate_cursor_position(s); 90455d7bfe2SMark Cave-Ayland } else if (addr >= TCX_THC_CURSBITS && addr < TCX_THC_CURSBITS + 128) { 90555d7bfe2SMark Cave-Ayland s->cursbits[(addr - TCX_THC_CURSBITS) >> 2] = val; 90655d7bfe2SMark Cave-Ayland tcx_invalidate_cursor_position(s); 90755d7bfe2SMark Cave-Ayland } else if (addr == TCX_THC_MISC) { 90855d7bfe2SMark Cave-Ayland s->thcmisc = val; 90955d7bfe2SMark Cave-Ayland } 91055d7bfe2SMark Cave-Ayland 91155d7bfe2SMark Cave-Ayland } 91255d7bfe2SMark Cave-Ayland 91355d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_thc_ops = { 91455d7bfe2SMark Cave-Ayland .read = tcx_thc_readl, 91555d7bfe2SMark Cave-Ayland .write = tcx_thc_writel, 91655d7bfe2SMark Cave-Ayland .endianness = DEVICE_NATIVE_ENDIAN, 91755d7bfe2SMark Cave-Ayland .valid = { 91855d7bfe2SMark Cave-Ayland .min_access_size = 4, 91955d7bfe2SMark Cave-Ayland .max_access_size = 4, 92055d7bfe2SMark Cave-Ayland }, 92155d7bfe2SMark Cave-Ayland }; 92255d7bfe2SMark Cave-Ayland 92355d7bfe2SMark Cave-Ayland static uint64_t tcx_dummy_readl(void *opaque, hwaddr addr, 92455d7bfe2SMark Cave-Ayland unsigned size) 92555d7bfe2SMark Cave-Ayland { 92655d7bfe2SMark Cave-Ayland return 0; 92755d7bfe2SMark Cave-Ayland } 92855d7bfe2SMark Cave-Ayland 92955d7bfe2SMark Cave-Ayland static void tcx_dummy_writel(void *opaque, hwaddr addr, 93055d7bfe2SMark Cave-Ayland uint64_t val, unsigned size) 93155d7bfe2SMark Cave-Ayland { 93255d7bfe2SMark Cave-Ayland return; 93355d7bfe2SMark Cave-Ayland } 93455d7bfe2SMark Cave-Ayland 93555d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_dummy_ops = { 93655d7bfe2SMark Cave-Ayland .read = tcx_dummy_readl, 93755d7bfe2SMark Cave-Ayland .write = tcx_dummy_writel, 938d08151bfSAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 939d08151bfSAvi Kivity .valid = { 940d08151bfSAvi Kivity .min_access_size = 4, 941d08151bfSAvi Kivity .max_access_size = 4, 942d08151bfSAvi Kivity }, 9438508b89eSblueswir1 }; 9448508b89eSblueswir1 945380cd056SGerd Hoffmann static const GraphicHwOps tcx_ops = { 946380cd056SGerd Hoffmann .invalidate = tcx_invalidate_display, 947380cd056SGerd Hoffmann .gfx_update = tcx_update_display, 948380cd056SGerd Hoffmann }; 949380cd056SGerd Hoffmann 950380cd056SGerd Hoffmann static const GraphicHwOps tcx24_ops = { 951380cd056SGerd Hoffmann .invalidate = tcx24_invalidate_display, 952380cd056SGerd Hoffmann .gfx_update = tcx24_update_display, 953380cd056SGerd Hoffmann }; 954380cd056SGerd Hoffmann 95501b91ac2SMark Cave-Ayland static void tcx_initfn(Object *obj) 95601b91ac2SMark Cave-Ayland { 95701b91ac2SMark Cave-Ayland SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 95801b91ac2SMark Cave-Ayland TCXState *s = TCX(obj); 95901b91ac2SMark Cave-Ayland 960b21de199SThomas Huth memory_region_init_ram(&s->rom, obj, "tcx.prom", FCODE_MAX_ROM_SIZE, 961f8ed85acSMarkus Armbruster &error_fatal); 96201b91ac2SMark Cave-Ayland memory_region_set_readonly(&s->rom, true); 96301b91ac2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->rom); 96401b91ac2SMark Cave-Ayland 96555d7bfe2SMark Cave-Ayland /* 2/STIP : Stippler */ 966b21de199SThomas Huth memory_region_init_io(&s->stip, obj, &tcx_stip_ops, s, "tcx.stip", 96755d7bfe2SMark Cave-Ayland TCX_STIP_NREGS); 96855d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->stip); 96955d7bfe2SMark Cave-Ayland 97055d7bfe2SMark Cave-Ayland /* 3/BLIT : Blitter */ 971b21de199SThomas Huth memory_region_init_io(&s->blit, obj, &tcx_blit_ops, s, "tcx.blit", 97255d7bfe2SMark Cave-Ayland TCX_BLIT_NREGS); 97355d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->blit); 97455d7bfe2SMark Cave-Ayland 97555d7bfe2SMark Cave-Ayland /* 5/RSTIP : Raw Stippler */ 976b21de199SThomas Huth memory_region_init_io(&s->rstip, obj, &tcx_rstip_ops, s, "tcx.rstip", 97755d7bfe2SMark Cave-Ayland TCX_RSTIP_NREGS); 97855d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->rstip); 97955d7bfe2SMark Cave-Ayland 98055d7bfe2SMark Cave-Ayland /* 6/RBLIT : Raw Blitter */ 981b21de199SThomas Huth memory_region_init_io(&s->rblit, obj, &tcx_rblit_ops, s, "tcx.rblit", 98255d7bfe2SMark Cave-Ayland TCX_RBLIT_NREGS); 98355d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->rblit); 98455d7bfe2SMark Cave-Ayland 98555d7bfe2SMark Cave-Ayland /* 7/TEC : ??? */ 986b21de199SThomas Huth memory_region_init_io(&s->tec, obj, &tcx_dummy_ops, s, "tcx.tec", 987b21de199SThomas Huth TCX_TEC_NREGS); 98855d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->tec); 98955d7bfe2SMark Cave-Ayland 99055d7bfe2SMark Cave-Ayland /* 8/CMAP : DAC */ 991b21de199SThomas Huth memory_region_init_io(&s->dac, obj, &tcx_dac_ops, s, "tcx.dac", 992b21de199SThomas Huth TCX_DAC_NREGS); 99301b91ac2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->dac); 99401b91ac2SMark Cave-Ayland 99555d7bfe2SMark Cave-Ayland /* 9/THC : Cursor */ 996b21de199SThomas Huth memory_region_init_io(&s->thc, obj, &tcx_thc_ops, s, "tcx.thc", 99755d7bfe2SMark Cave-Ayland TCX_THC_NREGS); 99855d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->thc); 99901b91ac2SMark Cave-Ayland 100055d7bfe2SMark Cave-Ayland /* 11/DHC : ??? */ 1001b21de199SThomas Huth memory_region_init_io(&s->dhc, obj, &tcx_dummy_ops, s, "tcx.dhc", 100255d7bfe2SMark Cave-Ayland TCX_DHC_NREGS); 100355d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->dhc); 100455d7bfe2SMark Cave-Ayland 100555d7bfe2SMark Cave-Ayland /* 12/ALT : ??? */ 1006b21de199SThomas Huth memory_region_init_io(&s->alt, obj, &tcx_dummy_ops, s, "tcx.alt", 100755d7bfe2SMark Cave-Ayland TCX_ALT_NREGS); 100855d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->alt); 100901b91ac2SMark Cave-Ayland } 101001b91ac2SMark Cave-Ayland 1011d4ad9decSMark Cave-Ayland static void tcx_realizefn(DeviceState *dev, Error **errp) 1012f40070c3SBlue Swirl { 1013d4ad9decSMark Cave-Ayland SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 101401774ddbSAndreas Färber TCXState *s = TCX(dev); 1015d08151bfSAvi Kivity ram_addr_t vram_offset = 0; 1016da87dd7bSMark Cave-Ayland int size, ret; 1017dc828ca1Spbrook uint8_t *vram_base; 1018da87dd7bSMark Cave-Ayland char *fcode_filename; 1019dc828ca1Spbrook 10203eadad55SPaolo Bonzini memory_region_init_ram(&s->vram_mem, OBJECT(s), "tcx.vram", 1021f8ed85acSMarkus Armbruster s->vram_size * (1 + 4 + 4), &error_fatal); 1022c5705a77SAvi Kivity vmstate_register_ram_global(&s->vram_mem); 102374259ae5SPaolo Bonzini memory_region_set_log(&s->vram_mem, true, DIRTY_MEMORY_VGA); 1024d08151bfSAvi Kivity vram_base = memory_region_get_ram_ptr(&s->vram_mem); 1025e80cfcfcSbellard 102655d7bfe2SMark Cave-Ayland /* 10/ROM : FCode ROM */ 1027da87dd7bSMark Cave-Ayland vmstate_register_ram_global(&s->rom); 1028da87dd7bSMark Cave-Ayland fcode_filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, TCX_ROM_FILE); 1029da87dd7bSMark Cave-Ayland if (fcode_filename) { 1030da87dd7bSMark Cave-Ayland ret = load_image_targphys(fcode_filename, s->prom_addr, 1031da87dd7bSMark Cave-Ayland FCODE_MAX_ROM_SIZE); 10328684e85cSShannon Zhao g_free(fcode_filename); 1033da87dd7bSMark Cave-Ayland if (ret < 0 || ret > FCODE_MAX_ROM_SIZE) { 1034d4ad9decSMark Cave-Ayland error_report("tcx: could not load prom '%s'", TCX_ROM_FILE); 1035da87dd7bSMark Cave-Ayland } 1036da87dd7bSMark Cave-Ayland } 1037da87dd7bSMark Cave-Ayland 103855d7bfe2SMark Cave-Ayland /* 0/DFB8 : 8-bit plane */ 1039eee0b836Sblueswir1 s->vram = vram_base; 1040ee6847d1SGerd Hoffmann size = s->vram_size; 10413eadad55SPaolo Bonzini memory_region_init_alias(&s->vram_8bit, OBJECT(s), "tcx.vram.8bit", 1042d08151bfSAvi Kivity &s->vram_mem, vram_offset, size); 1043d4ad9decSMark Cave-Ayland sysbus_init_mmio(sbd, &s->vram_8bit); 1044eee0b836Sblueswir1 vram_offset += size; 1045eee0b836Sblueswir1 vram_base += size; 1046eee0b836Sblueswir1 104755d7bfe2SMark Cave-Ayland /* 1/DFB24 : 24bit plane */ 1048ee6847d1SGerd Hoffmann size = s->vram_size * 4; 1049eee0b836Sblueswir1 s->vram24 = (uint32_t *)vram_base; 1050eee0b836Sblueswir1 s->vram24_offset = vram_offset; 10513eadad55SPaolo Bonzini memory_region_init_alias(&s->vram_24bit, OBJECT(s), "tcx.vram.24bit", 1052d08151bfSAvi Kivity &s->vram_mem, vram_offset, size); 1053d4ad9decSMark Cave-Ayland sysbus_init_mmio(sbd, &s->vram_24bit); 1054eee0b836Sblueswir1 vram_offset += size; 1055eee0b836Sblueswir1 vram_base += size; 1056eee0b836Sblueswir1 105755d7bfe2SMark Cave-Ayland /* 4/RDFB32 : Raw Framebuffer */ 1058ee6847d1SGerd Hoffmann size = s->vram_size * 4; 1059eee0b836Sblueswir1 s->cplane = (uint32_t *)vram_base; 1060eee0b836Sblueswir1 s->cplane_offset = vram_offset; 10613eadad55SPaolo Bonzini memory_region_init_alias(&s->vram_cplane, OBJECT(s), "tcx.vram.cplane", 1062d08151bfSAvi Kivity &s->vram_mem, vram_offset, size); 1063d4ad9decSMark Cave-Ayland sysbus_init_mmio(sbd, &s->vram_cplane); 1064f40070c3SBlue Swirl 106555d7bfe2SMark Cave-Ayland /* 9/THC24bits : NetBSD writes here even with 8-bit display: dummy */ 106655d7bfe2SMark Cave-Ayland if (s->depth == 8) { 106755d7bfe2SMark Cave-Ayland memory_region_init_io(&s->thc24, OBJECT(s), &tcx_dummy_ops, s, 106855d7bfe2SMark Cave-Ayland "tcx.thc24", TCX_THC_NREGS); 106955d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->thc24); 1070eee0b836Sblueswir1 } 1071eee0b836Sblueswir1 107255d7bfe2SMark Cave-Ayland sysbus_init_irq(sbd, &s->irq); 107355d7bfe2SMark Cave-Ayland 107455d7bfe2SMark Cave-Ayland if (s->depth == 8) { 107555d7bfe2SMark Cave-Ayland s->con = graphic_console_init(DEVICE(dev), 0, &tcx_ops, s); 107655d7bfe2SMark Cave-Ayland } else { 107755d7bfe2SMark Cave-Ayland s->con = graphic_console_init(DEVICE(dev), 0, &tcx24_ops, s); 107855d7bfe2SMark Cave-Ayland } 107955d7bfe2SMark Cave-Ayland s->thcmisc = 0; 108055d7bfe2SMark Cave-Ayland 1081c78f7137SGerd Hoffmann qemu_console_resize(s->con, s->width, s->height); 1082420557e8Sbellard } 1083420557e8Sbellard 1084999e12bbSAnthony Liguori static Property tcx_properties[] = { 1085c7bcc85dSPaolo Bonzini DEFINE_PROP_UINT32("vram_size", TCXState, vram_size, -1), 108653dad499SGerd Hoffmann DEFINE_PROP_UINT16("width", TCXState, width, -1), 108753dad499SGerd Hoffmann DEFINE_PROP_UINT16("height", TCXState, height, -1), 108853dad499SGerd Hoffmann DEFINE_PROP_UINT16("depth", TCXState, depth, -1), 1089c7bcc85dSPaolo Bonzini DEFINE_PROP_UINT64("prom_addr", TCXState, prom_addr, -1), 109053dad499SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 1091999e12bbSAnthony Liguori }; 1092999e12bbSAnthony Liguori 1093999e12bbSAnthony Liguori static void tcx_class_init(ObjectClass *klass, void *data) 1094999e12bbSAnthony Liguori { 109539bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 1096999e12bbSAnthony Liguori 1097d4ad9decSMark Cave-Ayland dc->realize = tcx_realizefn; 109839bffca2SAnthony Liguori dc->reset = tcx_reset; 109939bffca2SAnthony Liguori dc->vmsd = &vmstate_tcx; 110039bffca2SAnthony Liguori dc->props = tcx_properties; 1101ee6847d1SGerd Hoffmann } 1102999e12bbSAnthony Liguori 11038c43a6f0SAndreas Färber static const TypeInfo tcx_info = { 110401774ddbSAndreas Färber .name = TYPE_TCX, 110539bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 110639bffca2SAnthony Liguori .instance_size = sizeof(TCXState), 110701b91ac2SMark Cave-Ayland .instance_init = tcx_initfn, 1108999e12bbSAnthony Liguori .class_init = tcx_class_init, 1109ee6847d1SGerd Hoffmann }; 1110ee6847d1SGerd Hoffmann 111183f7d43aSAndreas Färber static void tcx_register_types(void) 1112f40070c3SBlue Swirl { 111339bffca2SAnthony Liguori type_register_static(&tcx_info); 1114f40070c3SBlue Swirl } 1115f40070c3SBlue Swirl 111683f7d43aSAndreas Färber type_init(tcx_register_types) 1117