1420557e8Sbellard /* 26f7e9aecSbellard * QEMU TCX Frame buffer 3420557e8Sbellard * 46f7e9aecSbellard * Copyright (c) 2003-2005 Fabrice Bellard 5420557e8Sbellard * 6420557e8Sbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 7420557e8Sbellard * of this software and associated documentation files (the "Software"), to deal 8420557e8Sbellard * in the Software without restriction, including without limitation the rights 9420557e8Sbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10420557e8Sbellard * copies of the Software, and to permit persons to whom the Software is 11420557e8Sbellard * furnished to do so, subject to the following conditions: 12420557e8Sbellard * 13420557e8Sbellard * The above copyright notice and this permission notice shall be included in 14420557e8Sbellard * all copies or substantial portions of the Software. 15420557e8Sbellard * 16420557e8Sbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17420557e8Sbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18420557e8Sbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19420557e8Sbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20420557e8Sbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21420557e8Sbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22420557e8Sbellard * THE SOFTWARE. 23420557e8Sbellard */ 24f40070c3SBlue Swirl 25077805faSPaolo Bonzini #include "qemu-common.h" 2628ecbaeeSPaolo Bonzini #include "ui/console.h" 2728ecbaeeSPaolo Bonzini #include "ui/pixel_ops.h" 2883c9f4caSPaolo Bonzini #include "hw/sysbus.h" 2983c9f4caSPaolo Bonzini #include "hw/qdev-addr.h" 30420557e8Sbellard 31420557e8Sbellard #define MAXX 1024 32420557e8Sbellard #define MAXY 768 336f7e9aecSbellard #define TCX_DAC_NREGS 16 348508b89eSblueswir1 #define TCX_THC_NREGS_8 0x081c 358508b89eSblueswir1 #define TCX_THC_NREGS_24 0x1000 368508b89eSblueswir1 #define TCX_TEC_NREGS 0x1000 37420557e8Sbellard 38420557e8Sbellard typedef struct TCXState { 39f40070c3SBlue Swirl SysBusDevice busdev; 40c78f7137SGerd Hoffmann QemuConsole *con; 418d5f07faSbellard uint8_t *vram; 42eee0b836Sblueswir1 uint32_t *vram24, *cplane; 43d08151bfSAvi Kivity MemoryRegion vram_mem; 44d08151bfSAvi Kivity MemoryRegion vram_8bit; 45d08151bfSAvi Kivity MemoryRegion vram_24bit; 46d08151bfSAvi Kivity MemoryRegion vram_cplane; 47d08151bfSAvi Kivity MemoryRegion dac; 48d08151bfSAvi Kivity MemoryRegion tec; 49d08151bfSAvi Kivity MemoryRegion thc24; 50d08151bfSAvi Kivity MemoryRegion thc8; 51d08151bfSAvi Kivity ram_addr_t vram24_offset, cplane_offset; 52ee6847d1SGerd Hoffmann uint32_t vram_size; 5321206a10Sbellard uint32_t palette[256]; 54427a66c3SBlue Swirl uint8_t r[256], g[256], b[256]; 55427a66c3SBlue Swirl uint16_t width, height, depth; 566f7e9aecSbellard uint8_t dac_index, dac_state; 57420557e8Sbellard } TCXState; 58420557e8Sbellard 59d3ffcafeSBlue Swirl static void tcx_set_dirty(TCXState *s) 60d3ffcafeSBlue Swirl { 61fd4aa979SBlue Swirl memory_region_set_dirty(&s->vram_mem, 0, MAXX * MAXY); 62d3ffcafeSBlue Swirl } 63d3ffcafeSBlue Swirl 64d3ffcafeSBlue Swirl static void tcx24_set_dirty(TCXState *s) 65d3ffcafeSBlue Swirl { 66fd4aa979SBlue Swirl memory_region_set_dirty(&s->vram_mem, s->vram24_offset, MAXX * MAXY * 4); 67fd4aa979SBlue Swirl memory_region_set_dirty(&s->vram_mem, s->cplane_offset, MAXX * MAXY * 4); 68d3ffcafeSBlue Swirl } 6995219897Spbrook 7021206a10Sbellard static void update_palette_entries(TCXState *s, int start, int end) 7121206a10Sbellard { 72c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(s->con); 7321206a10Sbellard int i; 74c78f7137SGerd Hoffmann 7521206a10Sbellard for (i = start; i < end; i++) { 76c78f7137SGerd Hoffmann switch (surface_bits_per_pixel(surface)) { 7721206a10Sbellard default: 7821206a10Sbellard case 8: 7921206a10Sbellard s->palette[i] = rgb_to_pixel8(s->r[i], s->g[i], s->b[i]); 8021206a10Sbellard break; 8121206a10Sbellard case 15: 8221206a10Sbellard s->palette[i] = rgb_to_pixel15(s->r[i], s->g[i], s->b[i]); 8321206a10Sbellard break; 8421206a10Sbellard case 16: 8521206a10Sbellard s->palette[i] = rgb_to_pixel16(s->r[i], s->g[i], s->b[i]); 8621206a10Sbellard break; 8721206a10Sbellard case 32: 88c78f7137SGerd Hoffmann if (is_surface_bgr(surface)) { 897b5d76daSaliguori s->palette[i] = rgb_to_pixel32bgr(s->r[i], s->g[i], s->b[i]); 90c78f7137SGerd Hoffmann } else { 9121206a10Sbellard s->palette[i] = rgb_to_pixel32(s->r[i], s->g[i], s->b[i]); 92c78f7137SGerd Hoffmann } 9321206a10Sbellard break; 9421206a10Sbellard } 9521206a10Sbellard } 96d3ffcafeSBlue Swirl if (s->depth == 24) { 97d3ffcafeSBlue Swirl tcx24_set_dirty(s); 98d3ffcafeSBlue Swirl } else { 99d3ffcafeSBlue Swirl tcx_set_dirty(s); 100d3ffcafeSBlue Swirl } 10121206a10Sbellard } 10221206a10Sbellard 103e80cfcfcSbellard static void tcx_draw_line32(TCXState *s1, uint8_t *d, 104e80cfcfcSbellard const uint8_t *s, int width) 105420557e8Sbellard { 106e80cfcfcSbellard int x; 107e80cfcfcSbellard uint8_t val; 1088bdc2159Sths uint32_t *p = (uint32_t *)d; 109e80cfcfcSbellard 110e80cfcfcSbellard for(x = 0; x < width; x++) { 111e80cfcfcSbellard val = *s++; 1128bdc2159Sths *p++ = s1->palette[val]; 113e80cfcfcSbellard } 114420557e8Sbellard } 115420557e8Sbellard 11621206a10Sbellard static void tcx_draw_line16(TCXState *s1, uint8_t *d, 117e80cfcfcSbellard const uint8_t *s, int width) 118e80cfcfcSbellard { 119e80cfcfcSbellard int x; 120e80cfcfcSbellard uint8_t val; 1218bdc2159Sths uint16_t *p = (uint16_t *)d; 1228d5f07faSbellard 123e80cfcfcSbellard for(x = 0; x < width; x++) { 124e80cfcfcSbellard val = *s++; 1258bdc2159Sths *p++ = s1->palette[val]; 126e80cfcfcSbellard } 127e80cfcfcSbellard } 128e80cfcfcSbellard 129e80cfcfcSbellard static void tcx_draw_line8(TCXState *s1, uint8_t *d, 130e80cfcfcSbellard const uint8_t *s, int width) 131e80cfcfcSbellard { 132e80cfcfcSbellard int x; 133e80cfcfcSbellard uint8_t val; 134e80cfcfcSbellard 135e80cfcfcSbellard for(x = 0; x < width; x++) { 136e80cfcfcSbellard val = *s++; 13721206a10Sbellard *d++ = s1->palette[val]; 138e80cfcfcSbellard } 139e80cfcfcSbellard } 140e80cfcfcSbellard 141688ea2ebSblueswir1 /* 142688ea2ebSblueswir1 XXX Could be much more optimal: 143688ea2ebSblueswir1 * detect if line/page/whole screen is in 24 bit mode 144688ea2ebSblueswir1 * if destination is also BGR, use memcpy 145688ea2ebSblueswir1 */ 146eee0b836Sblueswir1 static inline void tcx24_draw_line32(TCXState *s1, uint8_t *d, 147eee0b836Sblueswir1 const uint8_t *s, int width, 148eee0b836Sblueswir1 const uint32_t *cplane, 149eee0b836Sblueswir1 const uint32_t *s24) 150eee0b836Sblueswir1 { 151c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(s1->con); 1527b5d76daSaliguori int x, bgr, r, g, b; 153688ea2ebSblueswir1 uint8_t val, *p8; 154eee0b836Sblueswir1 uint32_t *p = (uint32_t *)d; 155eee0b836Sblueswir1 uint32_t dval; 156eee0b836Sblueswir1 157c78f7137SGerd Hoffmann bgr = is_surface_bgr(surface); 158eee0b836Sblueswir1 for(x = 0; x < width; x++, s++, s24++) { 159688ea2ebSblueswir1 if ((be32_to_cpu(*cplane++) & 0xff000000) == 0x03000000) { 160688ea2ebSblueswir1 // 24-bit direct, BGR order 161688ea2ebSblueswir1 p8 = (uint8_t *)s24; 162688ea2ebSblueswir1 p8++; 163688ea2ebSblueswir1 b = *p8++; 164688ea2ebSblueswir1 g = *p8++; 165f7e683b8SBlue Swirl r = *p8; 1667b5d76daSaliguori if (bgr) 1677b5d76daSaliguori dval = rgb_to_pixel32bgr(r, g, b); 1687b5d76daSaliguori else 169688ea2ebSblueswir1 dval = rgb_to_pixel32(r, g, b); 170eee0b836Sblueswir1 } else { 171eee0b836Sblueswir1 val = *s; 172eee0b836Sblueswir1 dval = s1->palette[val]; 173eee0b836Sblueswir1 } 174eee0b836Sblueswir1 *p++ = dval; 175eee0b836Sblueswir1 } 176eee0b836Sblueswir1 } 177eee0b836Sblueswir1 178d08151bfSAvi Kivity static inline int check_dirty(TCXState *s, ram_addr_t page, ram_addr_t page24, 179c227f099SAnthony Liguori ram_addr_t cpage) 180eee0b836Sblueswir1 { 181eee0b836Sblueswir1 int ret; 182eee0b836Sblueswir1 183cd7a45c9SBlue Swirl ret = memory_region_get_dirty(&s->vram_mem, page, TARGET_PAGE_SIZE, 184d08151bfSAvi Kivity DIRTY_MEMORY_VGA); 185cd7a45c9SBlue Swirl ret |= memory_region_get_dirty(&s->vram_mem, page24, TARGET_PAGE_SIZE * 4, 186d08151bfSAvi Kivity DIRTY_MEMORY_VGA); 187cd7a45c9SBlue Swirl ret |= memory_region_get_dirty(&s->vram_mem, cpage, TARGET_PAGE_SIZE * 4, 188cd7a45c9SBlue Swirl DIRTY_MEMORY_VGA); 189eee0b836Sblueswir1 return ret; 190eee0b836Sblueswir1 } 191eee0b836Sblueswir1 192c227f099SAnthony Liguori static inline void reset_dirty(TCXState *ts, ram_addr_t page_min, 193c227f099SAnthony Liguori ram_addr_t page_max, ram_addr_t page24, 194c227f099SAnthony Liguori ram_addr_t cpage) 195eee0b836Sblueswir1 { 196d08151bfSAvi Kivity memory_region_reset_dirty(&ts->vram_mem, 197d08151bfSAvi Kivity page_min, page_max + TARGET_PAGE_SIZE, 198d08151bfSAvi Kivity DIRTY_MEMORY_VGA); 199d08151bfSAvi Kivity memory_region_reset_dirty(&ts->vram_mem, 200d08151bfSAvi Kivity page24 + page_min * 4, 201eee0b836Sblueswir1 page24 + page_max * 4 + TARGET_PAGE_SIZE, 202d08151bfSAvi Kivity DIRTY_MEMORY_VGA); 203d08151bfSAvi Kivity memory_region_reset_dirty(&ts->vram_mem, 204d08151bfSAvi Kivity cpage + page_min * 4, 205eee0b836Sblueswir1 cpage + page_max * 4 + TARGET_PAGE_SIZE, 206d08151bfSAvi Kivity DIRTY_MEMORY_VGA); 207eee0b836Sblueswir1 } 208eee0b836Sblueswir1 209e80cfcfcSbellard /* Fixed line length 1024 allows us to do nice tricks not possible on 210e80cfcfcSbellard VGA... */ 21195219897Spbrook static void tcx_update_display(void *opaque) 212e80cfcfcSbellard { 213e80cfcfcSbellard TCXState *ts = opaque; 214c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(ts->con); 215c227f099SAnthony Liguori ram_addr_t page, page_min, page_max; 216550be127Sbellard int y, y_start, dd, ds; 217e80cfcfcSbellard uint8_t *d, *s; 218b3ceef24Sblueswir1 void (*f)(TCXState *s1, uint8_t *dst, const uint8_t *src, int width); 219e80cfcfcSbellard 220c78f7137SGerd Hoffmann if (surface_bits_per_pixel(surface) == 0) { 221e80cfcfcSbellard return; 222c78f7137SGerd Hoffmann } 223c78f7137SGerd Hoffmann 224d08151bfSAvi Kivity page = 0; 225e80cfcfcSbellard y_start = -1; 226c0c440f3SBlue Swirl page_min = -1; 227550be127Sbellard page_max = 0; 228c78f7137SGerd Hoffmann d = surface_data(surface); 2296f7e9aecSbellard s = ts->vram; 230c78f7137SGerd Hoffmann dd = surface_stride(surface); 231e80cfcfcSbellard ds = 1024; 232e80cfcfcSbellard 233c78f7137SGerd Hoffmann switch (surface_bits_per_pixel(surface)) { 234e80cfcfcSbellard case 32: 235e80cfcfcSbellard f = tcx_draw_line32; 236e80cfcfcSbellard break; 23721206a10Sbellard case 15: 23821206a10Sbellard case 16: 23921206a10Sbellard f = tcx_draw_line16; 240e80cfcfcSbellard break; 241e80cfcfcSbellard default: 242e80cfcfcSbellard case 8: 243e80cfcfcSbellard f = tcx_draw_line8; 244e80cfcfcSbellard break; 245e80cfcfcSbellard case 0: 246e80cfcfcSbellard return; 247e80cfcfcSbellard } 248e80cfcfcSbellard 2496f7e9aecSbellard for(y = 0; y < ts->height; y += 4, page += TARGET_PAGE_SIZE) { 250cd7a45c9SBlue Swirl if (memory_region_get_dirty(&ts->vram_mem, page, TARGET_PAGE_SIZE, 251cd7a45c9SBlue Swirl DIRTY_MEMORY_VGA)) { 252e80cfcfcSbellard if (y_start < 0) 253e80cfcfcSbellard y_start = y; 254e80cfcfcSbellard if (page < page_min) 255e80cfcfcSbellard page_min = page; 256e80cfcfcSbellard if (page > page_max) 257e80cfcfcSbellard page_max = page; 2586f7e9aecSbellard f(ts, d, s, ts->width); 259e80cfcfcSbellard d += dd; 260e80cfcfcSbellard s += ds; 2616f7e9aecSbellard f(ts, d, s, ts->width); 262e80cfcfcSbellard d += dd; 263e80cfcfcSbellard s += ds; 2646f7e9aecSbellard f(ts, d, s, ts->width); 265e80cfcfcSbellard d += dd; 266e80cfcfcSbellard s += ds; 2676f7e9aecSbellard f(ts, d, s, ts->width); 268e80cfcfcSbellard d += dd; 269e80cfcfcSbellard s += ds; 270e80cfcfcSbellard } else { 271e80cfcfcSbellard if (y_start >= 0) { 272e80cfcfcSbellard /* flush to display */ 273c78f7137SGerd Hoffmann dpy_gfx_update(ts->con, 0, y_start, 2746f7e9aecSbellard ts->width, y - y_start); 275e80cfcfcSbellard y_start = -1; 276e80cfcfcSbellard } 277e80cfcfcSbellard d += dd * 4; 278e80cfcfcSbellard s += ds * 4; 279e80cfcfcSbellard } 280e80cfcfcSbellard } 281e80cfcfcSbellard if (y_start >= 0) { 282e80cfcfcSbellard /* flush to display */ 283c78f7137SGerd Hoffmann dpy_gfx_update(ts->con, 0, y_start, 2846f7e9aecSbellard ts->width, y - y_start); 285e80cfcfcSbellard } 286e80cfcfcSbellard /* reset modified pages */ 287c0c440f3SBlue Swirl if (page_max >= page_min) { 288d08151bfSAvi Kivity memory_region_reset_dirty(&ts->vram_mem, 289d08151bfSAvi Kivity page_min, page_max + TARGET_PAGE_SIZE, 290d08151bfSAvi Kivity DIRTY_MEMORY_VGA); 291e80cfcfcSbellard } 292e80cfcfcSbellard } 293e80cfcfcSbellard 294eee0b836Sblueswir1 static void tcx24_update_display(void *opaque) 295eee0b836Sblueswir1 { 296eee0b836Sblueswir1 TCXState *ts = opaque; 297c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(ts->con); 298c227f099SAnthony Liguori ram_addr_t page, page_min, page_max, cpage, page24; 299eee0b836Sblueswir1 int y, y_start, dd, ds; 300eee0b836Sblueswir1 uint8_t *d, *s; 301eee0b836Sblueswir1 uint32_t *cptr, *s24; 302eee0b836Sblueswir1 303c78f7137SGerd Hoffmann if (surface_bits_per_pixel(surface) != 32) { 304eee0b836Sblueswir1 return; 305c78f7137SGerd Hoffmann } 306c78f7137SGerd Hoffmann 307d08151bfSAvi Kivity page = 0; 308eee0b836Sblueswir1 page24 = ts->vram24_offset; 309eee0b836Sblueswir1 cpage = ts->cplane_offset; 310eee0b836Sblueswir1 y_start = -1; 311c0c440f3SBlue Swirl page_min = -1; 312eee0b836Sblueswir1 page_max = 0; 313c78f7137SGerd Hoffmann d = surface_data(surface); 314eee0b836Sblueswir1 s = ts->vram; 315eee0b836Sblueswir1 s24 = ts->vram24; 316eee0b836Sblueswir1 cptr = ts->cplane; 317c78f7137SGerd Hoffmann dd = surface_stride(surface); 318eee0b836Sblueswir1 ds = 1024; 319eee0b836Sblueswir1 320eee0b836Sblueswir1 for(y = 0; y < ts->height; y += 4, page += TARGET_PAGE_SIZE, 321eee0b836Sblueswir1 page24 += TARGET_PAGE_SIZE, cpage += TARGET_PAGE_SIZE) { 322d08151bfSAvi Kivity if (check_dirty(ts, page, page24, cpage)) { 323eee0b836Sblueswir1 if (y_start < 0) 324eee0b836Sblueswir1 y_start = y; 325eee0b836Sblueswir1 if (page < page_min) 326eee0b836Sblueswir1 page_min = page; 327eee0b836Sblueswir1 if (page > page_max) 328eee0b836Sblueswir1 page_max = page; 329eee0b836Sblueswir1 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24); 330eee0b836Sblueswir1 d += dd; 331eee0b836Sblueswir1 s += ds; 332eee0b836Sblueswir1 cptr += ds; 333eee0b836Sblueswir1 s24 += ds; 334eee0b836Sblueswir1 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24); 335eee0b836Sblueswir1 d += dd; 336eee0b836Sblueswir1 s += ds; 337eee0b836Sblueswir1 cptr += ds; 338eee0b836Sblueswir1 s24 += ds; 339eee0b836Sblueswir1 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24); 340eee0b836Sblueswir1 d += dd; 341eee0b836Sblueswir1 s += ds; 342eee0b836Sblueswir1 cptr += ds; 343eee0b836Sblueswir1 s24 += ds; 344eee0b836Sblueswir1 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24); 345eee0b836Sblueswir1 d += dd; 346eee0b836Sblueswir1 s += ds; 347eee0b836Sblueswir1 cptr += ds; 348eee0b836Sblueswir1 s24 += ds; 349eee0b836Sblueswir1 } else { 350eee0b836Sblueswir1 if (y_start >= 0) { 351eee0b836Sblueswir1 /* flush to display */ 352c78f7137SGerd Hoffmann dpy_gfx_update(ts->con, 0, y_start, 353eee0b836Sblueswir1 ts->width, y - y_start); 354eee0b836Sblueswir1 y_start = -1; 355eee0b836Sblueswir1 } 356eee0b836Sblueswir1 d += dd * 4; 357eee0b836Sblueswir1 s += ds * 4; 358eee0b836Sblueswir1 cptr += ds * 4; 359eee0b836Sblueswir1 s24 += ds * 4; 360eee0b836Sblueswir1 } 361eee0b836Sblueswir1 } 362eee0b836Sblueswir1 if (y_start >= 0) { 363eee0b836Sblueswir1 /* flush to display */ 364c78f7137SGerd Hoffmann dpy_gfx_update(ts->con, 0, y_start, 365eee0b836Sblueswir1 ts->width, y - y_start); 366eee0b836Sblueswir1 } 367eee0b836Sblueswir1 /* reset modified pages */ 368c0c440f3SBlue Swirl if (page_max >= page_min) { 369eee0b836Sblueswir1 reset_dirty(ts, page_min, page_max, page24, cpage); 370eee0b836Sblueswir1 } 371eee0b836Sblueswir1 } 372eee0b836Sblueswir1 37395219897Spbrook static void tcx_invalidate_display(void *opaque) 374420557e8Sbellard { 375420557e8Sbellard TCXState *s = opaque; 376420557e8Sbellard 377d3ffcafeSBlue Swirl tcx_set_dirty(s); 378c78f7137SGerd Hoffmann qemu_console_resize(s->con, s->width, s->height); 379e80cfcfcSbellard } 380e80cfcfcSbellard 381eee0b836Sblueswir1 static void tcx24_invalidate_display(void *opaque) 382eee0b836Sblueswir1 { 383eee0b836Sblueswir1 TCXState *s = opaque; 384eee0b836Sblueswir1 385d3ffcafeSBlue Swirl tcx_set_dirty(s); 386d3ffcafeSBlue Swirl tcx24_set_dirty(s); 387c78f7137SGerd Hoffmann qemu_console_resize(s->con, s->width, s->height); 388eee0b836Sblueswir1 } 389eee0b836Sblueswir1 390e59fb374SJuan Quintela static int vmstate_tcx_post_load(void *opaque, int version_id) 391e80cfcfcSbellard { 392e80cfcfcSbellard TCXState *s = opaque; 393e80cfcfcSbellard 39421206a10Sbellard update_palette_entries(s, 0, 256); 395d3ffcafeSBlue Swirl if (s->depth == 24) { 396d3ffcafeSBlue Swirl tcx24_set_dirty(s); 397d3ffcafeSBlue Swirl } else { 398d3ffcafeSBlue Swirl tcx_set_dirty(s); 399d3ffcafeSBlue Swirl } 4005425a216Sblueswir1 401420557e8Sbellard return 0; 402420557e8Sbellard } 403420557e8Sbellard 404c0c41a4bSBlue Swirl static const VMStateDescription vmstate_tcx = { 405c0c41a4bSBlue Swirl .name ="tcx", 406c0c41a4bSBlue Swirl .version_id = 4, 407c0c41a4bSBlue Swirl .minimum_version_id = 4, 408c0c41a4bSBlue Swirl .minimum_version_id_old = 4, 409752ff2faSJuan Quintela .post_load = vmstate_tcx_post_load, 410c0c41a4bSBlue Swirl .fields = (VMStateField []) { 411c0c41a4bSBlue Swirl VMSTATE_UINT16(height, TCXState), 412c0c41a4bSBlue Swirl VMSTATE_UINT16(width, TCXState), 413c0c41a4bSBlue Swirl VMSTATE_UINT16(depth, TCXState), 414c0c41a4bSBlue Swirl VMSTATE_BUFFER(r, TCXState), 415c0c41a4bSBlue Swirl VMSTATE_BUFFER(g, TCXState), 416c0c41a4bSBlue Swirl VMSTATE_BUFFER(b, TCXState), 417c0c41a4bSBlue Swirl VMSTATE_UINT8(dac_index, TCXState), 418c0c41a4bSBlue Swirl VMSTATE_UINT8(dac_state, TCXState), 419c0c41a4bSBlue Swirl VMSTATE_END_OF_LIST() 420c0c41a4bSBlue Swirl } 421c0c41a4bSBlue Swirl }; 422c0c41a4bSBlue Swirl 4237f23f812SMichael S. Tsirkin static void tcx_reset(DeviceState *d) 424420557e8Sbellard { 4257f23f812SMichael S. Tsirkin TCXState *s = container_of(d, TCXState, busdev.qdev); 426420557e8Sbellard 427e80cfcfcSbellard /* Initialize palette */ 428e80cfcfcSbellard memset(s->r, 0, 256); 429e80cfcfcSbellard memset(s->g, 0, 256); 430e80cfcfcSbellard memset(s->b, 0, 256); 431e80cfcfcSbellard s->r[255] = s->g[255] = s->b[255] = 255; 43221206a10Sbellard update_palette_entries(s, 0, 256); 433e80cfcfcSbellard memset(s->vram, 0, MAXX*MAXY); 434d08151bfSAvi Kivity memory_region_reset_dirty(&s->vram_mem, 0, MAXX * MAXY * (1 + 4 + 4), 435d08151bfSAvi Kivity DIRTY_MEMORY_VGA); 4366f7e9aecSbellard s->dac_index = 0; 4376f7e9aecSbellard s->dac_state = 0; 438420557e8Sbellard } 439420557e8Sbellard 440a8170e5eSAvi Kivity static uint64_t tcx_dac_readl(void *opaque, hwaddr addr, 441d08151bfSAvi Kivity unsigned size) 4426f7e9aecSbellard { 4436f7e9aecSbellard return 0; 4446f7e9aecSbellard } 4456f7e9aecSbellard 446a8170e5eSAvi Kivity static void tcx_dac_writel(void *opaque, hwaddr addr, uint64_t val, 447d08151bfSAvi Kivity unsigned size) 4486f7e9aecSbellard { 4496f7e9aecSbellard TCXState *s = opaque; 4506f7e9aecSbellard 451e64d7d59Sblueswir1 switch (addr) { 4526f7e9aecSbellard case 0: 4536f7e9aecSbellard s->dac_index = val >> 24; 4546f7e9aecSbellard s->dac_state = 0; 4556f7e9aecSbellard break; 456e64d7d59Sblueswir1 case 4: 4576f7e9aecSbellard switch (s->dac_state) { 4586f7e9aecSbellard case 0: 4596f7e9aecSbellard s->r[s->dac_index] = val >> 24; 46021206a10Sbellard update_palette_entries(s, s->dac_index, s->dac_index + 1); 4616f7e9aecSbellard s->dac_state++; 4626f7e9aecSbellard break; 4636f7e9aecSbellard case 1: 4646f7e9aecSbellard s->g[s->dac_index] = val >> 24; 46521206a10Sbellard update_palette_entries(s, s->dac_index, s->dac_index + 1); 4666f7e9aecSbellard s->dac_state++; 4676f7e9aecSbellard break; 4686f7e9aecSbellard case 2: 4696f7e9aecSbellard s->b[s->dac_index] = val >> 24; 47021206a10Sbellard update_palette_entries(s, s->dac_index, s->dac_index + 1); 4715c8cdbf8Sblueswir1 s->dac_index = (s->dac_index + 1) & 255; // Index autoincrement 4726f7e9aecSbellard default: 4736f7e9aecSbellard s->dac_state = 0; 4746f7e9aecSbellard break; 4756f7e9aecSbellard } 4766f7e9aecSbellard break; 4776f7e9aecSbellard default: 4786f7e9aecSbellard break; 4796f7e9aecSbellard } 4806f7e9aecSbellard } 4816f7e9aecSbellard 482d08151bfSAvi Kivity static const MemoryRegionOps tcx_dac_ops = { 483d08151bfSAvi Kivity .read = tcx_dac_readl, 484d08151bfSAvi Kivity .write = tcx_dac_writel, 485d08151bfSAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 486d08151bfSAvi Kivity .valid = { 487d08151bfSAvi Kivity .min_access_size = 4, 488d08151bfSAvi Kivity .max_access_size = 4, 489d08151bfSAvi Kivity }, 4906f7e9aecSbellard }; 4916f7e9aecSbellard 492a8170e5eSAvi Kivity static uint64_t dummy_readl(void *opaque, hwaddr addr, 493d08151bfSAvi Kivity unsigned size) 4948508b89eSblueswir1 { 4958508b89eSblueswir1 return 0; 4968508b89eSblueswir1 } 4978508b89eSblueswir1 498a8170e5eSAvi Kivity static void dummy_writel(void *opaque, hwaddr addr, 499d08151bfSAvi Kivity uint64_t val, unsigned size) 5008508b89eSblueswir1 { 5018508b89eSblueswir1 } 5028508b89eSblueswir1 503d08151bfSAvi Kivity static const MemoryRegionOps dummy_ops = { 504d08151bfSAvi Kivity .read = dummy_readl, 505d08151bfSAvi Kivity .write = dummy_writel, 506d08151bfSAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 507d08151bfSAvi Kivity .valid = { 508d08151bfSAvi Kivity .min_access_size = 4, 509d08151bfSAvi Kivity .max_access_size = 4, 510d08151bfSAvi Kivity }, 5118508b89eSblueswir1 }; 5128508b89eSblueswir1 513*380cd056SGerd Hoffmann static const GraphicHwOps tcx_ops = { 514*380cd056SGerd Hoffmann .invalidate = tcx_invalidate_display, 515*380cd056SGerd Hoffmann .gfx_update = tcx_update_display, 516*380cd056SGerd Hoffmann }; 517*380cd056SGerd Hoffmann 518*380cd056SGerd Hoffmann static const GraphicHwOps tcx24_ops = { 519*380cd056SGerd Hoffmann .invalidate = tcx24_invalidate_display, 520*380cd056SGerd Hoffmann .gfx_update = tcx24_update_display, 521*380cd056SGerd Hoffmann }; 522*380cd056SGerd Hoffmann 52381a322d4SGerd Hoffmann static int tcx_init1(SysBusDevice *dev) 524f40070c3SBlue Swirl { 525f40070c3SBlue Swirl TCXState *s = FROM_SYSBUS(TCXState, dev); 526d08151bfSAvi Kivity ram_addr_t vram_offset = 0; 527ee6847d1SGerd Hoffmann int size; 528dc828ca1Spbrook uint8_t *vram_base; 529dc828ca1Spbrook 530c5705a77SAvi Kivity memory_region_init_ram(&s->vram_mem, "tcx.vram", 531d08151bfSAvi Kivity s->vram_size * (1 + 4 + 4)); 532c5705a77SAvi Kivity vmstate_register_ram_global(&s->vram_mem); 533d08151bfSAvi Kivity vram_base = memory_region_get_ram_ptr(&s->vram_mem); 534e80cfcfcSbellard 535f40070c3SBlue Swirl /* 8-bit plane */ 536eee0b836Sblueswir1 s->vram = vram_base; 537ee6847d1SGerd Hoffmann size = s->vram_size; 538d08151bfSAvi Kivity memory_region_init_alias(&s->vram_8bit, "tcx.vram.8bit", 539d08151bfSAvi Kivity &s->vram_mem, vram_offset, size); 540750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->vram_8bit); 541eee0b836Sblueswir1 vram_offset += size; 542eee0b836Sblueswir1 vram_base += size; 543eee0b836Sblueswir1 544f40070c3SBlue Swirl /* DAC */ 545d08151bfSAvi Kivity memory_region_init_io(&s->dac, &tcx_dac_ops, s, "tcx.dac", TCX_DAC_NREGS); 546750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->dac); 547e80cfcfcSbellard 548f40070c3SBlue Swirl /* TEC (dummy) */ 549d08151bfSAvi Kivity memory_region_init_io(&s->tec, &dummy_ops, s, "tcx.tec", TCX_TEC_NREGS); 550750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->tec); 551f40070c3SBlue Swirl /* THC: NetBSD writes here even with 8-bit display: dummy */ 552d08151bfSAvi Kivity memory_region_init_io(&s->thc24, &dummy_ops, s, "tcx.thc24", 553d08151bfSAvi Kivity TCX_THC_NREGS_24); 554750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->thc24); 555f40070c3SBlue Swirl 556f40070c3SBlue Swirl if (s->depth == 24) { 557f40070c3SBlue Swirl /* 24-bit plane */ 558ee6847d1SGerd Hoffmann size = s->vram_size * 4; 559eee0b836Sblueswir1 s->vram24 = (uint32_t *)vram_base; 560eee0b836Sblueswir1 s->vram24_offset = vram_offset; 561d08151bfSAvi Kivity memory_region_init_alias(&s->vram_24bit, "tcx.vram.24bit", 562d08151bfSAvi Kivity &s->vram_mem, vram_offset, size); 563750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->vram_24bit); 564eee0b836Sblueswir1 vram_offset += size; 565eee0b836Sblueswir1 vram_base += size; 566eee0b836Sblueswir1 567f40070c3SBlue Swirl /* Control plane */ 568ee6847d1SGerd Hoffmann size = s->vram_size * 4; 569eee0b836Sblueswir1 s->cplane = (uint32_t *)vram_base; 570eee0b836Sblueswir1 s->cplane_offset = vram_offset; 571d08151bfSAvi Kivity memory_region_init_alias(&s->vram_cplane, "tcx.vram.cplane", 572d08151bfSAvi Kivity &s->vram_mem, vram_offset, size); 573750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->vram_cplane); 574f40070c3SBlue Swirl 575*380cd056SGerd Hoffmann s->con = graphic_console_init(&tcx24_ops, s); 576eee0b836Sblueswir1 } else { 577f40070c3SBlue Swirl /* THC 8 bit (dummy) */ 578d08151bfSAvi Kivity memory_region_init_io(&s->thc8, &dummy_ops, s, "tcx.thc8", 579d08151bfSAvi Kivity TCX_THC_NREGS_8); 580750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->thc8); 581f40070c3SBlue Swirl 582*380cd056SGerd Hoffmann s->con = graphic_console_init(&tcx_ops, s); 583eee0b836Sblueswir1 } 584eee0b836Sblueswir1 585c78f7137SGerd Hoffmann qemu_console_resize(s->con, s->width, s->height); 58681a322d4SGerd Hoffmann return 0; 587420557e8Sbellard } 588420557e8Sbellard 589999e12bbSAnthony Liguori static Property tcx_properties[] = { 59053dad499SGerd Hoffmann DEFINE_PROP_HEX32("vram_size", TCXState, vram_size, -1), 59153dad499SGerd Hoffmann DEFINE_PROP_UINT16("width", TCXState, width, -1), 59253dad499SGerd Hoffmann DEFINE_PROP_UINT16("height", TCXState, height, -1), 59353dad499SGerd Hoffmann DEFINE_PROP_UINT16("depth", TCXState, depth, -1), 59453dad499SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 595999e12bbSAnthony Liguori }; 596999e12bbSAnthony Liguori 597999e12bbSAnthony Liguori static void tcx_class_init(ObjectClass *klass, void *data) 598999e12bbSAnthony Liguori { 59939bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 600999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 601999e12bbSAnthony Liguori 602999e12bbSAnthony Liguori k->init = tcx_init1; 60339bffca2SAnthony Liguori dc->reset = tcx_reset; 60439bffca2SAnthony Liguori dc->vmsd = &vmstate_tcx; 60539bffca2SAnthony Liguori dc->props = tcx_properties; 606ee6847d1SGerd Hoffmann } 607999e12bbSAnthony Liguori 6088c43a6f0SAndreas Färber static const TypeInfo tcx_info = { 609999e12bbSAnthony Liguori .name = "SUNW,tcx", 61039bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 61139bffca2SAnthony Liguori .instance_size = sizeof(TCXState), 612999e12bbSAnthony Liguori .class_init = tcx_class_init, 613ee6847d1SGerd Hoffmann }; 614ee6847d1SGerd Hoffmann 61583f7d43aSAndreas Färber static void tcx_register_types(void) 616f40070c3SBlue Swirl { 61739bffca2SAnthony Liguori type_register_static(&tcx_info); 618f40070c3SBlue Swirl } 619f40070c3SBlue Swirl 62083f7d43aSAndreas Färber type_init(tcx_register_types) 621