1420557e8Sbellard /* 26f7e9aecSbellard * QEMU TCX Frame buffer 3420557e8Sbellard * 46f7e9aecSbellard * Copyright (c) 2003-2005 Fabrice Bellard 5420557e8Sbellard * 6420557e8Sbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 7420557e8Sbellard * of this software and associated documentation files (the "Software"), to deal 8420557e8Sbellard * in the Software without restriction, including without limitation the rights 9420557e8Sbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10420557e8Sbellard * copies of the Software, and to permit persons to whom the Software is 11420557e8Sbellard * furnished to do so, subject to the following conditions: 12420557e8Sbellard * 13420557e8Sbellard * The above copyright notice and this permission notice shall be included in 14420557e8Sbellard * all copies or substantial portions of the Software. 15420557e8Sbellard * 16420557e8Sbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17420557e8Sbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18420557e8Sbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19420557e8Sbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20420557e8Sbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21420557e8Sbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22420557e8Sbellard * THE SOFTWARE. 23420557e8Sbellard */ 24f40070c3SBlue Swirl 2547df5154SPeter Maydell #include "qemu/osdep.h" 26a8d25326SMarkus Armbruster #include "qemu-common.h" 27*2c65db5eSPaolo Bonzini #include "qemu/datadir.h" 28da34e65cSMarkus Armbruster #include "qapi/error.h" 2928ecbaeeSPaolo Bonzini #include "ui/console.h" 3028ecbaeeSPaolo Bonzini #include "ui/pixel_ops.h" 31da87dd7bSMark Cave-Ayland #include "hw/loader.h" 32a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 3383c9f4caSPaolo Bonzini #include "hw/sysbus.h" 34d6454270SMarkus Armbruster #include "migration/vmstate.h" 35d49b6836SMarkus Armbruster #include "qemu/error-report.h" 360b8fa32fSMarkus Armbruster #include "qemu/module.h" 37db1015e9SEduardo Habkost #include "qom/object.h" 38420557e8Sbellard 39da87dd7bSMark Cave-Ayland #define TCX_ROM_FILE "QEMU,tcx.bin" 40da87dd7bSMark Cave-Ayland #define FCODE_MAX_ROM_SIZE 0x10000 41da87dd7bSMark Cave-Ayland 42420557e8Sbellard #define MAXX 1024 43420557e8Sbellard #define MAXY 768 446f7e9aecSbellard #define TCX_DAC_NREGS 16 4555d7bfe2SMark Cave-Ayland #define TCX_THC_NREGS 0x1000 4655d7bfe2SMark Cave-Ayland #define TCX_DHC_NREGS 0x4000 478508b89eSblueswir1 #define TCX_TEC_NREGS 0x1000 4855d7bfe2SMark Cave-Ayland #define TCX_ALT_NREGS 0x8000 4955d7bfe2SMark Cave-Ayland #define TCX_STIP_NREGS 0x800000 5055d7bfe2SMark Cave-Ayland #define TCX_BLIT_NREGS 0x800000 5155d7bfe2SMark Cave-Ayland #define TCX_RSTIP_NREGS 0x800000 5255d7bfe2SMark Cave-Ayland #define TCX_RBLIT_NREGS 0x800000 5355d7bfe2SMark Cave-Ayland 5455d7bfe2SMark Cave-Ayland #define TCX_THC_MISC 0x818 5555d7bfe2SMark Cave-Ayland #define TCX_THC_CURSXY 0x8fc 5655d7bfe2SMark Cave-Ayland #define TCX_THC_CURSMASK 0x900 5755d7bfe2SMark Cave-Ayland #define TCX_THC_CURSBITS 0x980 58420557e8Sbellard 5901774ddbSAndreas Färber #define TYPE_TCX "SUNW,tcx" 608063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(TCXState, TCX) 6101774ddbSAndreas Färber 62db1015e9SEduardo Habkost struct TCXState { 6301774ddbSAndreas Färber SysBusDevice parent_obj; 6401774ddbSAndreas Färber 65c78f7137SGerd Hoffmann QemuConsole *con; 6655d7bfe2SMark Cave-Ayland qemu_irq irq; 678d5f07faSbellard uint8_t *vram; 68eee0b836Sblueswir1 uint32_t *vram24, *cplane; 69da87dd7bSMark Cave-Ayland hwaddr prom_addr; 70da87dd7bSMark Cave-Ayland MemoryRegion rom; 71d08151bfSAvi Kivity MemoryRegion vram_mem; 72d08151bfSAvi Kivity MemoryRegion vram_8bit; 73d08151bfSAvi Kivity MemoryRegion vram_24bit; 7455d7bfe2SMark Cave-Ayland MemoryRegion stip; 7555d7bfe2SMark Cave-Ayland MemoryRegion blit; 76d08151bfSAvi Kivity MemoryRegion vram_cplane; 7755d7bfe2SMark Cave-Ayland MemoryRegion rstip; 7855d7bfe2SMark Cave-Ayland MemoryRegion rblit; 79d08151bfSAvi Kivity MemoryRegion tec; 8055d7bfe2SMark Cave-Ayland MemoryRegion dac; 8155d7bfe2SMark Cave-Ayland MemoryRegion thc; 8255d7bfe2SMark Cave-Ayland MemoryRegion dhc; 8355d7bfe2SMark Cave-Ayland MemoryRegion alt; 84d08151bfSAvi Kivity MemoryRegion thc24; 8555d7bfe2SMark Cave-Ayland 86d08151bfSAvi Kivity ram_addr_t vram24_offset, cplane_offset; 8755d7bfe2SMark Cave-Ayland uint32_t tmpblit; 88ee6847d1SGerd Hoffmann uint32_t vram_size; 8955d7bfe2SMark Cave-Ayland uint32_t palette[260]; 9055d7bfe2SMark Cave-Ayland uint8_t r[260], g[260], b[260]; 91427a66c3SBlue Swirl uint16_t width, height, depth; 926f7e9aecSbellard uint8_t dac_index, dac_state; 9355d7bfe2SMark Cave-Ayland uint32_t thcmisc; 9455d7bfe2SMark Cave-Ayland uint32_t cursmask[32]; 9555d7bfe2SMark Cave-Ayland uint32_t cursbits[32]; 9655d7bfe2SMark Cave-Ayland uint16_t cursx; 9755d7bfe2SMark Cave-Ayland uint16_t cursy; 98db1015e9SEduardo Habkost }; 99420557e8Sbellard 1009800b3c2SMark Cave-Ayland static void tcx_set_dirty(TCXState *s, ram_addr_t addr, int len) 101d3ffcafeSBlue Swirl { 1029800b3c2SMark Cave-Ayland memory_region_set_dirty(&s->vram_mem, addr, len); 1034b865c28SMark Cave-Ayland 1044b865c28SMark Cave-Ayland if (s->depth == 24) { 1054b865c28SMark Cave-Ayland memory_region_set_dirty(&s->vram_mem, s->vram24_offset + addr * 4, 1064b865c28SMark Cave-Ayland len * 4); 1074b865c28SMark Cave-Ayland memory_region_set_dirty(&s->vram_mem, s->cplane_offset + addr * 4, 1084b865c28SMark Cave-Ayland len * 4); 1094b865c28SMark Cave-Ayland } 110d3ffcafeSBlue Swirl } 111d3ffcafeSBlue Swirl 1122dd285b5SMark Cave-Ayland static int tcx_check_dirty(TCXState *s, DirtyBitmapSnapshot *snap, 1132dd285b5SMark Cave-Ayland ram_addr_t addr, int len) 114d3ffcafeSBlue Swirl { 11555d7bfe2SMark Cave-Ayland int ret; 11655d7bfe2SMark Cave-Ayland 1172dd285b5SMark Cave-Ayland ret = memory_region_snapshot_get_dirty(&s->vram_mem, snap, addr, len); 118427ee02bSMark Cave-Ayland 119427ee02bSMark Cave-Ayland if (s->depth == 24) { 1202dd285b5SMark Cave-Ayland ret |= memory_region_snapshot_get_dirty(&s->vram_mem, snap, 1212dd285b5SMark Cave-Ayland s->vram24_offset + addr * 4, len * 4); 1222dd285b5SMark Cave-Ayland ret |= memory_region_snapshot_get_dirty(&s->vram_mem, snap, 1232dd285b5SMark Cave-Ayland s->cplane_offset + addr * 4, len * 4); 124427ee02bSMark Cave-Ayland } 125427ee02bSMark Cave-Ayland 12655d7bfe2SMark Cave-Ayland return ret; 12755d7bfe2SMark Cave-Ayland } 12855d7bfe2SMark Cave-Ayland 12921206a10Sbellard static void update_palette_entries(TCXState *s, int start, int end) 13021206a10Sbellard { 131c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(s->con); 13221206a10Sbellard int i; 133c78f7137SGerd Hoffmann 13421206a10Sbellard for (i = start; i < end; i++) { 135c78f7137SGerd Hoffmann if (is_surface_bgr(surface)) { 1367b5d76daSaliguori s->palette[i] = rgb_to_pixel32bgr(s->r[i], s->g[i], s->b[i]); 137c78f7137SGerd Hoffmann } else { 13821206a10Sbellard s->palette[i] = rgb_to_pixel32(s->r[i], s->g[i], s->b[i]); 139c78f7137SGerd Hoffmann } 14021206a10Sbellard } 1419800b3c2SMark Cave-Ayland tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem)); 142d3ffcafeSBlue Swirl } 14321206a10Sbellard 144e80cfcfcSbellard static void tcx_draw_line32(TCXState *s1, uint8_t *d, 145e80cfcfcSbellard const uint8_t *s, int width) 146420557e8Sbellard { 147e80cfcfcSbellard int x; 148e80cfcfcSbellard uint8_t val; 1498bdc2159Sths uint32_t *p = (uint32_t *)d; 150e80cfcfcSbellard 151e80cfcfcSbellard for (x = 0; x < width; x++) { 152e80cfcfcSbellard val = *s++; 1538bdc2159Sths *p++ = s1->palette[val]; 154e80cfcfcSbellard } 155420557e8Sbellard } 156420557e8Sbellard 15755d7bfe2SMark Cave-Ayland static void tcx_draw_cursor32(TCXState *s1, uint8_t *d, 15855d7bfe2SMark Cave-Ayland int y, int width) 15955d7bfe2SMark Cave-Ayland { 16055d7bfe2SMark Cave-Ayland int x, len; 16155d7bfe2SMark Cave-Ayland uint32_t mask, bits; 16255d7bfe2SMark Cave-Ayland uint32_t *p = (uint32_t *)d; 16355d7bfe2SMark Cave-Ayland 16455d7bfe2SMark Cave-Ayland y = y - s1->cursy; 16555d7bfe2SMark Cave-Ayland mask = s1->cursmask[y]; 16655d7bfe2SMark Cave-Ayland bits = s1->cursbits[y]; 16755d7bfe2SMark Cave-Ayland len = MIN(width - s1->cursx, 32); 16855d7bfe2SMark Cave-Ayland p = &p[s1->cursx]; 16955d7bfe2SMark Cave-Ayland for (x = 0; x < len; x++) { 17055d7bfe2SMark Cave-Ayland if (mask & 0x80000000) { 17155d7bfe2SMark Cave-Ayland if (bits & 0x80000000) { 17255d7bfe2SMark Cave-Ayland *p = s1->palette[259]; 17355d7bfe2SMark Cave-Ayland } else { 17455d7bfe2SMark Cave-Ayland *p = s1->palette[258]; 17555d7bfe2SMark Cave-Ayland } 17655d7bfe2SMark Cave-Ayland } 17755d7bfe2SMark Cave-Ayland p++; 17855d7bfe2SMark Cave-Ayland mask <<= 1; 17955d7bfe2SMark Cave-Ayland bits <<= 1; 18055d7bfe2SMark Cave-Ayland } 18155d7bfe2SMark Cave-Ayland } 18255d7bfe2SMark Cave-Ayland 183688ea2ebSblueswir1 /* 184688ea2ebSblueswir1 XXX Could be much more optimal: 185688ea2ebSblueswir1 * detect if line/page/whole screen is in 24 bit mode 186688ea2ebSblueswir1 * if destination is also BGR, use memcpy 187688ea2ebSblueswir1 */ 188eee0b836Sblueswir1 static inline void tcx24_draw_line32(TCXState *s1, uint8_t *d, 189eee0b836Sblueswir1 const uint8_t *s, int width, 190eee0b836Sblueswir1 const uint32_t *cplane, 191eee0b836Sblueswir1 const uint32_t *s24) 192eee0b836Sblueswir1 { 193c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(s1->con); 1947b5d76daSaliguori int x, bgr, r, g, b; 195688ea2ebSblueswir1 uint8_t val, *p8; 196eee0b836Sblueswir1 uint32_t *p = (uint32_t *)d; 197eee0b836Sblueswir1 uint32_t dval; 198c78f7137SGerd Hoffmann bgr = is_surface_bgr(surface); 199eee0b836Sblueswir1 for(x = 0; x < width; x++, s++, s24++) { 20055d7bfe2SMark Cave-Ayland if (be32_to_cpu(*cplane) & 0x03000000) { 20155d7bfe2SMark Cave-Ayland /* 24-bit direct, BGR order */ 202688ea2ebSblueswir1 p8 = (uint8_t *)s24; 203688ea2ebSblueswir1 p8++; 204688ea2ebSblueswir1 b = *p8++; 205688ea2ebSblueswir1 g = *p8++; 206f7e683b8SBlue Swirl r = *p8; 2077b5d76daSaliguori if (bgr) 2087b5d76daSaliguori dval = rgb_to_pixel32bgr(r, g, b); 2097b5d76daSaliguori else 210688ea2ebSblueswir1 dval = rgb_to_pixel32(r, g, b); 211eee0b836Sblueswir1 } else { 21255d7bfe2SMark Cave-Ayland /* 8-bit pseudocolor */ 213eee0b836Sblueswir1 val = *s; 214eee0b836Sblueswir1 dval = s1->palette[val]; 215eee0b836Sblueswir1 } 216eee0b836Sblueswir1 *p++ = dval; 21755d7bfe2SMark Cave-Ayland cplane++; 218eee0b836Sblueswir1 } 219eee0b836Sblueswir1 } 220eee0b836Sblueswir1 221e80cfcfcSbellard /* Fixed line length 1024 allows us to do nice tricks not possible on 222e80cfcfcSbellard VGA... */ 22355d7bfe2SMark Cave-Ayland 22495219897Spbrook static void tcx_update_display(void *opaque) 225e80cfcfcSbellard { 226e80cfcfcSbellard TCXState *ts = opaque; 227c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(ts->con); 2282dd285b5SMark Cave-Ayland ram_addr_t page; 2292dd285b5SMark Cave-Ayland DirtyBitmapSnapshot *snap = NULL; 230550be127Sbellard int y, y_start, dd, ds; 231e80cfcfcSbellard uint8_t *d, *s; 232e80cfcfcSbellard 233ee72bed0SMark Cave-Ayland if (surface_bits_per_pixel(surface) != 32) { 234e80cfcfcSbellard return; 235c78f7137SGerd Hoffmann } 236c78f7137SGerd Hoffmann 237d08151bfSAvi Kivity page = 0; 238e80cfcfcSbellard y_start = -1; 239c78f7137SGerd Hoffmann d = surface_data(surface); 2406f7e9aecSbellard s = ts->vram; 241c78f7137SGerd Hoffmann dd = surface_stride(surface); 242e80cfcfcSbellard ds = 1024; 243e80cfcfcSbellard 2442dd285b5SMark Cave-Ayland snap = memory_region_snapshot_and_clear_dirty(&ts->vram_mem, 0x0, 2452dd285b5SMark Cave-Ayland memory_region_size(&ts->vram_mem), 2462dd285b5SMark Cave-Ayland DIRTY_MEMORY_VGA); 2472dd285b5SMark Cave-Ayland 2480a97c6c4SMark Cave-Ayland for (y = 0; y < ts->height; y++, page += ds) { 2492dd285b5SMark Cave-Ayland if (tcx_check_dirty(ts, snap, page, ds)) { 250e80cfcfcSbellard if (y_start < 0) 251e80cfcfcSbellard y_start = y; 25255d7bfe2SMark Cave-Ayland 253ee72bed0SMark Cave-Ayland tcx_draw_line32(ts, d, s, ts->width); 25455d7bfe2SMark Cave-Ayland if (y >= ts->cursy && y < ts->cursy + 32 && ts->cursx < ts->width) { 255ee72bed0SMark Cave-Ayland tcx_draw_cursor32(ts, d, y, ts->width); 25655d7bfe2SMark Cave-Ayland } 257e80cfcfcSbellard } else { 258e80cfcfcSbellard if (y_start >= 0) { 259e80cfcfcSbellard /* flush to display */ 260c78f7137SGerd Hoffmann dpy_gfx_update(ts->con, 0, y_start, 2616f7e9aecSbellard ts->width, y - y_start); 262e80cfcfcSbellard y_start = -1; 263e80cfcfcSbellard } 264e80cfcfcSbellard } 2650a97c6c4SMark Cave-Ayland s += ds; 2660a97c6c4SMark Cave-Ayland d += dd; 267e80cfcfcSbellard } 268e80cfcfcSbellard if (y_start >= 0) { 269e80cfcfcSbellard /* flush to display */ 270c78f7137SGerd Hoffmann dpy_gfx_update(ts->con, 0, y_start, 2716f7e9aecSbellard ts->width, y - y_start); 272e80cfcfcSbellard } 2732dd285b5SMark Cave-Ayland g_free(snap); 274e80cfcfcSbellard } 275e80cfcfcSbellard 276eee0b836Sblueswir1 static void tcx24_update_display(void *opaque) 277eee0b836Sblueswir1 { 278eee0b836Sblueswir1 TCXState *ts = opaque; 279c78f7137SGerd Hoffmann DisplaySurface *surface = qemu_console_surface(ts->con); 2802dd285b5SMark Cave-Ayland ram_addr_t page; 2812dd285b5SMark Cave-Ayland DirtyBitmapSnapshot *snap = NULL; 282eee0b836Sblueswir1 int y, y_start, dd, ds; 283eee0b836Sblueswir1 uint8_t *d, *s; 284eee0b836Sblueswir1 uint32_t *cptr, *s24; 285eee0b836Sblueswir1 286c78f7137SGerd Hoffmann if (surface_bits_per_pixel(surface) != 32) { 287eee0b836Sblueswir1 return; 288c78f7137SGerd Hoffmann } 289c78f7137SGerd Hoffmann 290d08151bfSAvi Kivity page = 0; 291eee0b836Sblueswir1 y_start = -1; 292c78f7137SGerd Hoffmann d = surface_data(surface); 293eee0b836Sblueswir1 s = ts->vram; 294eee0b836Sblueswir1 s24 = ts->vram24; 295eee0b836Sblueswir1 cptr = ts->cplane; 296c78f7137SGerd Hoffmann dd = surface_stride(surface); 297eee0b836Sblueswir1 ds = 1024; 298eee0b836Sblueswir1 2992dd285b5SMark Cave-Ayland snap = memory_region_snapshot_and_clear_dirty(&ts->vram_mem, 0x0, 3002dd285b5SMark Cave-Ayland memory_region_size(&ts->vram_mem), 3012dd285b5SMark Cave-Ayland DIRTY_MEMORY_VGA); 3022dd285b5SMark Cave-Ayland 303d18e1012SMark Cave-Ayland for (y = 0; y < ts->height; y++, page += ds) { 3042dd285b5SMark Cave-Ayland if (tcx_check_dirty(ts, snap, page, ds)) { 305eee0b836Sblueswir1 if (y_start < 0) 306eee0b836Sblueswir1 y_start = y; 3072dd285b5SMark Cave-Ayland 308eee0b836Sblueswir1 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24); 30955d7bfe2SMark Cave-Ayland if (y >= ts->cursy && y < ts->cursy+32 && ts->cursx < ts->width) { 31055d7bfe2SMark Cave-Ayland tcx_draw_cursor32(ts, d, y, ts->width); 31155d7bfe2SMark Cave-Ayland } 312eee0b836Sblueswir1 } else { 313eee0b836Sblueswir1 if (y_start >= 0) { 314eee0b836Sblueswir1 /* flush to display */ 315c78f7137SGerd Hoffmann dpy_gfx_update(ts->con, 0, y_start, 316eee0b836Sblueswir1 ts->width, y - y_start); 317eee0b836Sblueswir1 y_start = -1; 318eee0b836Sblueswir1 } 319eee0b836Sblueswir1 } 320d18e1012SMark Cave-Ayland d += dd; 321d18e1012SMark Cave-Ayland s += ds; 322d18e1012SMark Cave-Ayland cptr += ds; 323d18e1012SMark Cave-Ayland s24 += ds; 324eee0b836Sblueswir1 } 325eee0b836Sblueswir1 if (y_start >= 0) { 326eee0b836Sblueswir1 /* flush to display */ 327c78f7137SGerd Hoffmann dpy_gfx_update(ts->con, 0, y_start, 328eee0b836Sblueswir1 ts->width, y - y_start); 329eee0b836Sblueswir1 } 3302dd285b5SMark Cave-Ayland g_free(snap); 331eee0b836Sblueswir1 } 332eee0b836Sblueswir1 33395219897Spbrook static void tcx_invalidate_display(void *opaque) 334420557e8Sbellard { 335420557e8Sbellard TCXState *s = opaque; 336420557e8Sbellard 3379800b3c2SMark Cave-Ayland tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem)); 338c78f7137SGerd Hoffmann qemu_console_resize(s->con, s->width, s->height); 339e80cfcfcSbellard } 340e80cfcfcSbellard 341eee0b836Sblueswir1 static void tcx24_invalidate_display(void *opaque) 342eee0b836Sblueswir1 { 343eee0b836Sblueswir1 TCXState *s = opaque; 344eee0b836Sblueswir1 3459800b3c2SMark Cave-Ayland tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem)); 346c78f7137SGerd Hoffmann qemu_console_resize(s->con, s->width, s->height); 347eee0b836Sblueswir1 } 348eee0b836Sblueswir1 349e59fb374SJuan Quintela static int vmstate_tcx_post_load(void *opaque, int version_id) 350e80cfcfcSbellard { 351e80cfcfcSbellard TCXState *s = opaque; 352e80cfcfcSbellard 35321206a10Sbellard update_palette_entries(s, 0, 256); 3549800b3c2SMark Cave-Ayland tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem)); 355420557e8Sbellard return 0; 356420557e8Sbellard } 357420557e8Sbellard 358c0c41a4bSBlue Swirl static const VMStateDescription vmstate_tcx = { 359c0c41a4bSBlue Swirl .name ="tcx", 360c0c41a4bSBlue Swirl .version_id = 4, 361c0c41a4bSBlue Swirl .minimum_version_id = 4, 362752ff2faSJuan Quintela .post_load = vmstate_tcx_post_load, 363c0c41a4bSBlue Swirl .fields = (VMStateField[]) { 364c0c41a4bSBlue Swirl VMSTATE_UINT16(height, TCXState), 365c0c41a4bSBlue Swirl VMSTATE_UINT16(width, TCXState), 366c0c41a4bSBlue Swirl VMSTATE_UINT16(depth, TCXState), 367c0c41a4bSBlue Swirl VMSTATE_BUFFER(r, TCXState), 368c0c41a4bSBlue Swirl VMSTATE_BUFFER(g, TCXState), 369c0c41a4bSBlue Swirl VMSTATE_BUFFER(b, TCXState), 370c0c41a4bSBlue Swirl VMSTATE_UINT8(dac_index, TCXState), 371c0c41a4bSBlue Swirl VMSTATE_UINT8(dac_state, TCXState), 372c0c41a4bSBlue Swirl VMSTATE_END_OF_LIST() 373c0c41a4bSBlue Swirl } 374c0c41a4bSBlue Swirl }; 375c0c41a4bSBlue Swirl 3767f23f812SMichael S. Tsirkin static void tcx_reset(DeviceState *d) 377420557e8Sbellard { 37801774ddbSAndreas Färber TCXState *s = TCX(d); 379420557e8Sbellard 380e80cfcfcSbellard /* Initialize palette */ 38155d7bfe2SMark Cave-Ayland memset(s->r, 0, 260); 38255d7bfe2SMark Cave-Ayland memset(s->g, 0, 260); 38355d7bfe2SMark Cave-Ayland memset(s->b, 0, 260); 384e80cfcfcSbellard s->r[255] = s->g[255] = s->b[255] = 255; 38555d7bfe2SMark Cave-Ayland s->r[256] = s->g[256] = s->b[256] = 255; 38655d7bfe2SMark Cave-Ayland s->r[258] = s->g[258] = s->b[258] = 255; 38755d7bfe2SMark Cave-Ayland update_palette_entries(s, 0, 260); 388e80cfcfcSbellard memset(s->vram, 0, MAXX*MAXY); 389d08151bfSAvi Kivity memory_region_reset_dirty(&s->vram_mem, 0, MAXX * MAXY * (1 + 4 + 4), 390d08151bfSAvi Kivity DIRTY_MEMORY_VGA); 3916f7e9aecSbellard s->dac_index = 0; 3926f7e9aecSbellard s->dac_state = 0; 39355d7bfe2SMark Cave-Ayland s->cursx = 0xf000; /* Put cursor off screen */ 39455d7bfe2SMark Cave-Ayland s->cursy = 0xf000; 395420557e8Sbellard } 396420557e8Sbellard 397a8170e5eSAvi Kivity static uint64_t tcx_dac_readl(void *opaque, hwaddr addr, 398d08151bfSAvi Kivity unsigned size) 3996f7e9aecSbellard { 40055d7bfe2SMark Cave-Ayland TCXState *s = opaque; 40155d7bfe2SMark Cave-Ayland uint32_t val = 0; 40255d7bfe2SMark Cave-Ayland 40355d7bfe2SMark Cave-Ayland switch (s->dac_state) { 40455d7bfe2SMark Cave-Ayland case 0: 40555d7bfe2SMark Cave-Ayland val = s->r[s->dac_index] << 24; 40655d7bfe2SMark Cave-Ayland s->dac_state++; 40755d7bfe2SMark Cave-Ayland break; 40855d7bfe2SMark Cave-Ayland case 1: 40955d7bfe2SMark Cave-Ayland val = s->g[s->dac_index] << 24; 41055d7bfe2SMark Cave-Ayland s->dac_state++; 41155d7bfe2SMark Cave-Ayland break; 41255d7bfe2SMark Cave-Ayland case 2: 41355d7bfe2SMark Cave-Ayland val = s->b[s->dac_index] << 24; 41455d7bfe2SMark Cave-Ayland s->dac_index = (s->dac_index + 1) & 0xff; /* Index autoincrement */ 415ada44065SPhilippe Mathieu-Daudé /* fall through */ 41655d7bfe2SMark Cave-Ayland default: 41755d7bfe2SMark Cave-Ayland s->dac_state = 0; 41855d7bfe2SMark Cave-Ayland break; 41955d7bfe2SMark Cave-Ayland } 42055d7bfe2SMark Cave-Ayland 42155d7bfe2SMark Cave-Ayland return val; 4226f7e9aecSbellard } 4236f7e9aecSbellard 424a8170e5eSAvi Kivity static void tcx_dac_writel(void *opaque, hwaddr addr, uint64_t val, 425d08151bfSAvi Kivity unsigned size) 4266f7e9aecSbellard { 4276f7e9aecSbellard TCXState *s = opaque; 42855d7bfe2SMark Cave-Ayland unsigned index; 4296f7e9aecSbellard 430e64d7d59Sblueswir1 switch (addr) { 43155d7bfe2SMark Cave-Ayland case 0: /* Address */ 4326f7e9aecSbellard s->dac_index = val >> 24; 4336f7e9aecSbellard s->dac_state = 0; 4346f7e9aecSbellard break; 43555d7bfe2SMark Cave-Ayland case 4: /* Pixel colours */ 43655d7bfe2SMark Cave-Ayland case 12: /* Overlay (cursor) colours */ 43755d7bfe2SMark Cave-Ayland if (addr & 8) { 43855d7bfe2SMark Cave-Ayland index = (s->dac_index & 3) + 256; 43955d7bfe2SMark Cave-Ayland } else { 44055d7bfe2SMark Cave-Ayland index = s->dac_index; 44155d7bfe2SMark Cave-Ayland } 4426f7e9aecSbellard switch (s->dac_state) { 4436f7e9aecSbellard case 0: 44455d7bfe2SMark Cave-Ayland s->r[index] = val >> 24; 44555d7bfe2SMark Cave-Ayland update_palette_entries(s, index, index + 1); 4466f7e9aecSbellard s->dac_state++; 4476f7e9aecSbellard break; 4486f7e9aecSbellard case 1: 44955d7bfe2SMark Cave-Ayland s->g[index] = val >> 24; 45055d7bfe2SMark Cave-Ayland update_palette_entries(s, index, index + 1); 4516f7e9aecSbellard s->dac_state++; 4526f7e9aecSbellard break; 4536f7e9aecSbellard case 2: 45455d7bfe2SMark Cave-Ayland s->b[index] = val >> 24; 45555d7bfe2SMark Cave-Ayland update_palette_entries(s, index, index + 1); 45655d7bfe2SMark Cave-Ayland s->dac_index = (s->dac_index + 1) & 0xff; /* Index autoincrement */ 457ada44065SPhilippe Mathieu-Daudé /* fall through */ 4586f7e9aecSbellard default: 4596f7e9aecSbellard s->dac_state = 0; 4606f7e9aecSbellard break; 4616f7e9aecSbellard } 4626f7e9aecSbellard break; 46355d7bfe2SMark Cave-Ayland default: /* Control registers */ 4646f7e9aecSbellard break; 4656f7e9aecSbellard } 4666f7e9aecSbellard } 4676f7e9aecSbellard 468d08151bfSAvi Kivity static const MemoryRegionOps tcx_dac_ops = { 469d08151bfSAvi Kivity .read = tcx_dac_readl, 470d08151bfSAvi Kivity .write = tcx_dac_writel, 471d08151bfSAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 472d08151bfSAvi Kivity .valid = { 473d08151bfSAvi Kivity .min_access_size = 4, 474d08151bfSAvi Kivity .max_access_size = 4, 475d08151bfSAvi Kivity }, 4766f7e9aecSbellard }; 4776f7e9aecSbellard 47855d7bfe2SMark Cave-Ayland static uint64_t tcx_stip_readl(void *opaque, hwaddr addr, 479d08151bfSAvi Kivity unsigned size) 4808508b89eSblueswir1 { 4818508b89eSblueswir1 return 0; 4828508b89eSblueswir1 } 4838508b89eSblueswir1 48455d7bfe2SMark Cave-Ayland static void tcx_stip_writel(void *opaque, hwaddr addr, 485d08151bfSAvi Kivity uint64_t val, unsigned size) 4868508b89eSblueswir1 { 48755d7bfe2SMark Cave-Ayland TCXState *s = opaque; 48855d7bfe2SMark Cave-Ayland int i; 48955d7bfe2SMark Cave-Ayland uint32_t col; 49055d7bfe2SMark Cave-Ayland 49155d7bfe2SMark Cave-Ayland if (!(addr & 4)) { 49255d7bfe2SMark Cave-Ayland s->tmpblit = val; 49355d7bfe2SMark Cave-Ayland } else { 49455d7bfe2SMark Cave-Ayland addr = (addr >> 3) & 0xfffff; 49555d7bfe2SMark Cave-Ayland col = cpu_to_be32(s->tmpblit); 49655d7bfe2SMark Cave-Ayland if (s->depth == 24) { 49755d7bfe2SMark Cave-Ayland for (i = 0; i < 32; i++) { 49855d7bfe2SMark Cave-Ayland if (val & 0x80000000) { 49955d7bfe2SMark Cave-Ayland s->vram[addr + i] = s->tmpblit; 50055d7bfe2SMark Cave-Ayland s->vram24[addr + i] = col; 50155d7bfe2SMark Cave-Ayland } 50255d7bfe2SMark Cave-Ayland val <<= 1; 50355d7bfe2SMark Cave-Ayland } 50455d7bfe2SMark Cave-Ayland } else { 50555d7bfe2SMark Cave-Ayland for (i = 0; i < 32; i++) { 50655d7bfe2SMark Cave-Ayland if (val & 0x80000000) { 50755d7bfe2SMark Cave-Ayland s->vram[addr + i] = s->tmpblit; 50855d7bfe2SMark Cave-Ayland } 50955d7bfe2SMark Cave-Ayland val <<= 1; 51055d7bfe2SMark Cave-Ayland } 51155d7bfe2SMark Cave-Ayland } 51297394580SMark Cave-Ayland tcx_set_dirty(s, addr, 32); 51355d7bfe2SMark Cave-Ayland } 5148508b89eSblueswir1 } 5158508b89eSblueswir1 51655d7bfe2SMark Cave-Ayland static void tcx_rstip_writel(void *opaque, hwaddr addr, 51755d7bfe2SMark Cave-Ayland uint64_t val, unsigned size) 51855d7bfe2SMark Cave-Ayland { 51955d7bfe2SMark Cave-Ayland TCXState *s = opaque; 52055d7bfe2SMark Cave-Ayland int i; 52155d7bfe2SMark Cave-Ayland uint32_t col; 52255d7bfe2SMark Cave-Ayland 52355d7bfe2SMark Cave-Ayland if (!(addr & 4)) { 52455d7bfe2SMark Cave-Ayland s->tmpblit = val; 52555d7bfe2SMark Cave-Ayland } else { 52655d7bfe2SMark Cave-Ayland addr = (addr >> 3) & 0xfffff; 52755d7bfe2SMark Cave-Ayland col = cpu_to_be32(s->tmpblit); 52855d7bfe2SMark Cave-Ayland if (s->depth == 24) { 52955d7bfe2SMark Cave-Ayland for (i = 0; i < 32; i++) { 53055d7bfe2SMark Cave-Ayland if (val & 0x80000000) { 53155d7bfe2SMark Cave-Ayland s->vram[addr + i] = s->tmpblit; 53255d7bfe2SMark Cave-Ayland s->vram24[addr + i] = col; 53355d7bfe2SMark Cave-Ayland s->cplane[addr + i] = col; 53455d7bfe2SMark Cave-Ayland } 53555d7bfe2SMark Cave-Ayland val <<= 1; 53655d7bfe2SMark Cave-Ayland } 53755d7bfe2SMark Cave-Ayland } else { 53855d7bfe2SMark Cave-Ayland for (i = 0; i < 32; i++) { 53955d7bfe2SMark Cave-Ayland if (val & 0x80000000) { 54055d7bfe2SMark Cave-Ayland s->vram[addr + i] = s->tmpblit; 54155d7bfe2SMark Cave-Ayland } 54255d7bfe2SMark Cave-Ayland val <<= 1; 54355d7bfe2SMark Cave-Ayland } 54455d7bfe2SMark Cave-Ayland } 54597394580SMark Cave-Ayland tcx_set_dirty(s, addr, 32); 54655d7bfe2SMark Cave-Ayland } 54755d7bfe2SMark Cave-Ayland } 54855d7bfe2SMark Cave-Ayland 54955d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_stip_ops = { 55055d7bfe2SMark Cave-Ayland .read = tcx_stip_readl, 55155d7bfe2SMark Cave-Ayland .write = tcx_stip_writel, 55255d7bfe2SMark Cave-Ayland .endianness = DEVICE_NATIVE_ENDIAN, 553ae5643ecSPhilippe Mathieu-Daudé .impl = { 55455d7bfe2SMark Cave-Ayland .min_access_size = 4, 55555d7bfe2SMark Cave-Ayland .max_access_size = 4, 55655d7bfe2SMark Cave-Ayland }, 557ae5643ecSPhilippe Mathieu-Daudé .valid = { 558ae5643ecSPhilippe Mathieu-Daudé .min_access_size = 4, 559ae5643ecSPhilippe Mathieu-Daudé .max_access_size = 8, 560ae5643ecSPhilippe Mathieu-Daudé }, 56155d7bfe2SMark Cave-Ayland }; 56255d7bfe2SMark Cave-Ayland 56355d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_rstip_ops = { 56455d7bfe2SMark Cave-Ayland .read = tcx_stip_readl, 56555d7bfe2SMark Cave-Ayland .write = tcx_rstip_writel, 56655d7bfe2SMark Cave-Ayland .endianness = DEVICE_NATIVE_ENDIAN, 567ae5643ecSPhilippe Mathieu-Daudé .impl = { 56855d7bfe2SMark Cave-Ayland .min_access_size = 4, 56955d7bfe2SMark Cave-Ayland .max_access_size = 4, 57055d7bfe2SMark Cave-Ayland }, 571ae5643ecSPhilippe Mathieu-Daudé .valid = { 572ae5643ecSPhilippe Mathieu-Daudé .min_access_size = 4, 573ae5643ecSPhilippe Mathieu-Daudé .max_access_size = 8, 574ae5643ecSPhilippe Mathieu-Daudé }, 57555d7bfe2SMark Cave-Ayland }; 57655d7bfe2SMark Cave-Ayland 57755d7bfe2SMark Cave-Ayland static uint64_t tcx_blit_readl(void *opaque, hwaddr addr, 57855d7bfe2SMark Cave-Ayland unsigned size) 57955d7bfe2SMark Cave-Ayland { 58055d7bfe2SMark Cave-Ayland return 0; 58155d7bfe2SMark Cave-Ayland } 58255d7bfe2SMark Cave-Ayland 58355d7bfe2SMark Cave-Ayland static void tcx_blit_writel(void *opaque, hwaddr addr, 58455d7bfe2SMark Cave-Ayland uint64_t val, unsigned size) 58555d7bfe2SMark Cave-Ayland { 58655d7bfe2SMark Cave-Ayland TCXState *s = opaque; 58755d7bfe2SMark Cave-Ayland uint32_t adsr, len; 58855d7bfe2SMark Cave-Ayland int i; 58955d7bfe2SMark Cave-Ayland 59055d7bfe2SMark Cave-Ayland if (!(addr & 4)) { 59155d7bfe2SMark Cave-Ayland s->tmpblit = val; 59255d7bfe2SMark Cave-Ayland } else { 59355d7bfe2SMark Cave-Ayland addr = (addr >> 3) & 0xfffff; 59455d7bfe2SMark Cave-Ayland adsr = val & 0xffffff; 59555d7bfe2SMark Cave-Ayland len = ((val >> 24) & 0x1f) + 1; 59655d7bfe2SMark Cave-Ayland if (adsr == 0xffffff) { 59755d7bfe2SMark Cave-Ayland memset(&s->vram[addr], s->tmpblit, len); 59855d7bfe2SMark Cave-Ayland if (s->depth == 24) { 59955d7bfe2SMark Cave-Ayland val = s->tmpblit & 0xffffff; 60055d7bfe2SMark Cave-Ayland val = cpu_to_be32(val); 60155d7bfe2SMark Cave-Ayland for (i = 0; i < len; i++) { 60255d7bfe2SMark Cave-Ayland s->vram24[addr + i] = val; 60355d7bfe2SMark Cave-Ayland } 60455d7bfe2SMark Cave-Ayland } 60555d7bfe2SMark Cave-Ayland } else { 60655d7bfe2SMark Cave-Ayland memcpy(&s->vram[addr], &s->vram[adsr], len); 60755d7bfe2SMark Cave-Ayland if (s->depth == 24) { 60855d7bfe2SMark Cave-Ayland memcpy(&s->vram24[addr], &s->vram24[adsr], len * 4); 60955d7bfe2SMark Cave-Ayland } 61055d7bfe2SMark Cave-Ayland } 61197394580SMark Cave-Ayland tcx_set_dirty(s, addr, len); 61255d7bfe2SMark Cave-Ayland } 61355d7bfe2SMark Cave-Ayland } 61455d7bfe2SMark Cave-Ayland 61555d7bfe2SMark Cave-Ayland static void tcx_rblit_writel(void *opaque, hwaddr addr, 61655d7bfe2SMark Cave-Ayland uint64_t val, unsigned size) 61755d7bfe2SMark Cave-Ayland { 61855d7bfe2SMark Cave-Ayland TCXState *s = opaque; 61955d7bfe2SMark Cave-Ayland uint32_t adsr, len; 62055d7bfe2SMark Cave-Ayland int i; 62155d7bfe2SMark Cave-Ayland 62255d7bfe2SMark Cave-Ayland if (!(addr & 4)) { 62355d7bfe2SMark Cave-Ayland s->tmpblit = val; 62455d7bfe2SMark Cave-Ayland } else { 62555d7bfe2SMark Cave-Ayland addr = (addr >> 3) & 0xfffff; 62655d7bfe2SMark Cave-Ayland adsr = val & 0xffffff; 62755d7bfe2SMark Cave-Ayland len = ((val >> 24) & 0x1f) + 1; 62855d7bfe2SMark Cave-Ayland if (adsr == 0xffffff) { 62955d7bfe2SMark Cave-Ayland memset(&s->vram[addr], s->tmpblit, len); 63055d7bfe2SMark Cave-Ayland if (s->depth == 24) { 63155d7bfe2SMark Cave-Ayland val = s->tmpblit & 0xffffff; 63255d7bfe2SMark Cave-Ayland val = cpu_to_be32(val); 63355d7bfe2SMark Cave-Ayland for (i = 0; i < len; i++) { 63455d7bfe2SMark Cave-Ayland s->vram24[addr + i] = val; 63555d7bfe2SMark Cave-Ayland s->cplane[addr + i] = val; 63655d7bfe2SMark Cave-Ayland } 63755d7bfe2SMark Cave-Ayland } 63855d7bfe2SMark Cave-Ayland } else { 63955d7bfe2SMark Cave-Ayland memcpy(&s->vram[addr], &s->vram[adsr], len); 64055d7bfe2SMark Cave-Ayland if (s->depth == 24) { 64155d7bfe2SMark Cave-Ayland memcpy(&s->vram24[addr], &s->vram24[adsr], len * 4); 64255d7bfe2SMark Cave-Ayland memcpy(&s->cplane[addr], &s->cplane[adsr], len * 4); 64355d7bfe2SMark Cave-Ayland } 64455d7bfe2SMark Cave-Ayland } 64597394580SMark Cave-Ayland tcx_set_dirty(s, addr, len); 64655d7bfe2SMark Cave-Ayland } 64755d7bfe2SMark Cave-Ayland } 64855d7bfe2SMark Cave-Ayland 64955d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_blit_ops = { 65055d7bfe2SMark Cave-Ayland .read = tcx_blit_readl, 65155d7bfe2SMark Cave-Ayland .write = tcx_blit_writel, 65255d7bfe2SMark Cave-Ayland .endianness = DEVICE_NATIVE_ENDIAN, 65348e5c7f3SMark Cave-Ayland .impl = { 65455d7bfe2SMark Cave-Ayland .min_access_size = 4, 65555d7bfe2SMark Cave-Ayland .max_access_size = 4, 65655d7bfe2SMark Cave-Ayland }, 65748e5c7f3SMark Cave-Ayland .valid = { 65848e5c7f3SMark Cave-Ayland .min_access_size = 4, 65948e5c7f3SMark Cave-Ayland .max_access_size = 8, 66048e5c7f3SMark Cave-Ayland }, 66155d7bfe2SMark Cave-Ayland }; 66255d7bfe2SMark Cave-Ayland 66355d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_rblit_ops = { 66455d7bfe2SMark Cave-Ayland .read = tcx_blit_readl, 66555d7bfe2SMark Cave-Ayland .write = tcx_rblit_writel, 66655d7bfe2SMark Cave-Ayland .endianness = DEVICE_NATIVE_ENDIAN, 667ae5643ecSPhilippe Mathieu-Daudé .impl = { 66855d7bfe2SMark Cave-Ayland .min_access_size = 4, 66955d7bfe2SMark Cave-Ayland .max_access_size = 4, 67055d7bfe2SMark Cave-Ayland }, 671ae5643ecSPhilippe Mathieu-Daudé .valid = { 672ae5643ecSPhilippe Mathieu-Daudé .min_access_size = 4, 673ae5643ecSPhilippe Mathieu-Daudé .max_access_size = 8, 674ae5643ecSPhilippe Mathieu-Daudé }, 67555d7bfe2SMark Cave-Ayland }; 67655d7bfe2SMark Cave-Ayland 67755d7bfe2SMark Cave-Ayland static void tcx_invalidate_cursor_position(TCXState *s) 67855d7bfe2SMark Cave-Ayland { 67955d7bfe2SMark Cave-Ayland int ymin, ymax, start, end; 68055d7bfe2SMark Cave-Ayland 68155d7bfe2SMark Cave-Ayland /* invalidate only near the cursor */ 68255d7bfe2SMark Cave-Ayland ymin = s->cursy; 68355d7bfe2SMark Cave-Ayland if (ymin >= s->height) { 68455d7bfe2SMark Cave-Ayland return; 68555d7bfe2SMark Cave-Ayland } 68655d7bfe2SMark Cave-Ayland ymax = MIN(s->height, ymin + 32); 68755d7bfe2SMark Cave-Ayland start = ymin * 1024; 68855d7bfe2SMark Cave-Ayland end = ymax * 1024; 68955d7bfe2SMark Cave-Ayland 69097394580SMark Cave-Ayland tcx_set_dirty(s, start, end - start); 69155d7bfe2SMark Cave-Ayland } 69255d7bfe2SMark Cave-Ayland 69355d7bfe2SMark Cave-Ayland static uint64_t tcx_thc_readl(void *opaque, hwaddr addr, 69455d7bfe2SMark Cave-Ayland unsigned size) 69555d7bfe2SMark Cave-Ayland { 69655d7bfe2SMark Cave-Ayland TCXState *s = opaque; 69755d7bfe2SMark Cave-Ayland uint64_t val; 69855d7bfe2SMark Cave-Ayland 69955d7bfe2SMark Cave-Ayland if (addr == TCX_THC_MISC) { 70055d7bfe2SMark Cave-Ayland val = s->thcmisc | 0x02000000; 70155d7bfe2SMark Cave-Ayland } else { 70255d7bfe2SMark Cave-Ayland val = 0; 70355d7bfe2SMark Cave-Ayland } 70455d7bfe2SMark Cave-Ayland return val; 70555d7bfe2SMark Cave-Ayland } 70655d7bfe2SMark Cave-Ayland 70755d7bfe2SMark Cave-Ayland static void tcx_thc_writel(void *opaque, hwaddr addr, 70855d7bfe2SMark Cave-Ayland uint64_t val, unsigned size) 70955d7bfe2SMark Cave-Ayland { 71055d7bfe2SMark Cave-Ayland TCXState *s = opaque; 71155d7bfe2SMark Cave-Ayland 71255d7bfe2SMark Cave-Ayland if (addr == TCX_THC_CURSXY) { 71355d7bfe2SMark Cave-Ayland tcx_invalidate_cursor_position(s); 71455d7bfe2SMark Cave-Ayland s->cursx = val >> 16; 71555d7bfe2SMark Cave-Ayland s->cursy = val; 71655d7bfe2SMark Cave-Ayland tcx_invalidate_cursor_position(s); 71755d7bfe2SMark Cave-Ayland } else if (addr >= TCX_THC_CURSMASK && addr < TCX_THC_CURSMASK + 128) { 71855d7bfe2SMark Cave-Ayland s->cursmask[(addr - TCX_THC_CURSMASK) >> 2] = val; 71955d7bfe2SMark Cave-Ayland tcx_invalidate_cursor_position(s); 72055d7bfe2SMark Cave-Ayland } else if (addr >= TCX_THC_CURSBITS && addr < TCX_THC_CURSBITS + 128) { 72155d7bfe2SMark Cave-Ayland s->cursbits[(addr - TCX_THC_CURSBITS) >> 2] = val; 72255d7bfe2SMark Cave-Ayland tcx_invalidate_cursor_position(s); 72355d7bfe2SMark Cave-Ayland } else if (addr == TCX_THC_MISC) { 72455d7bfe2SMark Cave-Ayland s->thcmisc = val; 72555d7bfe2SMark Cave-Ayland } 72655d7bfe2SMark Cave-Ayland 72755d7bfe2SMark Cave-Ayland } 72855d7bfe2SMark Cave-Ayland 72955d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_thc_ops = { 73055d7bfe2SMark Cave-Ayland .read = tcx_thc_readl, 73155d7bfe2SMark Cave-Ayland .write = tcx_thc_writel, 73255d7bfe2SMark Cave-Ayland .endianness = DEVICE_NATIVE_ENDIAN, 73355d7bfe2SMark Cave-Ayland .valid = { 73455d7bfe2SMark Cave-Ayland .min_access_size = 4, 73555d7bfe2SMark Cave-Ayland .max_access_size = 4, 73655d7bfe2SMark Cave-Ayland }, 73755d7bfe2SMark Cave-Ayland }; 73855d7bfe2SMark Cave-Ayland 73955d7bfe2SMark Cave-Ayland static uint64_t tcx_dummy_readl(void *opaque, hwaddr addr, 74055d7bfe2SMark Cave-Ayland unsigned size) 74155d7bfe2SMark Cave-Ayland { 74255d7bfe2SMark Cave-Ayland return 0; 74355d7bfe2SMark Cave-Ayland } 74455d7bfe2SMark Cave-Ayland 74555d7bfe2SMark Cave-Ayland static void tcx_dummy_writel(void *opaque, hwaddr addr, 74655d7bfe2SMark Cave-Ayland uint64_t val, unsigned size) 74755d7bfe2SMark Cave-Ayland { 74855d7bfe2SMark Cave-Ayland return; 74955d7bfe2SMark Cave-Ayland } 75055d7bfe2SMark Cave-Ayland 75155d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_dummy_ops = { 75255d7bfe2SMark Cave-Ayland .read = tcx_dummy_readl, 75355d7bfe2SMark Cave-Ayland .write = tcx_dummy_writel, 754d08151bfSAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 755d08151bfSAvi Kivity .valid = { 756d08151bfSAvi Kivity .min_access_size = 4, 757d08151bfSAvi Kivity .max_access_size = 4, 758d08151bfSAvi Kivity }, 7598508b89eSblueswir1 }; 7608508b89eSblueswir1 761380cd056SGerd Hoffmann static const GraphicHwOps tcx_ops = { 762380cd056SGerd Hoffmann .invalidate = tcx_invalidate_display, 763380cd056SGerd Hoffmann .gfx_update = tcx_update_display, 764380cd056SGerd Hoffmann }; 765380cd056SGerd Hoffmann 766380cd056SGerd Hoffmann static const GraphicHwOps tcx24_ops = { 767380cd056SGerd Hoffmann .invalidate = tcx24_invalidate_display, 768380cd056SGerd Hoffmann .gfx_update = tcx24_update_display, 769380cd056SGerd Hoffmann }; 770380cd056SGerd Hoffmann 77101b91ac2SMark Cave-Ayland static void tcx_initfn(Object *obj) 77201b91ac2SMark Cave-Ayland { 77301b91ac2SMark Cave-Ayland SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 77401b91ac2SMark Cave-Ayland TCXState *s = TCX(obj); 77501b91ac2SMark Cave-Ayland 77652013bceSPhilippe Mathieu-Daudé memory_region_init_rom_nomigrate(&s->rom, obj, "tcx.prom", 77752013bceSPhilippe Mathieu-Daudé FCODE_MAX_ROM_SIZE, &error_fatal); 77801b91ac2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->rom); 77901b91ac2SMark Cave-Ayland 78055d7bfe2SMark Cave-Ayland /* 2/STIP : Stippler */ 781b21de199SThomas Huth memory_region_init_io(&s->stip, obj, &tcx_stip_ops, s, "tcx.stip", 78255d7bfe2SMark Cave-Ayland TCX_STIP_NREGS); 78355d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->stip); 78455d7bfe2SMark Cave-Ayland 78555d7bfe2SMark Cave-Ayland /* 3/BLIT : Blitter */ 786b21de199SThomas Huth memory_region_init_io(&s->blit, obj, &tcx_blit_ops, s, "tcx.blit", 78755d7bfe2SMark Cave-Ayland TCX_BLIT_NREGS); 78855d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->blit); 78955d7bfe2SMark Cave-Ayland 79055d7bfe2SMark Cave-Ayland /* 5/RSTIP : Raw Stippler */ 791b21de199SThomas Huth memory_region_init_io(&s->rstip, obj, &tcx_rstip_ops, s, "tcx.rstip", 79255d7bfe2SMark Cave-Ayland TCX_RSTIP_NREGS); 79355d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->rstip); 79455d7bfe2SMark Cave-Ayland 79555d7bfe2SMark Cave-Ayland /* 6/RBLIT : Raw Blitter */ 796b21de199SThomas Huth memory_region_init_io(&s->rblit, obj, &tcx_rblit_ops, s, "tcx.rblit", 79755d7bfe2SMark Cave-Ayland TCX_RBLIT_NREGS); 79855d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->rblit); 79955d7bfe2SMark Cave-Ayland 80055d7bfe2SMark Cave-Ayland /* 7/TEC : ??? */ 801b21de199SThomas Huth memory_region_init_io(&s->tec, obj, &tcx_dummy_ops, s, "tcx.tec", 802b21de199SThomas Huth TCX_TEC_NREGS); 80355d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->tec); 80455d7bfe2SMark Cave-Ayland 80555d7bfe2SMark Cave-Ayland /* 8/CMAP : DAC */ 806b21de199SThomas Huth memory_region_init_io(&s->dac, obj, &tcx_dac_ops, s, "tcx.dac", 807b21de199SThomas Huth TCX_DAC_NREGS); 80801b91ac2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->dac); 80901b91ac2SMark Cave-Ayland 81055d7bfe2SMark Cave-Ayland /* 9/THC : Cursor */ 811b21de199SThomas Huth memory_region_init_io(&s->thc, obj, &tcx_thc_ops, s, "tcx.thc", 81255d7bfe2SMark Cave-Ayland TCX_THC_NREGS); 81355d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->thc); 81401b91ac2SMark Cave-Ayland 81555d7bfe2SMark Cave-Ayland /* 11/DHC : ??? */ 816b21de199SThomas Huth memory_region_init_io(&s->dhc, obj, &tcx_dummy_ops, s, "tcx.dhc", 81755d7bfe2SMark Cave-Ayland TCX_DHC_NREGS); 81855d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->dhc); 81955d7bfe2SMark Cave-Ayland 82055d7bfe2SMark Cave-Ayland /* 12/ALT : ??? */ 821b21de199SThomas Huth memory_region_init_io(&s->alt, obj, &tcx_dummy_ops, s, "tcx.alt", 82255d7bfe2SMark Cave-Ayland TCX_ALT_NREGS); 82355d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->alt); 82401b91ac2SMark Cave-Ayland } 82501b91ac2SMark Cave-Ayland 826d4ad9decSMark Cave-Ayland static void tcx_realizefn(DeviceState *dev, Error **errp) 827f40070c3SBlue Swirl { 828d4ad9decSMark Cave-Ayland SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 82901774ddbSAndreas Färber TCXState *s = TCX(dev); 830d08151bfSAvi Kivity ram_addr_t vram_offset = 0; 831da87dd7bSMark Cave-Ayland int size, ret; 832dc828ca1Spbrook uint8_t *vram_base; 833da87dd7bSMark Cave-Ayland char *fcode_filename; 834dc828ca1Spbrook 8351cfe48c1SPeter Maydell memory_region_init_ram_nomigrate(&s->vram_mem, OBJECT(s), "tcx.vram", 836f8ed85acSMarkus Armbruster s->vram_size * (1 + 4 + 4), &error_fatal); 837c5705a77SAvi Kivity vmstate_register_ram_global(&s->vram_mem); 83874259ae5SPaolo Bonzini memory_region_set_log(&s->vram_mem, true, DIRTY_MEMORY_VGA); 839d08151bfSAvi Kivity vram_base = memory_region_get_ram_ptr(&s->vram_mem); 840e80cfcfcSbellard 84155d7bfe2SMark Cave-Ayland /* 10/ROM : FCode ROM */ 842da87dd7bSMark Cave-Ayland vmstate_register_ram_global(&s->rom); 843da87dd7bSMark Cave-Ayland fcode_filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, TCX_ROM_FILE); 844da87dd7bSMark Cave-Ayland if (fcode_filename) { 84574976386SMark Cave-Ayland ret = load_image_mr(fcode_filename, &s->rom); 8468684e85cSShannon Zhao g_free(fcode_filename); 847da87dd7bSMark Cave-Ayland if (ret < 0 || ret > FCODE_MAX_ROM_SIZE) { 8480765691eSMarkus Armbruster warn_report("tcx: could not load prom '%s'", TCX_ROM_FILE); 849da87dd7bSMark Cave-Ayland } 850da87dd7bSMark Cave-Ayland } 851da87dd7bSMark Cave-Ayland 85255d7bfe2SMark Cave-Ayland /* 0/DFB8 : 8-bit plane */ 853eee0b836Sblueswir1 s->vram = vram_base; 854ee6847d1SGerd Hoffmann size = s->vram_size; 8553eadad55SPaolo Bonzini memory_region_init_alias(&s->vram_8bit, OBJECT(s), "tcx.vram.8bit", 856d08151bfSAvi Kivity &s->vram_mem, vram_offset, size); 857d4ad9decSMark Cave-Ayland sysbus_init_mmio(sbd, &s->vram_8bit); 858eee0b836Sblueswir1 vram_offset += size; 859eee0b836Sblueswir1 vram_base += size; 860eee0b836Sblueswir1 86155d7bfe2SMark Cave-Ayland /* 1/DFB24 : 24bit plane */ 862ee6847d1SGerd Hoffmann size = s->vram_size * 4; 863eee0b836Sblueswir1 s->vram24 = (uint32_t *)vram_base; 864eee0b836Sblueswir1 s->vram24_offset = vram_offset; 8653eadad55SPaolo Bonzini memory_region_init_alias(&s->vram_24bit, OBJECT(s), "tcx.vram.24bit", 866d08151bfSAvi Kivity &s->vram_mem, vram_offset, size); 867d4ad9decSMark Cave-Ayland sysbus_init_mmio(sbd, &s->vram_24bit); 868eee0b836Sblueswir1 vram_offset += size; 869eee0b836Sblueswir1 vram_base += size; 870eee0b836Sblueswir1 87155d7bfe2SMark Cave-Ayland /* 4/RDFB32 : Raw Framebuffer */ 872ee6847d1SGerd Hoffmann size = s->vram_size * 4; 873eee0b836Sblueswir1 s->cplane = (uint32_t *)vram_base; 874eee0b836Sblueswir1 s->cplane_offset = vram_offset; 8753eadad55SPaolo Bonzini memory_region_init_alias(&s->vram_cplane, OBJECT(s), "tcx.vram.cplane", 876d08151bfSAvi Kivity &s->vram_mem, vram_offset, size); 877d4ad9decSMark Cave-Ayland sysbus_init_mmio(sbd, &s->vram_cplane); 878f40070c3SBlue Swirl 87955d7bfe2SMark Cave-Ayland /* 9/THC24bits : NetBSD writes here even with 8-bit display: dummy */ 88055d7bfe2SMark Cave-Ayland if (s->depth == 8) { 88155d7bfe2SMark Cave-Ayland memory_region_init_io(&s->thc24, OBJECT(s), &tcx_dummy_ops, s, 88255d7bfe2SMark Cave-Ayland "tcx.thc24", TCX_THC_NREGS); 88355d7bfe2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->thc24); 884eee0b836Sblueswir1 } 885eee0b836Sblueswir1 88655d7bfe2SMark Cave-Ayland sysbus_init_irq(sbd, &s->irq); 88755d7bfe2SMark Cave-Ayland 88855d7bfe2SMark Cave-Ayland if (s->depth == 8) { 8898e5c952bSPhilippe Mathieu-Daudé s->con = graphic_console_init(dev, 0, &tcx_ops, s); 89055d7bfe2SMark Cave-Ayland } else { 8918e5c952bSPhilippe Mathieu-Daudé s->con = graphic_console_init(dev, 0, &tcx24_ops, s); 89255d7bfe2SMark Cave-Ayland } 89355d7bfe2SMark Cave-Ayland s->thcmisc = 0; 89455d7bfe2SMark Cave-Ayland 895c78f7137SGerd Hoffmann qemu_console_resize(s->con, s->width, s->height); 896420557e8Sbellard } 897420557e8Sbellard 898999e12bbSAnthony Liguori static Property tcx_properties[] = { 899c7bcc85dSPaolo Bonzini DEFINE_PROP_UINT32("vram_size", TCXState, vram_size, -1), 90053dad499SGerd Hoffmann DEFINE_PROP_UINT16("width", TCXState, width, -1), 90153dad499SGerd Hoffmann DEFINE_PROP_UINT16("height", TCXState, height, -1), 90253dad499SGerd Hoffmann DEFINE_PROP_UINT16("depth", TCXState, depth, -1), 90353dad499SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 904999e12bbSAnthony Liguori }; 905999e12bbSAnthony Liguori 906999e12bbSAnthony Liguori static void tcx_class_init(ObjectClass *klass, void *data) 907999e12bbSAnthony Liguori { 90839bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 909999e12bbSAnthony Liguori 910d4ad9decSMark Cave-Ayland dc->realize = tcx_realizefn; 91139bffca2SAnthony Liguori dc->reset = tcx_reset; 91239bffca2SAnthony Liguori dc->vmsd = &vmstate_tcx; 9134f67d30bSMarc-André Lureau device_class_set_props(dc, tcx_properties); 914ee6847d1SGerd Hoffmann } 915999e12bbSAnthony Liguori 9168c43a6f0SAndreas Färber static const TypeInfo tcx_info = { 91701774ddbSAndreas Färber .name = TYPE_TCX, 91839bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 91939bffca2SAnthony Liguori .instance_size = sizeof(TCXState), 92001b91ac2SMark Cave-Ayland .instance_init = tcx_initfn, 921999e12bbSAnthony Liguori .class_init = tcx_class_init, 922ee6847d1SGerd Hoffmann }; 923ee6847d1SGerd Hoffmann 92483f7d43aSAndreas Färber static void tcx_register_types(void) 925f40070c3SBlue Swirl { 92639bffca2SAnthony Liguori type_register_static(&tcx_info); 927f40070c3SBlue Swirl } 928f40070c3SBlue Swirl 92983f7d43aSAndreas Färber type_init(tcx_register_types) 930