xref: /qemu/hw/display/tcx.c (revision 0765691e9744ed966d40a104f9808924578f2e3b)
1420557e8Sbellard /*
26f7e9aecSbellard  * QEMU TCX Frame buffer
3420557e8Sbellard  *
46f7e9aecSbellard  * Copyright (c) 2003-2005 Fabrice Bellard
5420557e8Sbellard  *
6420557e8Sbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
7420557e8Sbellard  * of this software and associated documentation files (the "Software"), to deal
8420557e8Sbellard  * in the Software without restriction, including without limitation the rights
9420557e8Sbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10420557e8Sbellard  * copies of the Software, and to permit persons to whom the Software is
11420557e8Sbellard  * furnished to do so, subject to the following conditions:
12420557e8Sbellard  *
13420557e8Sbellard  * The above copyright notice and this permission notice shall be included in
14420557e8Sbellard  * all copies or substantial portions of the Software.
15420557e8Sbellard  *
16420557e8Sbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17420557e8Sbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18420557e8Sbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19420557e8Sbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20420557e8Sbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21420557e8Sbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22420557e8Sbellard  * THE SOFTWARE.
23420557e8Sbellard  */
24f40070c3SBlue Swirl 
2547df5154SPeter Maydell #include "qemu/osdep.h"
26da34e65cSMarkus Armbruster #include "qapi/error.h"
27077805faSPaolo Bonzini #include "qemu-common.h"
2828ecbaeeSPaolo Bonzini #include "ui/console.h"
2928ecbaeeSPaolo Bonzini #include "ui/pixel_ops.h"
30da87dd7bSMark Cave-Ayland #include "hw/loader.h"
3183c9f4caSPaolo Bonzini #include "hw/sysbus.h"
32d49b6836SMarkus Armbruster #include "qemu/error-report.h"
33420557e8Sbellard 
34da87dd7bSMark Cave-Ayland #define TCX_ROM_FILE "QEMU,tcx.bin"
35da87dd7bSMark Cave-Ayland #define FCODE_MAX_ROM_SIZE 0x10000
36da87dd7bSMark Cave-Ayland 
37420557e8Sbellard #define MAXX 1024
38420557e8Sbellard #define MAXY 768
396f7e9aecSbellard #define TCX_DAC_NREGS    16
4055d7bfe2SMark Cave-Ayland #define TCX_THC_NREGS    0x1000
4155d7bfe2SMark Cave-Ayland #define TCX_DHC_NREGS    0x4000
428508b89eSblueswir1 #define TCX_TEC_NREGS    0x1000
4355d7bfe2SMark Cave-Ayland #define TCX_ALT_NREGS    0x8000
4455d7bfe2SMark Cave-Ayland #define TCX_STIP_NREGS   0x800000
4555d7bfe2SMark Cave-Ayland #define TCX_BLIT_NREGS   0x800000
4655d7bfe2SMark Cave-Ayland #define TCX_RSTIP_NREGS  0x800000
4755d7bfe2SMark Cave-Ayland #define TCX_RBLIT_NREGS  0x800000
4855d7bfe2SMark Cave-Ayland 
4955d7bfe2SMark Cave-Ayland #define TCX_THC_MISC     0x818
5055d7bfe2SMark Cave-Ayland #define TCX_THC_CURSXY   0x8fc
5155d7bfe2SMark Cave-Ayland #define TCX_THC_CURSMASK 0x900
5255d7bfe2SMark Cave-Ayland #define TCX_THC_CURSBITS 0x980
53420557e8Sbellard 
5401774ddbSAndreas Färber #define TYPE_TCX "SUNW,tcx"
5501774ddbSAndreas Färber #define TCX(obj) OBJECT_CHECK(TCXState, (obj), TYPE_TCX)
5601774ddbSAndreas Färber 
57420557e8Sbellard typedef struct TCXState {
5801774ddbSAndreas Färber     SysBusDevice parent_obj;
5901774ddbSAndreas Färber 
60c78f7137SGerd Hoffmann     QemuConsole *con;
6155d7bfe2SMark Cave-Ayland     qemu_irq irq;
628d5f07faSbellard     uint8_t *vram;
63eee0b836Sblueswir1     uint32_t *vram24, *cplane;
64da87dd7bSMark Cave-Ayland     hwaddr prom_addr;
65da87dd7bSMark Cave-Ayland     MemoryRegion rom;
66d08151bfSAvi Kivity     MemoryRegion vram_mem;
67d08151bfSAvi Kivity     MemoryRegion vram_8bit;
68d08151bfSAvi Kivity     MemoryRegion vram_24bit;
6955d7bfe2SMark Cave-Ayland     MemoryRegion stip;
7055d7bfe2SMark Cave-Ayland     MemoryRegion blit;
71d08151bfSAvi Kivity     MemoryRegion vram_cplane;
7255d7bfe2SMark Cave-Ayland     MemoryRegion rstip;
7355d7bfe2SMark Cave-Ayland     MemoryRegion rblit;
74d08151bfSAvi Kivity     MemoryRegion tec;
7555d7bfe2SMark Cave-Ayland     MemoryRegion dac;
7655d7bfe2SMark Cave-Ayland     MemoryRegion thc;
7755d7bfe2SMark Cave-Ayland     MemoryRegion dhc;
7855d7bfe2SMark Cave-Ayland     MemoryRegion alt;
79d08151bfSAvi Kivity     MemoryRegion thc24;
8055d7bfe2SMark Cave-Ayland 
81d08151bfSAvi Kivity     ram_addr_t vram24_offset, cplane_offset;
8255d7bfe2SMark Cave-Ayland     uint32_t tmpblit;
83ee6847d1SGerd Hoffmann     uint32_t vram_size;
8455d7bfe2SMark Cave-Ayland     uint32_t palette[260];
8555d7bfe2SMark Cave-Ayland     uint8_t r[260], g[260], b[260];
86427a66c3SBlue Swirl     uint16_t width, height, depth;
876f7e9aecSbellard     uint8_t dac_index, dac_state;
8855d7bfe2SMark Cave-Ayland     uint32_t thcmisc;
8955d7bfe2SMark Cave-Ayland     uint32_t cursmask[32];
9055d7bfe2SMark Cave-Ayland     uint32_t cursbits[32];
9155d7bfe2SMark Cave-Ayland     uint16_t cursx;
9255d7bfe2SMark Cave-Ayland     uint16_t cursy;
93420557e8Sbellard } TCXState;
94420557e8Sbellard 
959800b3c2SMark Cave-Ayland static void tcx_set_dirty(TCXState *s, ram_addr_t addr, int len)
96d3ffcafeSBlue Swirl {
979800b3c2SMark Cave-Ayland     memory_region_set_dirty(&s->vram_mem, addr, len);
984b865c28SMark Cave-Ayland 
994b865c28SMark Cave-Ayland     if (s->depth == 24) {
1004b865c28SMark Cave-Ayland         memory_region_set_dirty(&s->vram_mem, s->vram24_offset + addr * 4,
1014b865c28SMark Cave-Ayland                                 len * 4);
1024b865c28SMark Cave-Ayland         memory_region_set_dirty(&s->vram_mem, s->cplane_offset + addr * 4,
1034b865c28SMark Cave-Ayland                                 len * 4);
1044b865c28SMark Cave-Ayland     }
105d3ffcafeSBlue Swirl }
106d3ffcafeSBlue Swirl 
1072dd285b5SMark Cave-Ayland static int tcx_check_dirty(TCXState *s, DirtyBitmapSnapshot *snap,
1082dd285b5SMark Cave-Ayland                            ram_addr_t addr, int len)
109d3ffcafeSBlue Swirl {
11055d7bfe2SMark Cave-Ayland     int ret;
11155d7bfe2SMark Cave-Ayland 
1122dd285b5SMark Cave-Ayland     ret = memory_region_snapshot_get_dirty(&s->vram_mem, snap, addr, len);
113427ee02bSMark Cave-Ayland 
114427ee02bSMark Cave-Ayland     if (s->depth == 24) {
1152dd285b5SMark Cave-Ayland         ret |= memory_region_snapshot_get_dirty(&s->vram_mem, snap,
1162dd285b5SMark Cave-Ayland                                        s->vram24_offset + addr * 4, len * 4);
1172dd285b5SMark Cave-Ayland         ret |= memory_region_snapshot_get_dirty(&s->vram_mem, snap,
1182dd285b5SMark Cave-Ayland                                        s->cplane_offset + addr * 4, len * 4);
119427ee02bSMark Cave-Ayland     }
120427ee02bSMark Cave-Ayland 
12155d7bfe2SMark Cave-Ayland     return ret;
12255d7bfe2SMark Cave-Ayland }
12355d7bfe2SMark Cave-Ayland 
12421206a10Sbellard static void update_palette_entries(TCXState *s, int start, int end)
12521206a10Sbellard {
126c78f7137SGerd Hoffmann     DisplaySurface *surface = qemu_console_surface(s->con);
12721206a10Sbellard     int i;
128c78f7137SGerd Hoffmann 
12921206a10Sbellard     for (i = start; i < end; i++) {
130c78f7137SGerd Hoffmann         if (is_surface_bgr(surface)) {
1317b5d76daSaliguori             s->palette[i] = rgb_to_pixel32bgr(s->r[i], s->g[i], s->b[i]);
132c78f7137SGerd Hoffmann         } else {
13321206a10Sbellard             s->palette[i] = rgb_to_pixel32(s->r[i], s->g[i], s->b[i]);
134c78f7137SGerd Hoffmann         }
13521206a10Sbellard     }
1369800b3c2SMark Cave-Ayland     tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem));
137d3ffcafeSBlue Swirl }
13821206a10Sbellard 
139e80cfcfcSbellard static void tcx_draw_line32(TCXState *s1, uint8_t *d,
140e80cfcfcSbellard                             const uint8_t *s, int width)
141420557e8Sbellard {
142e80cfcfcSbellard     int x;
143e80cfcfcSbellard     uint8_t val;
1448bdc2159Sths     uint32_t *p = (uint32_t *)d;
145e80cfcfcSbellard 
146e80cfcfcSbellard     for (x = 0; x < width; x++) {
147e80cfcfcSbellard         val = *s++;
1488bdc2159Sths         *p++ = s1->palette[val];
149e80cfcfcSbellard     }
150420557e8Sbellard }
151420557e8Sbellard 
15255d7bfe2SMark Cave-Ayland static void tcx_draw_cursor32(TCXState *s1, uint8_t *d,
15355d7bfe2SMark Cave-Ayland                               int y, int width)
15455d7bfe2SMark Cave-Ayland {
15555d7bfe2SMark Cave-Ayland     int x, len;
15655d7bfe2SMark Cave-Ayland     uint32_t mask, bits;
15755d7bfe2SMark Cave-Ayland     uint32_t *p = (uint32_t *)d;
15855d7bfe2SMark Cave-Ayland 
15955d7bfe2SMark Cave-Ayland     y = y - s1->cursy;
16055d7bfe2SMark Cave-Ayland     mask = s1->cursmask[y];
16155d7bfe2SMark Cave-Ayland     bits = s1->cursbits[y];
16255d7bfe2SMark Cave-Ayland     len = MIN(width - s1->cursx, 32);
16355d7bfe2SMark Cave-Ayland     p = &p[s1->cursx];
16455d7bfe2SMark Cave-Ayland     for (x = 0; x < len; x++) {
16555d7bfe2SMark Cave-Ayland         if (mask & 0x80000000) {
16655d7bfe2SMark Cave-Ayland             if (bits & 0x80000000) {
16755d7bfe2SMark Cave-Ayland                 *p = s1->palette[259];
16855d7bfe2SMark Cave-Ayland             } else {
16955d7bfe2SMark Cave-Ayland                 *p = s1->palette[258];
17055d7bfe2SMark Cave-Ayland             }
17155d7bfe2SMark Cave-Ayland         }
17255d7bfe2SMark Cave-Ayland         p++;
17355d7bfe2SMark Cave-Ayland         mask <<= 1;
17455d7bfe2SMark Cave-Ayland         bits <<= 1;
17555d7bfe2SMark Cave-Ayland     }
17655d7bfe2SMark Cave-Ayland }
17755d7bfe2SMark Cave-Ayland 
178688ea2ebSblueswir1 /*
179688ea2ebSblueswir1   XXX Could be much more optimal:
180688ea2ebSblueswir1   * detect if line/page/whole screen is in 24 bit mode
181688ea2ebSblueswir1   * if destination is also BGR, use memcpy
182688ea2ebSblueswir1   */
183eee0b836Sblueswir1 static inline void tcx24_draw_line32(TCXState *s1, uint8_t *d,
184eee0b836Sblueswir1                                      const uint8_t *s, int width,
185eee0b836Sblueswir1                                      const uint32_t *cplane,
186eee0b836Sblueswir1                                      const uint32_t *s24)
187eee0b836Sblueswir1 {
188c78f7137SGerd Hoffmann     DisplaySurface *surface = qemu_console_surface(s1->con);
1897b5d76daSaliguori     int x, bgr, r, g, b;
190688ea2ebSblueswir1     uint8_t val, *p8;
191eee0b836Sblueswir1     uint32_t *p = (uint32_t *)d;
192eee0b836Sblueswir1     uint32_t dval;
193c78f7137SGerd Hoffmann     bgr = is_surface_bgr(surface);
194eee0b836Sblueswir1     for(x = 0; x < width; x++, s++, s24++) {
19555d7bfe2SMark Cave-Ayland         if (be32_to_cpu(*cplane) & 0x03000000) {
19655d7bfe2SMark Cave-Ayland             /* 24-bit direct, BGR order */
197688ea2ebSblueswir1             p8 = (uint8_t *)s24;
198688ea2ebSblueswir1             p8++;
199688ea2ebSblueswir1             b = *p8++;
200688ea2ebSblueswir1             g = *p8++;
201f7e683b8SBlue Swirl             r = *p8;
2027b5d76daSaliguori             if (bgr)
2037b5d76daSaliguori                 dval = rgb_to_pixel32bgr(r, g, b);
2047b5d76daSaliguori             else
205688ea2ebSblueswir1                 dval = rgb_to_pixel32(r, g, b);
206eee0b836Sblueswir1         } else {
20755d7bfe2SMark Cave-Ayland             /* 8-bit pseudocolor */
208eee0b836Sblueswir1             val = *s;
209eee0b836Sblueswir1             dval = s1->palette[val];
210eee0b836Sblueswir1         }
211eee0b836Sblueswir1         *p++ = dval;
21255d7bfe2SMark Cave-Ayland         cplane++;
213eee0b836Sblueswir1     }
214eee0b836Sblueswir1 }
215eee0b836Sblueswir1 
216e80cfcfcSbellard /* Fixed line length 1024 allows us to do nice tricks not possible on
217e80cfcfcSbellard    VGA... */
21855d7bfe2SMark Cave-Ayland 
21995219897Spbrook static void tcx_update_display(void *opaque)
220e80cfcfcSbellard {
221e80cfcfcSbellard     TCXState *ts = opaque;
222c78f7137SGerd Hoffmann     DisplaySurface *surface = qemu_console_surface(ts->con);
2232dd285b5SMark Cave-Ayland     ram_addr_t page;
2242dd285b5SMark Cave-Ayland     DirtyBitmapSnapshot *snap = NULL;
225550be127Sbellard     int y, y_start, dd, ds;
226e80cfcfcSbellard     uint8_t *d, *s;
227e80cfcfcSbellard 
228ee72bed0SMark Cave-Ayland     if (surface_bits_per_pixel(surface) != 32) {
229e80cfcfcSbellard         return;
230c78f7137SGerd Hoffmann     }
231c78f7137SGerd Hoffmann 
232d08151bfSAvi Kivity     page = 0;
233e80cfcfcSbellard     y_start = -1;
234c78f7137SGerd Hoffmann     d = surface_data(surface);
2356f7e9aecSbellard     s = ts->vram;
236c78f7137SGerd Hoffmann     dd = surface_stride(surface);
237e80cfcfcSbellard     ds = 1024;
238e80cfcfcSbellard 
2392dd285b5SMark Cave-Ayland     snap = memory_region_snapshot_and_clear_dirty(&ts->vram_mem, 0x0,
2402dd285b5SMark Cave-Ayland                                              memory_region_size(&ts->vram_mem),
2412dd285b5SMark Cave-Ayland                                              DIRTY_MEMORY_VGA);
2422dd285b5SMark Cave-Ayland 
2430a97c6c4SMark Cave-Ayland     for (y = 0; y < ts->height; y++, page += ds) {
2442dd285b5SMark Cave-Ayland         if (tcx_check_dirty(ts, snap, page, ds)) {
245e80cfcfcSbellard             if (y_start < 0)
246e80cfcfcSbellard                 y_start = y;
24755d7bfe2SMark Cave-Ayland 
248ee72bed0SMark Cave-Ayland             tcx_draw_line32(ts, d, s, ts->width);
24955d7bfe2SMark Cave-Ayland             if (y >= ts->cursy && y < ts->cursy + 32 && ts->cursx < ts->width) {
250ee72bed0SMark Cave-Ayland                 tcx_draw_cursor32(ts, d, y, ts->width);
25155d7bfe2SMark Cave-Ayland             }
252e80cfcfcSbellard         } else {
253e80cfcfcSbellard             if (y_start >= 0) {
254e80cfcfcSbellard                 /* flush to display */
255c78f7137SGerd Hoffmann                 dpy_gfx_update(ts->con, 0, y_start,
2566f7e9aecSbellard                                ts->width, y - y_start);
257e80cfcfcSbellard                 y_start = -1;
258e80cfcfcSbellard             }
259e80cfcfcSbellard         }
2600a97c6c4SMark Cave-Ayland         s += ds;
2610a97c6c4SMark Cave-Ayland         d += dd;
262e80cfcfcSbellard     }
263e80cfcfcSbellard     if (y_start >= 0) {
264e80cfcfcSbellard         /* flush to display */
265c78f7137SGerd Hoffmann         dpy_gfx_update(ts->con, 0, y_start,
2666f7e9aecSbellard                        ts->width, y - y_start);
267e80cfcfcSbellard     }
2682dd285b5SMark Cave-Ayland     g_free(snap);
269e80cfcfcSbellard }
270e80cfcfcSbellard 
271eee0b836Sblueswir1 static void tcx24_update_display(void *opaque)
272eee0b836Sblueswir1 {
273eee0b836Sblueswir1     TCXState *ts = opaque;
274c78f7137SGerd Hoffmann     DisplaySurface *surface = qemu_console_surface(ts->con);
2752dd285b5SMark Cave-Ayland     ram_addr_t page;
2762dd285b5SMark Cave-Ayland     DirtyBitmapSnapshot *snap = NULL;
277eee0b836Sblueswir1     int y, y_start, dd, ds;
278eee0b836Sblueswir1     uint8_t *d, *s;
279eee0b836Sblueswir1     uint32_t *cptr, *s24;
280eee0b836Sblueswir1 
281c78f7137SGerd Hoffmann     if (surface_bits_per_pixel(surface) != 32) {
282eee0b836Sblueswir1             return;
283c78f7137SGerd Hoffmann     }
284c78f7137SGerd Hoffmann 
285d08151bfSAvi Kivity     page = 0;
286eee0b836Sblueswir1     y_start = -1;
287c78f7137SGerd Hoffmann     d = surface_data(surface);
288eee0b836Sblueswir1     s = ts->vram;
289eee0b836Sblueswir1     s24 = ts->vram24;
290eee0b836Sblueswir1     cptr = ts->cplane;
291c78f7137SGerd Hoffmann     dd = surface_stride(surface);
292eee0b836Sblueswir1     ds = 1024;
293eee0b836Sblueswir1 
2942dd285b5SMark Cave-Ayland     snap = memory_region_snapshot_and_clear_dirty(&ts->vram_mem, 0x0,
2952dd285b5SMark Cave-Ayland                                              memory_region_size(&ts->vram_mem),
2962dd285b5SMark Cave-Ayland                                              DIRTY_MEMORY_VGA);
2972dd285b5SMark Cave-Ayland 
298d18e1012SMark Cave-Ayland     for (y = 0; y < ts->height; y++, page += ds) {
2992dd285b5SMark Cave-Ayland         if (tcx_check_dirty(ts, snap, page, ds)) {
300eee0b836Sblueswir1             if (y_start < 0)
301eee0b836Sblueswir1                 y_start = y;
3022dd285b5SMark Cave-Ayland 
303eee0b836Sblueswir1             tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
30455d7bfe2SMark Cave-Ayland             if (y >= ts->cursy && y < ts->cursy+32 && ts->cursx < ts->width) {
30555d7bfe2SMark Cave-Ayland                 tcx_draw_cursor32(ts, d, y, ts->width);
30655d7bfe2SMark Cave-Ayland             }
307eee0b836Sblueswir1         } else {
308eee0b836Sblueswir1             if (y_start >= 0) {
309eee0b836Sblueswir1                 /* flush to display */
310c78f7137SGerd Hoffmann                 dpy_gfx_update(ts->con, 0, y_start,
311eee0b836Sblueswir1                                ts->width, y - y_start);
312eee0b836Sblueswir1                 y_start = -1;
313eee0b836Sblueswir1             }
314eee0b836Sblueswir1         }
315d18e1012SMark Cave-Ayland         d += dd;
316d18e1012SMark Cave-Ayland         s += ds;
317d18e1012SMark Cave-Ayland         cptr += ds;
318d18e1012SMark Cave-Ayland         s24 += ds;
319eee0b836Sblueswir1     }
320eee0b836Sblueswir1     if (y_start >= 0) {
321eee0b836Sblueswir1         /* flush to display */
322c78f7137SGerd Hoffmann         dpy_gfx_update(ts->con, 0, y_start,
323eee0b836Sblueswir1                        ts->width, y - y_start);
324eee0b836Sblueswir1     }
3252dd285b5SMark Cave-Ayland     g_free(snap);
326eee0b836Sblueswir1 }
327eee0b836Sblueswir1 
32895219897Spbrook static void tcx_invalidate_display(void *opaque)
329420557e8Sbellard {
330420557e8Sbellard     TCXState *s = opaque;
331420557e8Sbellard 
3329800b3c2SMark Cave-Ayland     tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem));
333c78f7137SGerd Hoffmann     qemu_console_resize(s->con, s->width, s->height);
334e80cfcfcSbellard }
335e80cfcfcSbellard 
336eee0b836Sblueswir1 static void tcx24_invalidate_display(void *opaque)
337eee0b836Sblueswir1 {
338eee0b836Sblueswir1     TCXState *s = opaque;
339eee0b836Sblueswir1 
3409800b3c2SMark Cave-Ayland     tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem));
341c78f7137SGerd Hoffmann     qemu_console_resize(s->con, s->width, s->height);
342eee0b836Sblueswir1 }
343eee0b836Sblueswir1 
344e59fb374SJuan Quintela static int vmstate_tcx_post_load(void *opaque, int version_id)
345e80cfcfcSbellard {
346e80cfcfcSbellard     TCXState *s = opaque;
347e80cfcfcSbellard 
34821206a10Sbellard     update_palette_entries(s, 0, 256);
3499800b3c2SMark Cave-Ayland     tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem));
350420557e8Sbellard     return 0;
351420557e8Sbellard }
352420557e8Sbellard 
353c0c41a4bSBlue Swirl static const VMStateDescription vmstate_tcx = {
354c0c41a4bSBlue Swirl     .name ="tcx",
355c0c41a4bSBlue Swirl     .version_id = 4,
356c0c41a4bSBlue Swirl     .minimum_version_id = 4,
357752ff2faSJuan Quintela     .post_load = vmstate_tcx_post_load,
358c0c41a4bSBlue Swirl     .fields = (VMStateField[]) {
359c0c41a4bSBlue Swirl         VMSTATE_UINT16(height, TCXState),
360c0c41a4bSBlue Swirl         VMSTATE_UINT16(width, TCXState),
361c0c41a4bSBlue Swirl         VMSTATE_UINT16(depth, TCXState),
362c0c41a4bSBlue Swirl         VMSTATE_BUFFER(r, TCXState),
363c0c41a4bSBlue Swirl         VMSTATE_BUFFER(g, TCXState),
364c0c41a4bSBlue Swirl         VMSTATE_BUFFER(b, TCXState),
365c0c41a4bSBlue Swirl         VMSTATE_UINT8(dac_index, TCXState),
366c0c41a4bSBlue Swirl         VMSTATE_UINT8(dac_state, TCXState),
367c0c41a4bSBlue Swirl         VMSTATE_END_OF_LIST()
368c0c41a4bSBlue Swirl     }
369c0c41a4bSBlue Swirl };
370c0c41a4bSBlue Swirl 
3717f23f812SMichael S. Tsirkin static void tcx_reset(DeviceState *d)
372420557e8Sbellard {
37301774ddbSAndreas Färber     TCXState *s = TCX(d);
374420557e8Sbellard 
375e80cfcfcSbellard     /* Initialize palette */
37655d7bfe2SMark Cave-Ayland     memset(s->r, 0, 260);
37755d7bfe2SMark Cave-Ayland     memset(s->g, 0, 260);
37855d7bfe2SMark Cave-Ayland     memset(s->b, 0, 260);
379e80cfcfcSbellard     s->r[255] = s->g[255] = s->b[255] = 255;
38055d7bfe2SMark Cave-Ayland     s->r[256] = s->g[256] = s->b[256] = 255;
38155d7bfe2SMark Cave-Ayland     s->r[258] = s->g[258] = s->b[258] = 255;
38255d7bfe2SMark Cave-Ayland     update_palette_entries(s, 0, 260);
383e80cfcfcSbellard     memset(s->vram, 0, MAXX*MAXY);
384d08151bfSAvi Kivity     memory_region_reset_dirty(&s->vram_mem, 0, MAXX * MAXY * (1 + 4 + 4),
385d08151bfSAvi Kivity                               DIRTY_MEMORY_VGA);
3866f7e9aecSbellard     s->dac_index = 0;
3876f7e9aecSbellard     s->dac_state = 0;
38855d7bfe2SMark Cave-Ayland     s->cursx = 0xf000; /* Put cursor off screen */
38955d7bfe2SMark Cave-Ayland     s->cursy = 0xf000;
390420557e8Sbellard }
391420557e8Sbellard 
392a8170e5eSAvi Kivity static uint64_t tcx_dac_readl(void *opaque, hwaddr addr,
393d08151bfSAvi Kivity                               unsigned size)
3946f7e9aecSbellard {
39555d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
39655d7bfe2SMark Cave-Ayland     uint32_t val = 0;
39755d7bfe2SMark Cave-Ayland 
39855d7bfe2SMark Cave-Ayland     switch (s->dac_state) {
39955d7bfe2SMark Cave-Ayland     case 0:
40055d7bfe2SMark Cave-Ayland         val = s->r[s->dac_index] << 24;
40155d7bfe2SMark Cave-Ayland         s->dac_state++;
40255d7bfe2SMark Cave-Ayland         break;
40355d7bfe2SMark Cave-Ayland     case 1:
40455d7bfe2SMark Cave-Ayland         val = s->g[s->dac_index] << 24;
40555d7bfe2SMark Cave-Ayland         s->dac_state++;
40655d7bfe2SMark Cave-Ayland         break;
40755d7bfe2SMark Cave-Ayland     case 2:
40855d7bfe2SMark Cave-Ayland         val = s->b[s->dac_index] << 24;
40955d7bfe2SMark Cave-Ayland         s->dac_index = (s->dac_index + 1) & 0xff; /* Index autoincrement */
41055d7bfe2SMark Cave-Ayland     default:
41155d7bfe2SMark Cave-Ayland         s->dac_state = 0;
41255d7bfe2SMark Cave-Ayland         break;
41355d7bfe2SMark Cave-Ayland     }
41455d7bfe2SMark Cave-Ayland 
41555d7bfe2SMark Cave-Ayland     return val;
4166f7e9aecSbellard }
4176f7e9aecSbellard 
418a8170e5eSAvi Kivity static void tcx_dac_writel(void *opaque, hwaddr addr, uint64_t val,
419d08151bfSAvi Kivity                            unsigned size)
4206f7e9aecSbellard {
4216f7e9aecSbellard     TCXState *s = opaque;
42255d7bfe2SMark Cave-Ayland     unsigned index;
4236f7e9aecSbellard 
424e64d7d59Sblueswir1     switch (addr) {
42555d7bfe2SMark Cave-Ayland     case 0: /* Address */
4266f7e9aecSbellard         s->dac_index = val >> 24;
4276f7e9aecSbellard         s->dac_state = 0;
4286f7e9aecSbellard         break;
42955d7bfe2SMark Cave-Ayland     case 4:  /* Pixel colours */
43055d7bfe2SMark Cave-Ayland     case 12: /* Overlay (cursor) colours */
43155d7bfe2SMark Cave-Ayland         if (addr & 8) {
43255d7bfe2SMark Cave-Ayland             index = (s->dac_index & 3) + 256;
43355d7bfe2SMark Cave-Ayland         } else {
43455d7bfe2SMark Cave-Ayland             index = s->dac_index;
43555d7bfe2SMark Cave-Ayland         }
4366f7e9aecSbellard         switch (s->dac_state) {
4376f7e9aecSbellard         case 0:
43855d7bfe2SMark Cave-Ayland             s->r[index] = val >> 24;
43955d7bfe2SMark Cave-Ayland             update_palette_entries(s, index, index + 1);
4406f7e9aecSbellard             s->dac_state++;
4416f7e9aecSbellard             break;
4426f7e9aecSbellard         case 1:
44355d7bfe2SMark Cave-Ayland             s->g[index] = val >> 24;
44455d7bfe2SMark Cave-Ayland             update_palette_entries(s, index, index + 1);
4456f7e9aecSbellard             s->dac_state++;
4466f7e9aecSbellard             break;
4476f7e9aecSbellard         case 2:
44855d7bfe2SMark Cave-Ayland             s->b[index] = val >> 24;
44955d7bfe2SMark Cave-Ayland             update_palette_entries(s, index, index + 1);
45055d7bfe2SMark Cave-Ayland             s->dac_index = (s->dac_index + 1) & 0xff; /* Index autoincrement */
4516f7e9aecSbellard         default:
4526f7e9aecSbellard             s->dac_state = 0;
4536f7e9aecSbellard             break;
4546f7e9aecSbellard         }
4556f7e9aecSbellard         break;
45655d7bfe2SMark Cave-Ayland     default: /* Control registers */
4576f7e9aecSbellard         break;
4586f7e9aecSbellard     }
4596f7e9aecSbellard }
4606f7e9aecSbellard 
461d08151bfSAvi Kivity static const MemoryRegionOps tcx_dac_ops = {
462d08151bfSAvi Kivity     .read = tcx_dac_readl,
463d08151bfSAvi Kivity     .write = tcx_dac_writel,
464d08151bfSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
465d08151bfSAvi Kivity     .valid = {
466d08151bfSAvi Kivity         .min_access_size = 4,
467d08151bfSAvi Kivity         .max_access_size = 4,
468d08151bfSAvi Kivity     },
4696f7e9aecSbellard };
4706f7e9aecSbellard 
47155d7bfe2SMark Cave-Ayland static uint64_t tcx_stip_readl(void *opaque, hwaddr addr,
472d08151bfSAvi Kivity                                unsigned size)
4738508b89eSblueswir1 {
4748508b89eSblueswir1     return 0;
4758508b89eSblueswir1 }
4768508b89eSblueswir1 
47755d7bfe2SMark Cave-Ayland static void tcx_stip_writel(void *opaque, hwaddr addr,
478d08151bfSAvi Kivity                             uint64_t val, unsigned size)
4798508b89eSblueswir1 {
48055d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
48155d7bfe2SMark Cave-Ayland     int i;
48255d7bfe2SMark Cave-Ayland     uint32_t col;
48355d7bfe2SMark Cave-Ayland 
48455d7bfe2SMark Cave-Ayland     if (!(addr & 4)) {
48555d7bfe2SMark Cave-Ayland         s->tmpblit = val;
48655d7bfe2SMark Cave-Ayland     } else {
48755d7bfe2SMark Cave-Ayland         addr = (addr >> 3) & 0xfffff;
48855d7bfe2SMark Cave-Ayland         col = cpu_to_be32(s->tmpblit);
48955d7bfe2SMark Cave-Ayland         if (s->depth == 24) {
49055d7bfe2SMark Cave-Ayland             for (i = 0; i < 32; i++)  {
49155d7bfe2SMark Cave-Ayland                 if (val & 0x80000000) {
49255d7bfe2SMark Cave-Ayland                     s->vram[addr + i] = s->tmpblit;
49355d7bfe2SMark Cave-Ayland                     s->vram24[addr + i] = col;
49455d7bfe2SMark Cave-Ayland                 }
49555d7bfe2SMark Cave-Ayland                 val <<= 1;
49655d7bfe2SMark Cave-Ayland             }
49755d7bfe2SMark Cave-Ayland         } else {
49855d7bfe2SMark Cave-Ayland             for (i = 0; i < 32; i++)  {
49955d7bfe2SMark Cave-Ayland                 if (val & 0x80000000) {
50055d7bfe2SMark Cave-Ayland                     s->vram[addr + i] = s->tmpblit;
50155d7bfe2SMark Cave-Ayland                 }
50255d7bfe2SMark Cave-Ayland                 val <<= 1;
50355d7bfe2SMark Cave-Ayland             }
50455d7bfe2SMark Cave-Ayland         }
50597394580SMark Cave-Ayland         tcx_set_dirty(s, addr, 32);
50655d7bfe2SMark Cave-Ayland     }
5078508b89eSblueswir1 }
5088508b89eSblueswir1 
50955d7bfe2SMark Cave-Ayland static void tcx_rstip_writel(void *opaque, hwaddr addr,
51055d7bfe2SMark Cave-Ayland                              uint64_t val, unsigned size)
51155d7bfe2SMark Cave-Ayland {
51255d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
51355d7bfe2SMark Cave-Ayland     int i;
51455d7bfe2SMark Cave-Ayland     uint32_t col;
51555d7bfe2SMark Cave-Ayland 
51655d7bfe2SMark Cave-Ayland     if (!(addr & 4)) {
51755d7bfe2SMark Cave-Ayland         s->tmpblit = val;
51855d7bfe2SMark Cave-Ayland     } else {
51955d7bfe2SMark Cave-Ayland         addr = (addr >> 3) & 0xfffff;
52055d7bfe2SMark Cave-Ayland         col = cpu_to_be32(s->tmpblit);
52155d7bfe2SMark Cave-Ayland         if (s->depth == 24) {
52255d7bfe2SMark Cave-Ayland             for (i = 0; i < 32; i++) {
52355d7bfe2SMark Cave-Ayland                 if (val & 0x80000000) {
52455d7bfe2SMark Cave-Ayland                     s->vram[addr + i] = s->tmpblit;
52555d7bfe2SMark Cave-Ayland                     s->vram24[addr + i] = col;
52655d7bfe2SMark Cave-Ayland                     s->cplane[addr + i] = col;
52755d7bfe2SMark Cave-Ayland                 }
52855d7bfe2SMark Cave-Ayland                 val <<= 1;
52955d7bfe2SMark Cave-Ayland             }
53055d7bfe2SMark Cave-Ayland         } else {
53155d7bfe2SMark Cave-Ayland             for (i = 0; i < 32; i++)  {
53255d7bfe2SMark Cave-Ayland                 if (val & 0x80000000) {
53355d7bfe2SMark Cave-Ayland                     s->vram[addr + i] = s->tmpblit;
53455d7bfe2SMark Cave-Ayland                 }
53555d7bfe2SMark Cave-Ayland                 val <<= 1;
53655d7bfe2SMark Cave-Ayland             }
53755d7bfe2SMark Cave-Ayland         }
53897394580SMark Cave-Ayland         tcx_set_dirty(s, addr, 32);
53955d7bfe2SMark Cave-Ayland     }
54055d7bfe2SMark Cave-Ayland }
54155d7bfe2SMark Cave-Ayland 
54255d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_stip_ops = {
54355d7bfe2SMark Cave-Ayland     .read = tcx_stip_readl,
54455d7bfe2SMark Cave-Ayland     .write = tcx_stip_writel,
54555d7bfe2SMark Cave-Ayland     .endianness = DEVICE_NATIVE_ENDIAN,
54655d7bfe2SMark Cave-Ayland     .valid = {
54755d7bfe2SMark Cave-Ayland         .min_access_size = 4,
54855d7bfe2SMark Cave-Ayland         .max_access_size = 4,
54955d7bfe2SMark Cave-Ayland     },
55055d7bfe2SMark Cave-Ayland };
55155d7bfe2SMark Cave-Ayland 
55255d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_rstip_ops = {
55355d7bfe2SMark Cave-Ayland     .read = tcx_stip_readl,
55455d7bfe2SMark Cave-Ayland     .write = tcx_rstip_writel,
55555d7bfe2SMark Cave-Ayland     .endianness = DEVICE_NATIVE_ENDIAN,
55655d7bfe2SMark Cave-Ayland     .valid = {
55755d7bfe2SMark Cave-Ayland         .min_access_size = 4,
55855d7bfe2SMark Cave-Ayland         .max_access_size = 4,
55955d7bfe2SMark Cave-Ayland     },
56055d7bfe2SMark Cave-Ayland };
56155d7bfe2SMark Cave-Ayland 
56255d7bfe2SMark Cave-Ayland static uint64_t tcx_blit_readl(void *opaque, hwaddr addr,
56355d7bfe2SMark Cave-Ayland                                unsigned size)
56455d7bfe2SMark Cave-Ayland {
56555d7bfe2SMark Cave-Ayland     return 0;
56655d7bfe2SMark Cave-Ayland }
56755d7bfe2SMark Cave-Ayland 
56855d7bfe2SMark Cave-Ayland static void tcx_blit_writel(void *opaque, hwaddr addr,
56955d7bfe2SMark Cave-Ayland                             uint64_t val, unsigned size)
57055d7bfe2SMark Cave-Ayland {
57155d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
57255d7bfe2SMark Cave-Ayland     uint32_t adsr, len;
57355d7bfe2SMark Cave-Ayland     int i;
57455d7bfe2SMark Cave-Ayland 
57555d7bfe2SMark Cave-Ayland     if (!(addr & 4)) {
57655d7bfe2SMark Cave-Ayland         s->tmpblit = val;
57755d7bfe2SMark Cave-Ayland     } else {
57855d7bfe2SMark Cave-Ayland         addr = (addr >> 3) & 0xfffff;
57955d7bfe2SMark Cave-Ayland         adsr = val & 0xffffff;
58055d7bfe2SMark Cave-Ayland         len = ((val >> 24) & 0x1f) + 1;
58155d7bfe2SMark Cave-Ayland         if (adsr == 0xffffff) {
58255d7bfe2SMark Cave-Ayland             memset(&s->vram[addr], s->tmpblit, len);
58355d7bfe2SMark Cave-Ayland             if (s->depth == 24) {
58455d7bfe2SMark Cave-Ayland                 val = s->tmpblit & 0xffffff;
58555d7bfe2SMark Cave-Ayland                 val = cpu_to_be32(val);
58655d7bfe2SMark Cave-Ayland                 for (i = 0; i < len; i++) {
58755d7bfe2SMark Cave-Ayland                     s->vram24[addr + i] = val;
58855d7bfe2SMark Cave-Ayland                 }
58955d7bfe2SMark Cave-Ayland             }
59055d7bfe2SMark Cave-Ayland         } else {
59155d7bfe2SMark Cave-Ayland             memcpy(&s->vram[addr], &s->vram[adsr], len);
59255d7bfe2SMark Cave-Ayland             if (s->depth == 24) {
59355d7bfe2SMark Cave-Ayland                 memcpy(&s->vram24[addr], &s->vram24[adsr], len * 4);
59455d7bfe2SMark Cave-Ayland             }
59555d7bfe2SMark Cave-Ayland         }
59697394580SMark Cave-Ayland         tcx_set_dirty(s, addr, len);
59755d7bfe2SMark Cave-Ayland     }
59855d7bfe2SMark Cave-Ayland }
59955d7bfe2SMark Cave-Ayland 
60055d7bfe2SMark Cave-Ayland static void tcx_rblit_writel(void *opaque, hwaddr addr,
60155d7bfe2SMark Cave-Ayland                          uint64_t val, unsigned size)
60255d7bfe2SMark Cave-Ayland {
60355d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
60455d7bfe2SMark Cave-Ayland     uint32_t adsr, len;
60555d7bfe2SMark Cave-Ayland     int i;
60655d7bfe2SMark Cave-Ayland 
60755d7bfe2SMark Cave-Ayland     if (!(addr & 4)) {
60855d7bfe2SMark Cave-Ayland         s->tmpblit = val;
60955d7bfe2SMark Cave-Ayland     } else {
61055d7bfe2SMark Cave-Ayland         addr = (addr >> 3) & 0xfffff;
61155d7bfe2SMark Cave-Ayland         adsr = val & 0xffffff;
61255d7bfe2SMark Cave-Ayland         len = ((val >> 24) & 0x1f) + 1;
61355d7bfe2SMark Cave-Ayland         if (adsr == 0xffffff) {
61455d7bfe2SMark Cave-Ayland             memset(&s->vram[addr], s->tmpblit, len);
61555d7bfe2SMark Cave-Ayland             if (s->depth == 24) {
61655d7bfe2SMark Cave-Ayland                 val = s->tmpblit & 0xffffff;
61755d7bfe2SMark Cave-Ayland                 val = cpu_to_be32(val);
61855d7bfe2SMark Cave-Ayland                 for (i = 0; i < len; i++) {
61955d7bfe2SMark Cave-Ayland                     s->vram24[addr + i] = val;
62055d7bfe2SMark Cave-Ayland                     s->cplane[addr + i] = val;
62155d7bfe2SMark Cave-Ayland                 }
62255d7bfe2SMark Cave-Ayland             }
62355d7bfe2SMark Cave-Ayland         } else {
62455d7bfe2SMark Cave-Ayland             memcpy(&s->vram[addr], &s->vram[adsr], len);
62555d7bfe2SMark Cave-Ayland             if (s->depth == 24) {
62655d7bfe2SMark Cave-Ayland                 memcpy(&s->vram24[addr], &s->vram24[adsr], len * 4);
62755d7bfe2SMark Cave-Ayland                 memcpy(&s->cplane[addr], &s->cplane[adsr], len * 4);
62855d7bfe2SMark Cave-Ayland             }
62955d7bfe2SMark Cave-Ayland         }
63097394580SMark Cave-Ayland         tcx_set_dirty(s, addr, len);
63155d7bfe2SMark Cave-Ayland     }
63255d7bfe2SMark Cave-Ayland }
63355d7bfe2SMark Cave-Ayland 
63455d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_blit_ops = {
63555d7bfe2SMark Cave-Ayland     .read = tcx_blit_readl,
63655d7bfe2SMark Cave-Ayland     .write = tcx_blit_writel,
63755d7bfe2SMark Cave-Ayland     .endianness = DEVICE_NATIVE_ENDIAN,
63855d7bfe2SMark Cave-Ayland     .valid = {
63955d7bfe2SMark Cave-Ayland         .min_access_size = 4,
64055d7bfe2SMark Cave-Ayland         .max_access_size = 4,
64155d7bfe2SMark Cave-Ayland     },
64255d7bfe2SMark Cave-Ayland };
64355d7bfe2SMark Cave-Ayland 
64455d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_rblit_ops = {
64555d7bfe2SMark Cave-Ayland     .read = tcx_blit_readl,
64655d7bfe2SMark Cave-Ayland     .write = tcx_rblit_writel,
64755d7bfe2SMark Cave-Ayland     .endianness = DEVICE_NATIVE_ENDIAN,
64855d7bfe2SMark Cave-Ayland     .valid = {
64955d7bfe2SMark Cave-Ayland         .min_access_size = 4,
65055d7bfe2SMark Cave-Ayland         .max_access_size = 4,
65155d7bfe2SMark Cave-Ayland     },
65255d7bfe2SMark Cave-Ayland };
65355d7bfe2SMark Cave-Ayland 
65455d7bfe2SMark Cave-Ayland static void tcx_invalidate_cursor_position(TCXState *s)
65555d7bfe2SMark Cave-Ayland {
65655d7bfe2SMark Cave-Ayland     int ymin, ymax, start, end;
65755d7bfe2SMark Cave-Ayland 
65855d7bfe2SMark Cave-Ayland     /* invalidate only near the cursor */
65955d7bfe2SMark Cave-Ayland     ymin = s->cursy;
66055d7bfe2SMark Cave-Ayland     if (ymin >= s->height) {
66155d7bfe2SMark Cave-Ayland         return;
66255d7bfe2SMark Cave-Ayland     }
66355d7bfe2SMark Cave-Ayland     ymax = MIN(s->height, ymin + 32);
66455d7bfe2SMark Cave-Ayland     start = ymin * 1024;
66555d7bfe2SMark Cave-Ayland     end   = ymax * 1024;
66655d7bfe2SMark Cave-Ayland 
66797394580SMark Cave-Ayland     tcx_set_dirty(s, start, end - start);
66855d7bfe2SMark Cave-Ayland }
66955d7bfe2SMark Cave-Ayland 
67055d7bfe2SMark Cave-Ayland static uint64_t tcx_thc_readl(void *opaque, hwaddr addr,
67155d7bfe2SMark Cave-Ayland                             unsigned size)
67255d7bfe2SMark Cave-Ayland {
67355d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
67455d7bfe2SMark Cave-Ayland     uint64_t val;
67555d7bfe2SMark Cave-Ayland 
67655d7bfe2SMark Cave-Ayland     if (addr == TCX_THC_MISC) {
67755d7bfe2SMark Cave-Ayland         val = s->thcmisc | 0x02000000;
67855d7bfe2SMark Cave-Ayland     } else {
67955d7bfe2SMark Cave-Ayland         val = 0;
68055d7bfe2SMark Cave-Ayland     }
68155d7bfe2SMark Cave-Ayland     return val;
68255d7bfe2SMark Cave-Ayland }
68355d7bfe2SMark Cave-Ayland 
68455d7bfe2SMark Cave-Ayland static void tcx_thc_writel(void *opaque, hwaddr addr,
68555d7bfe2SMark Cave-Ayland                          uint64_t val, unsigned size)
68655d7bfe2SMark Cave-Ayland {
68755d7bfe2SMark Cave-Ayland     TCXState *s = opaque;
68855d7bfe2SMark Cave-Ayland 
68955d7bfe2SMark Cave-Ayland     if (addr == TCX_THC_CURSXY) {
69055d7bfe2SMark Cave-Ayland         tcx_invalidate_cursor_position(s);
69155d7bfe2SMark Cave-Ayland         s->cursx = val >> 16;
69255d7bfe2SMark Cave-Ayland         s->cursy = val;
69355d7bfe2SMark Cave-Ayland         tcx_invalidate_cursor_position(s);
69455d7bfe2SMark Cave-Ayland     } else if (addr >= TCX_THC_CURSMASK && addr < TCX_THC_CURSMASK + 128) {
69555d7bfe2SMark Cave-Ayland         s->cursmask[(addr - TCX_THC_CURSMASK) >> 2] = val;
69655d7bfe2SMark Cave-Ayland         tcx_invalidate_cursor_position(s);
69755d7bfe2SMark Cave-Ayland     } else if (addr >= TCX_THC_CURSBITS && addr < TCX_THC_CURSBITS + 128) {
69855d7bfe2SMark Cave-Ayland         s->cursbits[(addr - TCX_THC_CURSBITS) >> 2] = val;
69955d7bfe2SMark Cave-Ayland         tcx_invalidate_cursor_position(s);
70055d7bfe2SMark Cave-Ayland     } else if (addr == TCX_THC_MISC) {
70155d7bfe2SMark Cave-Ayland         s->thcmisc = val;
70255d7bfe2SMark Cave-Ayland     }
70355d7bfe2SMark Cave-Ayland 
70455d7bfe2SMark Cave-Ayland }
70555d7bfe2SMark Cave-Ayland 
70655d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_thc_ops = {
70755d7bfe2SMark Cave-Ayland     .read = tcx_thc_readl,
70855d7bfe2SMark Cave-Ayland     .write = tcx_thc_writel,
70955d7bfe2SMark Cave-Ayland     .endianness = DEVICE_NATIVE_ENDIAN,
71055d7bfe2SMark Cave-Ayland     .valid = {
71155d7bfe2SMark Cave-Ayland         .min_access_size = 4,
71255d7bfe2SMark Cave-Ayland         .max_access_size = 4,
71355d7bfe2SMark Cave-Ayland     },
71455d7bfe2SMark Cave-Ayland };
71555d7bfe2SMark Cave-Ayland 
71655d7bfe2SMark Cave-Ayland static uint64_t tcx_dummy_readl(void *opaque, hwaddr addr,
71755d7bfe2SMark Cave-Ayland                             unsigned size)
71855d7bfe2SMark Cave-Ayland {
71955d7bfe2SMark Cave-Ayland     return 0;
72055d7bfe2SMark Cave-Ayland }
72155d7bfe2SMark Cave-Ayland 
72255d7bfe2SMark Cave-Ayland static void tcx_dummy_writel(void *opaque, hwaddr addr,
72355d7bfe2SMark Cave-Ayland                          uint64_t val, unsigned size)
72455d7bfe2SMark Cave-Ayland {
72555d7bfe2SMark Cave-Ayland     return;
72655d7bfe2SMark Cave-Ayland }
72755d7bfe2SMark Cave-Ayland 
72855d7bfe2SMark Cave-Ayland static const MemoryRegionOps tcx_dummy_ops = {
72955d7bfe2SMark Cave-Ayland     .read = tcx_dummy_readl,
73055d7bfe2SMark Cave-Ayland     .write = tcx_dummy_writel,
731d08151bfSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
732d08151bfSAvi Kivity     .valid = {
733d08151bfSAvi Kivity         .min_access_size = 4,
734d08151bfSAvi Kivity         .max_access_size = 4,
735d08151bfSAvi Kivity     },
7368508b89eSblueswir1 };
7378508b89eSblueswir1 
738380cd056SGerd Hoffmann static const GraphicHwOps tcx_ops = {
739380cd056SGerd Hoffmann     .invalidate = tcx_invalidate_display,
740380cd056SGerd Hoffmann     .gfx_update = tcx_update_display,
741380cd056SGerd Hoffmann };
742380cd056SGerd Hoffmann 
743380cd056SGerd Hoffmann static const GraphicHwOps tcx24_ops = {
744380cd056SGerd Hoffmann     .invalidate = tcx24_invalidate_display,
745380cd056SGerd Hoffmann     .gfx_update = tcx24_update_display,
746380cd056SGerd Hoffmann };
747380cd056SGerd Hoffmann 
74801b91ac2SMark Cave-Ayland static void tcx_initfn(Object *obj)
74901b91ac2SMark Cave-Ayland {
75001b91ac2SMark Cave-Ayland     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
75101b91ac2SMark Cave-Ayland     TCXState *s = TCX(obj);
75201b91ac2SMark Cave-Ayland 
7531cfe48c1SPeter Maydell     memory_region_init_ram_nomigrate(&s->rom, obj, "tcx.prom", FCODE_MAX_ROM_SIZE,
754f8ed85acSMarkus Armbruster                            &error_fatal);
75501b91ac2SMark Cave-Ayland     memory_region_set_readonly(&s->rom, true);
75601b91ac2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->rom);
75701b91ac2SMark Cave-Ayland 
75855d7bfe2SMark Cave-Ayland     /* 2/STIP : Stippler */
759b21de199SThomas Huth     memory_region_init_io(&s->stip, obj, &tcx_stip_ops, s, "tcx.stip",
76055d7bfe2SMark Cave-Ayland                           TCX_STIP_NREGS);
76155d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->stip);
76255d7bfe2SMark Cave-Ayland 
76355d7bfe2SMark Cave-Ayland     /* 3/BLIT : Blitter */
764b21de199SThomas Huth     memory_region_init_io(&s->blit, obj, &tcx_blit_ops, s, "tcx.blit",
76555d7bfe2SMark Cave-Ayland                           TCX_BLIT_NREGS);
76655d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->blit);
76755d7bfe2SMark Cave-Ayland 
76855d7bfe2SMark Cave-Ayland     /* 5/RSTIP : Raw Stippler */
769b21de199SThomas Huth     memory_region_init_io(&s->rstip, obj, &tcx_rstip_ops, s, "tcx.rstip",
77055d7bfe2SMark Cave-Ayland                           TCX_RSTIP_NREGS);
77155d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->rstip);
77255d7bfe2SMark Cave-Ayland 
77355d7bfe2SMark Cave-Ayland     /* 6/RBLIT : Raw Blitter */
774b21de199SThomas Huth     memory_region_init_io(&s->rblit, obj, &tcx_rblit_ops, s, "tcx.rblit",
77555d7bfe2SMark Cave-Ayland                           TCX_RBLIT_NREGS);
77655d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->rblit);
77755d7bfe2SMark Cave-Ayland 
77855d7bfe2SMark Cave-Ayland     /* 7/TEC : ??? */
779b21de199SThomas Huth     memory_region_init_io(&s->tec, obj, &tcx_dummy_ops, s, "tcx.tec",
780b21de199SThomas Huth                           TCX_TEC_NREGS);
78155d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->tec);
78255d7bfe2SMark Cave-Ayland 
78355d7bfe2SMark Cave-Ayland     /* 8/CMAP : DAC */
784b21de199SThomas Huth     memory_region_init_io(&s->dac, obj, &tcx_dac_ops, s, "tcx.dac",
785b21de199SThomas Huth                           TCX_DAC_NREGS);
78601b91ac2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->dac);
78701b91ac2SMark Cave-Ayland 
78855d7bfe2SMark Cave-Ayland     /* 9/THC : Cursor */
789b21de199SThomas Huth     memory_region_init_io(&s->thc, obj, &tcx_thc_ops, s, "tcx.thc",
79055d7bfe2SMark Cave-Ayland                           TCX_THC_NREGS);
79155d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->thc);
79201b91ac2SMark Cave-Ayland 
79355d7bfe2SMark Cave-Ayland     /* 11/DHC : ??? */
794b21de199SThomas Huth     memory_region_init_io(&s->dhc, obj, &tcx_dummy_ops, s, "tcx.dhc",
79555d7bfe2SMark Cave-Ayland                           TCX_DHC_NREGS);
79655d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->dhc);
79755d7bfe2SMark Cave-Ayland 
79855d7bfe2SMark Cave-Ayland     /* 12/ALT : ??? */
799b21de199SThomas Huth     memory_region_init_io(&s->alt, obj, &tcx_dummy_ops, s, "tcx.alt",
80055d7bfe2SMark Cave-Ayland                           TCX_ALT_NREGS);
80155d7bfe2SMark Cave-Ayland     sysbus_init_mmio(sbd, &s->alt);
80201b91ac2SMark Cave-Ayland }
80301b91ac2SMark Cave-Ayland 
804d4ad9decSMark Cave-Ayland static void tcx_realizefn(DeviceState *dev, Error **errp)
805f40070c3SBlue Swirl {
806d4ad9decSMark Cave-Ayland     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
80701774ddbSAndreas Färber     TCXState *s = TCX(dev);
808d08151bfSAvi Kivity     ram_addr_t vram_offset = 0;
809da87dd7bSMark Cave-Ayland     int size, ret;
810dc828ca1Spbrook     uint8_t *vram_base;
811da87dd7bSMark Cave-Ayland     char *fcode_filename;
812dc828ca1Spbrook 
8131cfe48c1SPeter Maydell     memory_region_init_ram_nomigrate(&s->vram_mem, OBJECT(s), "tcx.vram",
814f8ed85acSMarkus Armbruster                            s->vram_size * (1 + 4 + 4), &error_fatal);
815c5705a77SAvi Kivity     vmstate_register_ram_global(&s->vram_mem);
81674259ae5SPaolo Bonzini     memory_region_set_log(&s->vram_mem, true, DIRTY_MEMORY_VGA);
817d08151bfSAvi Kivity     vram_base = memory_region_get_ram_ptr(&s->vram_mem);
818e80cfcfcSbellard 
81955d7bfe2SMark Cave-Ayland     /* 10/ROM : FCode ROM */
820da87dd7bSMark Cave-Ayland     vmstate_register_ram_global(&s->rom);
821da87dd7bSMark Cave-Ayland     fcode_filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, TCX_ROM_FILE);
822da87dd7bSMark Cave-Ayland     if (fcode_filename) {
82374976386SMark Cave-Ayland         ret = load_image_mr(fcode_filename, &s->rom);
8248684e85cSShannon Zhao         g_free(fcode_filename);
825da87dd7bSMark Cave-Ayland         if (ret < 0 || ret > FCODE_MAX_ROM_SIZE) {
826*0765691eSMarkus Armbruster             warn_report("tcx: could not load prom '%s'", TCX_ROM_FILE);
827da87dd7bSMark Cave-Ayland         }
828da87dd7bSMark Cave-Ayland     }
829da87dd7bSMark Cave-Ayland 
83055d7bfe2SMark Cave-Ayland     /* 0/DFB8 : 8-bit plane */
831eee0b836Sblueswir1     s->vram = vram_base;
832ee6847d1SGerd Hoffmann     size = s->vram_size;
8333eadad55SPaolo Bonzini     memory_region_init_alias(&s->vram_8bit, OBJECT(s), "tcx.vram.8bit",
834d08151bfSAvi Kivity                              &s->vram_mem, vram_offset, size);
835d4ad9decSMark Cave-Ayland     sysbus_init_mmio(sbd, &s->vram_8bit);
836eee0b836Sblueswir1     vram_offset += size;
837eee0b836Sblueswir1     vram_base += size;
838eee0b836Sblueswir1 
83955d7bfe2SMark Cave-Ayland     /* 1/DFB24 : 24bit plane */
840ee6847d1SGerd Hoffmann     size = s->vram_size * 4;
841eee0b836Sblueswir1     s->vram24 = (uint32_t *)vram_base;
842eee0b836Sblueswir1     s->vram24_offset = vram_offset;
8433eadad55SPaolo Bonzini     memory_region_init_alias(&s->vram_24bit, OBJECT(s), "tcx.vram.24bit",
844d08151bfSAvi Kivity                              &s->vram_mem, vram_offset, size);
845d4ad9decSMark Cave-Ayland     sysbus_init_mmio(sbd, &s->vram_24bit);
846eee0b836Sblueswir1     vram_offset += size;
847eee0b836Sblueswir1     vram_base += size;
848eee0b836Sblueswir1 
84955d7bfe2SMark Cave-Ayland     /* 4/RDFB32 : Raw Framebuffer */
850ee6847d1SGerd Hoffmann     size = s->vram_size * 4;
851eee0b836Sblueswir1     s->cplane = (uint32_t *)vram_base;
852eee0b836Sblueswir1     s->cplane_offset = vram_offset;
8533eadad55SPaolo Bonzini     memory_region_init_alias(&s->vram_cplane, OBJECT(s), "tcx.vram.cplane",
854d08151bfSAvi Kivity                              &s->vram_mem, vram_offset, size);
855d4ad9decSMark Cave-Ayland     sysbus_init_mmio(sbd, &s->vram_cplane);
856f40070c3SBlue Swirl 
85755d7bfe2SMark Cave-Ayland     /* 9/THC24bits : NetBSD writes here even with 8-bit display: dummy */
85855d7bfe2SMark Cave-Ayland     if (s->depth == 8) {
85955d7bfe2SMark Cave-Ayland         memory_region_init_io(&s->thc24, OBJECT(s), &tcx_dummy_ops, s,
86055d7bfe2SMark Cave-Ayland                               "tcx.thc24", TCX_THC_NREGS);
86155d7bfe2SMark Cave-Ayland         sysbus_init_mmio(sbd, &s->thc24);
862eee0b836Sblueswir1     }
863eee0b836Sblueswir1 
86455d7bfe2SMark Cave-Ayland     sysbus_init_irq(sbd, &s->irq);
86555d7bfe2SMark Cave-Ayland 
86655d7bfe2SMark Cave-Ayland     if (s->depth == 8) {
86755d7bfe2SMark Cave-Ayland         s->con = graphic_console_init(DEVICE(dev), 0, &tcx_ops, s);
86855d7bfe2SMark Cave-Ayland     } else {
86955d7bfe2SMark Cave-Ayland         s->con = graphic_console_init(DEVICE(dev), 0, &tcx24_ops, s);
87055d7bfe2SMark Cave-Ayland     }
87155d7bfe2SMark Cave-Ayland     s->thcmisc = 0;
87255d7bfe2SMark Cave-Ayland 
873c78f7137SGerd Hoffmann     qemu_console_resize(s->con, s->width, s->height);
874420557e8Sbellard }
875420557e8Sbellard 
876999e12bbSAnthony Liguori static Property tcx_properties[] = {
877c7bcc85dSPaolo Bonzini     DEFINE_PROP_UINT32("vram_size", TCXState, vram_size, -1),
87853dad499SGerd Hoffmann     DEFINE_PROP_UINT16("width",    TCXState, width,     -1),
87953dad499SGerd Hoffmann     DEFINE_PROP_UINT16("height",   TCXState, height,    -1),
88053dad499SGerd Hoffmann     DEFINE_PROP_UINT16("depth",    TCXState, depth,     -1),
88153dad499SGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
882999e12bbSAnthony Liguori };
883999e12bbSAnthony Liguori 
884999e12bbSAnthony Liguori static void tcx_class_init(ObjectClass *klass, void *data)
885999e12bbSAnthony Liguori {
88639bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
887999e12bbSAnthony Liguori 
888d4ad9decSMark Cave-Ayland     dc->realize = tcx_realizefn;
88939bffca2SAnthony Liguori     dc->reset = tcx_reset;
89039bffca2SAnthony Liguori     dc->vmsd = &vmstate_tcx;
89139bffca2SAnthony Liguori     dc->props = tcx_properties;
892ee6847d1SGerd Hoffmann }
893999e12bbSAnthony Liguori 
8948c43a6f0SAndreas Färber static const TypeInfo tcx_info = {
89501774ddbSAndreas Färber     .name          = TYPE_TCX,
89639bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
89739bffca2SAnthony Liguori     .instance_size = sizeof(TCXState),
89801b91ac2SMark Cave-Ayland     .instance_init = tcx_initfn,
899999e12bbSAnthony Liguori     .class_init    = tcx_class_init,
900ee6847d1SGerd Hoffmann };
901ee6847d1SGerd Hoffmann 
90283f7d43aSAndreas Färber static void tcx_register_types(void)
903f40070c3SBlue Swirl {
90439bffca2SAnthony Liguori     type_register_static(&tcx_info);
905f40070c3SBlue Swirl }
906f40070c3SBlue Swirl 
90783f7d43aSAndreas Färber type_init(tcx_register_types)
908