1a19cbfb3SGerd Hoffmann /* 2a19cbfb3SGerd Hoffmann * Copyright (C) 2010 Red Hat, Inc. 3a19cbfb3SGerd Hoffmann * 4a19cbfb3SGerd Hoffmann * written by Yaniv Kamay, Izik Eidus, Gerd Hoffmann 5a19cbfb3SGerd Hoffmann * maintained by Gerd Hoffmann <kraxel@redhat.com> 6a19cbfb3SGerd Hoffmann * 7a19cbfb3SGerd Hoffmann * This program is free software; you can redistribute it and/or 8a19cbfb3SGerd Hoffmann * modify it under the terms of the GNU General Public License as 9a19cbfb3SGerd Hoffmann * published by the Free Software Foundation; either version 2 or 10a19cbfb3SGerd Hoffmann * (at your option) version 3 of the License. 11a19cbfb3SGerd Hoffmann * 12a19cbfb3SGerd Hoffmann * This program is distributed in the hope that it will be useful, 13a19cbfb3SGerd Hoffmann * but WITHOUT ANY WARRANTY; without even the implied warranty of 14a19cbfb3SGerd Hoffmann * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15a19cbfb3SGerd Hoffmann * GNU General Public License for more details. 16a19cbfb3SGerd Hoffmann * 17a19cbfb3SGerd Hoffmann * You should have received a copy of the GNU General Public License 18a19cbfb3SGerd Hoffmann * along with this program; if not, see <http://www.gnu.org/licenses/>. 19a19cbfb3SGerd Hoffmann */ 20a19cbfb3SGerd Hoffmann 2147df5154SPeter Maydell #include "qemu/osdep.h" 22f0353b0dSPhilippe Mathieu-Daudé #include "qemu/units.h" 23a639ab04SAlon Levy #include <zlib.h> 24a639ab04SAlon Levy 25e688df6bSMarkus Armbruster #include "qapi/error.h" 261de7afc9SPaolo Bonzini #include "qemu/timer.h" 271de7afc9SPaolo Bonzini #include "qemu/queue.h" 285444e768SPaolo Bonzini #include "qemu/atomic.h" 29db725815SMarkus Armbruster #include "qemu/main-loop.h" 300b8fa32fSMarkus Armbruster #include "qemu/module.h" 31a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 3254d31236SMarkus Armbruster #include "sysemu/runstate.h" 33d6454270SMarkus Armbruster #include "migration/vmstate.h" 34c480bb7dSAlon Levy #include "trace.h" 35a19cbfb3SGerd Hoffmann 3647b43a1fSPaolo Bonzini #include "qxl.h" 37a19cbfb3SGerd Hoffmann 38a19cbfb3SGerd Hoffmann #undef SPICE_RING_CONS_ITEM 390b81c478SAlon Levy #define SPICE_RING_CONS_ITEM(qxl, r, ret) { \ 40a19cbfb3SGerd Hoffmann uint32_t cons = (r)->cons & SPICE_RING_INDEX_MASK(r); \ 41bc5f92e5SMarkus Armbruster if (cons >= ARRAY_SIZE((r)->items)) { \ 420a530548SAlon Levy qxl_set_guest_bug(qxl, "SPICE_RING_CONS_ITEM indices mismatch " \ 43bc5f92e5SMarkus Armbruster "%u >= %zu", cons, ARRAY_SIZE((r)->items)); \ 440b81c478SAlon Levy ret = NULL; \ 450b81c478SAlon Levy } else { \ 46bc5f92e5SMarkus Armbruster ret = &(r)->items[cons].el; \ 470b81c478SAlon Levy } \ 48a19cbfb3SGerd Hoffmann } 49a19cbfb3SGerd Hoffmann 50a19cbfb3SGerd Hoffmann #undef ALIGN 51a19cbfb3SGerd Hoffmann #define ALIGN(a, b) (((a) + ((b) - 1)) & ~((b) - 1)) 52a19cbfb3SGerd Hoffmann 53a19cbfb3SGerd Hoffmann #define PIXEL_SIZE 0.2936875 //1280x1024 is 14.8" x 11.9" 54a19cbfb3SGerd Hoffmann 55a19cbfb3SGerd Hoffmann #define QXL_MODE(_x, _y, _b, _o) \ 56a19cbfb3SGerd Hoffmann { .x_res = _x, \ 57a19cbfb3SGerd Hoffmann .y_res = _y, \ 58a19cbfb3SGerd Hoffmann .bits = _b, \ 59a19cbfb3SGerd Hoffmann .stride = (_x) * (_b) / 8, \ 60a19cbfb3SGerd Hoffmann .x_mili = PIXEL_SIZE * (_x), \ 61a19cbfb3SGerd Hoffmann .y_mili = PIXEL_SIZE * (_y), \ 62a19cbfb3SGerd Hoffmann .orientation = _o, \ 63a19cbfb3SGerd Hoffmann } 64a19cbfb3SGerd Hoffmann 65a19cbfb3SGerd Hoffmann #define QXL_MODE_16_32(x_res, y_res, orientation) \ 66a19cbfb3SGerd Hoffmann QXL_MODE(x_res, y_res, 16, orientation), \ 67a19cbfb3SGerd Hoffmann QXL_MODE(x_res, y_res, 32, orientation) 68a19cbfb3SGerd Hoffmann 69a19cbfb3SGerd Hoffmann #define QXL_MODE_EX(x_res, y_res) \ 70a19cbfb3SGerd Hoffmann QXL_MODE_16_32(x_res, y_res, 0), \ 71038c1879SAlon Levy QXL_MODE_16_32(x_res, y_res, 1) 72a19cbfb3SGerd Hoffmann 73a19cbfb3SGerd Hoffmann static QXLMode qxl_modes[] = { 74a19cbfb3SGerd Hoffmann QXL_MODE_EX(640, 480), 75a19cbfb3SGerd Hoffmann QXL_MODE_EX(800, 480), 76a19cbfb3SGerd Hoffmann QXL_MODE_EX(800, 600), 77a19cbfb3SGerd Hoffmann QXL_MODE_EX(832, 624), 78a19cbfb3SGerd Hoffmann QXL_MODE_EX(960, 640), 79a19cbfb3SGerd Hoffmann QXL_MODE_EX(1024, 600), 80a19cbfb3SGerd Hoffmann QXL_MODE_EX(1024, 768), 81a19cbfb3SGerd Hoffmann QXL_MODE_EX(1152, 864), 82a19cbfb3SGerd Hoffmann QXL_MODE_EX(1152, 870), 83a19cbfb3SGerd Hoffmann QXL_MODE_EX(1280, 720), 84a19cbfb3SGerd Hoffmann QXL_MODE_EX(1280, 760), 85a19cbfb3SGerd Hoffmann QXL_MODE_EX(1280, 768), 86a19cbfb3SGerd Hoffmann QXL_MODE_EX(1280, 800), 87a19cbfb3SGerd Hoffmann QXL_MODE_EX(1280, 960), 88a19cbfb3SGerd Hoffmann QXL_MODE_EX(1280, 1024), 89a19cbfb3SGerd Hoffmann QXL_MODE_EX(1360, 768), 90a19cbfb3SGerd Hoffmann QXL_MODE_EX(1366, 768), 91a19cbfb3SGerd Hoffmann QXL_MODE_EX(1400, 1050), 92a19cbfb3SGerd Hoffmann QXL_MODE_EX(1440, 900), 93a19cbfb3SGerd Hoffmann QXL_MODE_EX(1600, 900), 94a19cbfb3SGerd Hoffmann QXL_MODE_EX(1600, 1200), 95a19cbfb3SGerd Hoffmann QXL_MODE_EX(1680, 1050), 96a19cbfb3SGerd Hoffmann QXL_MODE_EX(1920, 1080), 97a19cbfb3SGerd Hoffmann /* these modes need more than 8 MB video memory */ 98a19cbfb3SGerd Hoffmann QXL_MODE_EX(1920, 1200), 99a19cbfb3SGerd Hoffmann QXL_MODE_EX(1920, 1440), 1005c74fb27SGerd Hoffmann QXL_MODE_EX(2000, 2000), 101a19cbfb3SGerd Hoffmann QXL_MODE_EX(2048, 1536), 1025c74fb27SGerd Hoffmann QXL_MODE_EX(2048, 2048), 103a19cbfb3SGerd Hoffmann QXL_MODE_EX(2560, 1440), 104a19cbfb3SGerd Hoffmann QXL_MODE_EX(2560, 1600), 105a19cbfb3SGerd Hoffmann /* these modes need more than 16 MB video memory */ 106a19cbfb3SGerd Hoffmann QXL_MODE_EX(2560, 2048), 107a19cbfb3SGerd Hoffmann QXL_MODE_EX(2800, 2100), 108a19cbfb3SGerd Hoffmann QXL_MODE_EX(3200, 2400), 10903d9825dSRadim Krčmář /* these modes need more than 32 MB video memory */ 110d4bcb199SGerd Hoffmann QXL_MODE_EX(3840, 2160), /* 4k mainstream */ 111d4bcb199SGerd Hoffmann QXL_MODE_EX(4096, 2160), /* 4k */ 11203d9825dSRadim Krčmář /* these modes need more than 64 MB video memory */ 113d4bcb199SGerd Hoffmann QXL_MODE_EX(7680, 4320), /* 8k mainstream */ 11403d9825dSRadim Krčmář /* these modes need more than 128 MB video memory */ 115d4bcb199SGerd Hoffmann QXL_MODE_EX(8192, 4320), /* 8k */ 116a19cbfb3SGerd Hoffmann }; 117a19cbfb3SGerd Hoffmann 118a19cbfb3SGerd Hoffmann static void qxl_send_events(PCIQXLDevice *d, uint32_t events); 1195ff4e36cSAlon Levy static int qxl_destroy_primary(PCIQXLDevice *d, qxl_async_io async); 120a19cbfb3SGerd Hoffmann static void qxl_reset_memslots(PCIQXLDevice *d); 121a19cbfb3SGerd Hoffmann static void qxl_reset_surfaces(PCIQXLDevice *d); 122a19cbfb3SGerd Hoffmann static void qxl_ring_set_dirty(PCIQXLDevice *qxl); 123a19cbfb3SGerd Hoffmann 12415162335SGerd Hoffmann static void qxl_hw_update(void *opaque); 12515162335SGerd Hoffmann 1260a530548SAlon Levy void qxl_set_guest_bug(PCIQXLDevice *qxl, const char *msg, ...) 1272bce0400SGerd Hoffmann { 128917ae08cSAlon Levy trace_qxl_set_guest_bug(qxl->id); 1292bce0400SGerd Hoffmann qxl_send_events(qxl, QXL_INTERRUPT_ERROR); 130087e6a42SAlon Levy qxl->guest_bug = 1; 1312bce0400SGerd Hoffmann if (qxl->guestdebug) { 1327635392cSAlon Levy va_list ap; 1337635392cSAlon Levy va_start(ap, msg); 1347635392cSAlon Levy fprintf(stderr, "qxl-%d: guest bug: ", qxl->id); 1357635392cSAlon Levy vfprintf(stderr, msg, ap); 1367635392cSAlon Levy fprintf(stderr, "\n"); 1377635392cSAlon Levy va_end(ap); 1382bce0400SGerd Hoffmann } 1392bce0400SGerd Hoffmann } 1402bce0400SGerd Hoffmann 141087e6a42SAlon Levy static void qxl_clear_guest_bug(PCIQXLDevice *qxl) 142087e6a42SAlon Levy { 143087e6a42SAlon Levy qxl->guest_bug = 0; 144087e6a42SAlon Levy } 145aee32bf3SGerd Hoffmann 146aee32bf3SGerd Hoffmann void qxl_spice_update_area(PCIQXLDevice *qxl, uint32_t surface_id, 147aee32bf3SGerd Hoffmann struct QXLRect *area, struct QXLRect *dirty_rects, 148aee32bf3SGerd Hoffmann uint32_t num_dirty_rects, 1495ff4e36cSAlon Levy uint32_t clear_dirty_region, 1502e1a98c9SAlon Levy qxl_async_io async, struct QXLCookie *cookie) 151aee32bf3SGerd Hoffmann { 152c480bb7dSAlon Levy trace_qxl_spice_update_area(qxl->id, surface_id, area->left, area->right, 153c480bb7dSAlon Levy area->top, area->bottom); 154c480bb7dSAlon Levy trace_qxl_spice_update_area_rest(qxl->id, num_dirty_rects, 155c480bb7dSAlon Levy clear_dirty_region); 1565ff4e36cSAlon Levy if (async == QXL_SYNC) { 15726defe81SMarc-André Lureau spice_qxl_update_area(&qxl->ssd.qxl, surface_id, area, 1585ff4e36cSAlon Levy dirty_rects, num_dirty_rects, clear_dirty_region); 1595ff4e36cSAlon Levy } else { 1602e1a98c9SAlon Levy assert(cookie != NULL); 1615ff4e36cSAlon Levy spice_qxl_update_area_async(&qxl->ssd.qxl, surface_id, area, 1625dba0d45SPeter Maydell clear_dirty_region, (uintptr_t)cookie); 1635ff4e36cSAlon Levy } 164aee32bf3SGerd Hoffmann } 165aee32bf3SGerd Hoffmann 1665ff4e36cSAlon Levy static void qxl_spice_destroy_surface_wait_complete(PCIQXLDevice *qxl, 1675ff4e36cSAlon Levy uint32_t id) 168aee32bf3SGerd Hoffmann { 169c480bb7dSAlon Levy trace_qxl_spice_destroy_surface_wait_complete(qxl->id, id); 17014898cf6SGerd Hoffmann qemu_mutex_lock(&qxl->track_lock); 17114898cf6SGerd Hoffmann qxl->guest_surfaces.cmds[id] = 0; 17214898cf6SGerd Hoffmann qxl->guest_surfaces.count--; 17314898cf6SGerd Hoffmann qemu_mutex_unlock(&qxl->track_lock); 174aee32bf3SGerd Hoffmann } 175aee32bf3SGerd Hoffmann 1765ff4e36cSAlon Levy static void qxl_spice_destroy_surface_wait(PCIQXLDevice *qxl, uint32_t id, 1775ff4e36cSAlon Levy qxl_async_io async) 1785ff4e36cSAlon Levy { 1792e1a98c9SAlon Levy QXLCookie *cookie; 1802e1a98c9SAlon Levy 181c480bb7dSAlon Levy trace_qxl_spice_destroy_surface_wait(qxl->id, id, async); 1825ff4e36cSAlon Levy if (async) { 1832e1a98c9SAlon Levy cookie = qxl_cookie_new(QXL_COOKIE_TYPE_IO, 1842e1a98c9SAlon Levy QXL_IO_DESTROY_SURFACE_ASYNC); 1852e1a98c9SAlon Levy cookie->u.surface_id = id; 1865dba0d45SPeter Maydell spice_qxl_destroy_surface_async(&qxl->ssd.qxl, id, (uintptr_t)cookie); 1875ff4e36cSAlon Levy } else { 18826defe81SMarc-André Lureau spice_qxl_destroy_surface_wait(&qxl->ssd.qxl, id); 189753b8b0dSUri Lublin qxl_spice_destroy_surface_wait_complete(qxl, id); 1905ff4e36cSAlon Levy } 1915ff4e36cSAlon Levy } 1925ff4e36cSAlon Levy 1933e16b9c5SAlon Levy static void qxl_spice_flush_surfaces_async(PCIQXLDevice *qxl) 1943e16b9c5SAlon Levy { 195c480bb7dSAlon Levy trace_qxl_spice_flush_surfaces_async(qxl->id, qxl->guest_surfaces.count, 196c480bb7dSAlon Levy qxl->num_free_res); 1972e1a98c9SAlon Levy spice_qxl_flush_surfaces_async(&qxl->ssd.qxl, 1985dba0d45SPeter Maydell (uintptr_t)qxl_cookie_new(QXL_COOKIE_TYPE_IO, 1992e1a98c9SAlon Levy QXL_IO_FLUSH_SURFACES_ASYNC)); 2003e16b9c5SAlon Levy } 2013e16b9c5SAlon Levy 202aee32bf3SGerd Hoffmann void qxl_spice_loadvm_commands(PCIQXLDevice *qxl, struct QXLCommandExt *ext, 203aee32bf3SGerd Hoffmann uint32_t count) 204aee32bf3SGerd Hoffmann { 205c480bb7dSAlon Levy trace_qxl_spice_loadvm_commands(qxl->id, ext, count); 20626defe81SMarc-André Lureau spice_qxl_loadvm_commands(&qxl->ssd.qxl, ext, count); 207aee32bf3SGerd Hoffmann } 208aee32bf3SGerd Hoffmann 209aee32bf3SGerd Hoffmann void qxl_spice_oom(PCIQXLDevice *qxl) 210aee32bf3SGerd Hoffmann { 211c480bb7dSAlon Levy trace_qxl_spice_oom(qxl->id); 21226defe81SMarc-André Lureau spice_qxl_oom(&qxl->ssd.qxl); 213aee32bf3SGerd Hoffmann } 214aee32bf3SGerd Hoffmann 215aee32bf3SGerd Hoffmann void qxl_spice_reset_memslots(PCIQXLDevice *qxl) 216aee32bf3SGerd Hoffmann { 217c480bb7dSAlon Levy trace_qxl_spice_reset_memslots(qxl->id); 21826defe81SMarc-André Lureau spice_qxl_reset_memslots(&qxl->ssd.qxl); 219aee32bf3SGerd Hoffmann } 220aee32bf3SGerd Hoffmann 2215ff4e36cSAlon Levy static void qxl_spice_destroy_surfaces_complete(PCIQXLDevice *qxl) 222aee32bf3SGerd Hoffmann { 223c480bb7dSAlon Levy trace_qxl_spice_destroy_surfaces_complete(qxl->id); 22414898cf6SGerd Hoffmann qemu_mutex_lock(&qxl->track_lock); 225ddd8fdc7SGerd Hoffmann memset(qxl->guest_surfaces.cmds, 0, 2268bb9f51cSAlon Levy sizeof(qxl->guest_surfaces.cmds[0]) * qxl->ssd.num_surfaces); 22714898cf6SGerd Hoffmann qxl->guest_surfaces.count = 0; 22814898cf6SGerd Hoffmann qemu_mutex_unlock(&qxl->track_lock); 229aee32bf3SGerd Hoffmann } 230aee32bf3SGerd Hoffmann 2315ff4e36cSAlon Levy static void qxl_spice_destroy_surfaces(PCIQXLDevice *qxl, qxl_async_io async) 2325ff4e36cSAlon Levy { 233c480bb7dSAlon Levy trace_qxl_spice_destroy_surfaces(qxl->id, async); 2345ff4e36cSAlon Levy if (async) { 2352e1a98c9SAlon Levy spice_qxl_destroy_surfaces_async(&qxl->ssd.qxl, 2365dba0d45SPeter Maydell (uintptr_t)qxl_cookie_new(QXL_COOKIE_TYPE_IO, 2372e1a98c9SAlon Levy QXL_IO_DESTROY_ALL_SURFACES_ASYNC)); 2385ff4e36cSAlon Levy } else { 23926defe81SMarc-André Lureau spice_qxl_destroy_surfaces(&qxl->ssd.qxl); 2405ff4e36cSAlon Levy qxl_spice_destroy_surfaces_complete(qxl); 2415ff4e36cSAlon Levy } 2425ff4e36cSAlon Levy } 2435ff4e36cSAlon Levy 244020af1c4SAlon Levy static void qxl_spice_monitors_config_async(PCIQXLDevice *qxl, int replay) 245020af1c4SAlon Levy { 246979f7ef8SGerd Hoffmann QXLMonitorsConfig *cfg; 247979f7ef8SGerd Hoffmann 248020af1c4SAlon Levy trace_qxl_spice_monitors_config(qxl->id); 249020af1c4SAlon Levy if (replay) { 250020af1c4SAlon Levy /* 251020af1c4SAlon Levy * don't use QXL_COOKIE_TYPE_IO: 252020af1c4SAlon Levy * - we are not running yet (post_load), we will assert 253020af1c4SAlon Levy * in send_events 254020af1c4SAlon Levy * - this is not a guest io, but a reply, so async_io isn't set. 255020af1c4SAlon Levy */ 256020af1c4SAlon Levy spice_qxl_monitors_config_async(&qxl->ssd.qxl, 257020af1c4SAlon Levy qxl->guest_monitors_config, 258020af1c4SAlon Levy MEMSLOT_GROUP_GUEST, 259020af1c4SAlon Levy (uintptr_t)qxl_cookie_new( 260020af1c4SAlon Levy QXL_COOKIE_TYPE_POST_LOAD_MONITORS_CONFIG, 261020af1c4SAlon Levy 0)); 262020af1c4SAlon Levy } else { 26334d55725SMarkus Armbruster #if SPICE_SERVER_VERSION < 0x000e02 /* release 0.14.2 */ 264567161fdSFrediano Ziglio if (qxl->max_outputs) { 265a52b2cbfSFrediano Ziglio spice_qxl_set_max_monitors(&qxl->ssd.qxl, qxl->max_outputs); 266567161fdSFrediano Ziglio } 267567161fdSFrediano Ziglio #endif 268020af1c4SAlon Levy qxl->guest_monitors_config = qxl->ram->monitors_config; 269020af1c4SAlon Levy spice_qxl_monitors_config_async(&qxl->ssd.qxl, 270020af1c4SAlon Levy qxl->ram->monitors_config, 271020af1c4SAlon Levy MEMSLOT_GROUP_GUEST, 272020af1c4SAlon Levy (uintptr_t)qxl_cookie_new(QXL_COOKIE_TYPE_IO, 273020af1c4SAlon Levy QXL_IO_MONITORS_CONFIG_ASYNC)); 274020af1c4SAlon Levy } 275979f7ef8SGerd Hoffmann 2768efec0efSPhilippe Mathieu-Daudé cfg = qxl_phys2virt(qxl, qxl->guest_monitors_config, MEMSLOT_GROUP_GUEST, 2778efec0efSPhilippe Mathieu-Daudé sizeof(QXLMonitorsConfig)); 2782f99f80cSGerd Hoffmann if (cfg != NULL && cfg->count == 1) { 279979f7ef8SGerd Hoffmann qxl->guest_primary.resized = 1; 280979f7ef8SGerd Hoffmann qxl->guest_head0_width = cfg->heads[0].width; 281979f7ef8SGerd Hoffmann qxl->guest_head0_height = cfg->heads[0].height; 282979f7ef8SGerd Hoffmann } else { 283979f7ef8SGerd Hoffmann qxl->guest_head0_width = 0; 284979f7ef8SGerd Hoffmann qxl->guest_head0_height = 0; 285979f7ef8SGerd Hoffmann } 286020af1c4SAlon Levy } 287020af1c4SAlon Levy 288aee32bf3SGerd Hoffmann void qxl_spice_reset_image_cache(PCIQXLDevice *qxl) 289aee32bf3SGerd Hoffmann { 290c480bb7dSAlon Levy trace_qxl_spice_reset_image_cache(qxl->id); 29126defe81SMarc-André Lureau spice_qxl_reset_image_cache(&qxl->ssd.qxl); 292aee32bf3SGerd Hoffmann } 293aee32bf3SGerd Hoffmann 294aee32bf3SGerd Hoffmann void qxl_spice_reset_cursor(PCIQXLDevice *qxl) 295aee32bf3SGerd Hoffmann { 296c480bb7dSAlon Levy trace_qxl_spice_reset_cursor(qxl->id); 29726defe81SMarc-André Lureau spice_qxl_reset_cursor(&qxl->ssd.qxl); 29830f6da66SYonit Halperin qemu_mutex_lock(&qxl->track_lock); 29930f6da66SYonit Halperin qxl->guest_cursor = 0; 30030f6da66SYonit Halperin qemu_mutex_unlock(&qxl->track_lock); 301958c2bceSGerd Hoffmann if (qxl->ssd.cursor) { 302f4579e28SMarc-André Lureau cursor_unref(qxl->ssd.cursor); 303958c2bceSGerd Hoffmann } 304958c2bceSGerd Hoffmann qxl->ssd.cursor = cursor_builtin_hidden(); 305aee32bf3SGerd Hoffmann } 306aee32bf3SGerd Hoffmann 3076f663d7bSGerd Hoffmann static uint32_t qxl_crc32(const uint8_t *p, unsigned len) 3086f663d7bSGerd Hoffmann { 3096f663d7bSGerd Hoffmann /* 3106f663d7bSGerd Hoffmann * zlib xors the seed with 0xffffffff, and xors the result 3116f663d7bSGerd Hoffmann * again with 0xffffffff; Both are not done with linux's crc32, 3126f663d7bSGerd Hoffmann * which we want to be compatible with, so undo that. 3136f663d7bSGerd Hoffmann */ 3146f663d7bSGerd Hoffmann return crc32(0xffffffff, p, len) ^ 0xffffffff; 3156f663d7bSGerd Hoffmann } 3166f663d7bSGerd Hoffmann 317a19cbfb3SGerd Hoffmann static ram_addr_t qxl_rom_size(void) 318a19cbfb3SGerd Hoffmann { 319df45892cSMichael S. Tsirkin #define QXL_REQUIRED_SZ (sizeof(QXLRom) + sizeof(QXLModes) + sizeof(qxl_modes)) 320df45892cSMichael S. Tsirkin #define QXL_ROM_SZ 8192 32113d1fd44SAlon Levy 322df45892cSMichael S. Tsirkin QEMU_BUILD_BUG_ON(QXL_REQUIRED_SZ > QXL_ROM_SZ); 3238e3b0cbbSMarc-André Lureau return QEMU_ALIGN_UP(QXL_REQUIRED_SZ, qemu_real_host_page_size()); 324a19cbfb3SGerd Hoffmann } 325a19cbfb3SGerd Hoffmann 326a19cbfb3SGerd Hoffmann static void init_qxl_rom(PCIQXLDevice *d) 327a19cbfb3SGerd Hoffmann { 328b1950430SAvi Kivity QXLRom *rom = memory_region_get_ram_ptr(&d->rom_bar); 329a19cbfb3SGerd Hoffmann QXLModes *modes = (QXLModes *)(rom + 1); 330a19cbfb3SGerd Hoffmann uint32_t ram_header_size; 331a19cbfb3SGerd Hoffmann uint32_t surface0_area_size; 332a19cbfb3SGerd Hoffmann uint32_t num_pages; 33313d1fd44SAlon Levy uint32_t fb; 33413d1fd44SAlon Levy int i, n; 335a19cbfb3SGerd Hoffmann 336a19cbfb3SGerd Hoffmann memset(rom, 0, d->rom_size); 337a19cbfb3SGerd Hoffmann 338a19cbfb3SGerd Hoffmann rom->magic = cpu_to_le32(QXL_ROM_MAGIC); 339a19cbfb3SGerd Hoffmann rom->id = cpu_to_le32(d->id); 340a19cbfb3SGerd Hoffmann rom->log_level = cpu_to_le32(d->guestdebug); 341a19cbfb3SGerd Hoffmann rom->modes_offset = cpu_to_le32(sizeof(QXLRom)); 342a19cbfb3SGerd Hoffmann 343a19cbfb3SGerd Hoffmann rom->slot_gen_bits = MEMSLOT_GENERATION_BITS; 344a19cbfb3SGerd Hoffmann rom->slot_id_bits = MEMSLOT_SLOT_BITS; 345a19cbfb3SGerd Hoffmann rom->slots_start = 1; 346a19cbfb3SGerd Hoffmann rom->slots_end = NUM_MEMSLOTS - 1; 347ddd8fdc7SGerd Hoffmann rom->n_surfaces = cpu_to_le32(d->ssd.num_surfaces); 348a19cbfb3SGerd Hoffmann 34913d1fd44SAlon Levy for (i = 0, n = 0; i < ARRAY_SIZE(qxl_modes); i++) { 350a19cbfb3SGerd Hoffmann fb = qxl_modes[i].y_res * qxl_modes[i].stride; 35113d1fd44SAlon Levy if (fb > d->vgamem_size) { 35213d1fd44SAlon Levy continue; 353a19cbfb3SGerd Hoffmann } 35413d1fd44SAlon Levy modes->modes[n].id = cpu_to_le32(i); 35513d1fd44SAlon Levy modes->modes[n].x_res = cpu_to_le32(qxl_modes[i].x_res); 35613d1fd44SAlon Levy modes->modes[n].y_res = cpu_to_le32(qxl_modes[i].y_res); 35713d1fd44SAlon Levy modes->modes[n].bits = cpu_to_le32(qxl_modes[i].bits); 35813d1fd44SAlon Levy modes->modes[n].stride = cpu_to_le32(qxl_modes[i].stride); 35913d1fd44SAlon Levy modes->modes[n].x_mili = cpu_to_le32(qxl_modes[i].x_mili); 36013d1fd44SAlon Levy modes->modes[n].y_mili = cpu_to_le32(qxl_modes[i].y_mili); 36113d1fd44SAlon Levy modes->modes[n].orientation = cpu_to_le32(qxl_modes[i].orientation); 36213d1fd44SAlon Levy n++; 363a19cbfb3SGerd Hoffmann } 36413d1fd44SAlon Levy modes->n_modes = cpu_to_le32(n); 365a19cbfb3SGerd Hoffmann 366a19cbfb3SGerd Hoffmann ram_header_size = ALIGN(sizeof(QXLRam), 4096); 36713d1fd44SAlon Levy surface0_area_size = ALIGN(d->vgamem_size, 4096); 368a19cbfb3SGerd Hoffmann num_pages = d->vga.vram_size; 369a19cbfb3SGerd Hoffmann num_pages -= ram_header_size; 370a19cbfb3SGerd Hoffmann num_pages -= surface0_area_size; 3719efc2d8dSGerd Hoffmann num_pages = num_pages / QXL_PAGE_SIZE; 372a19cbfb3SGerd Hoffmann 373876d5163SRadim Krčmář assert(ram_header_size + surface0_area_size <= d->vga.vram_size); 374876d5163SRadim Krčmář 375a19cbfb3SGerd Hoffmann rom->draw_area_offset = cpu_to_le32(0); 376a19cbfb3SGerd Hoffmann rom->surface0_area_size = cpu_to_le32(surface0_area_size); 377a19cbfb3SGerd Hoffmann rom->pages_offset = cpu_to_le32(surface0_area_size); 378a19cbfb3SGerd Hoffmann rom->num_pages = cpu_to_le32(num_pages); 379a19cbfb3SGerd Hoffmann rom->ram_header_offset = cpu_to_le32(d->vga.vram_size - ram_header_size); 380a19cbfb3SGerd Hoffmann 3816f663d7bSGerd Hoffmann if (d->xres && d->yres) { 3826f663d7bSGerd Hoffmann /* needs linux kernel 4.12+ to work */ 3836f663d7bSGerd Hoffmann rom->client_monitors_config.count = 1; 3846f663d7bSGerd Hoffmann rom->client_monitors_config.heads[0].left = 0; 3856f663d7bSGerd Hoffmann rom->client_monitors_config.heads[0].top = 0; 3866f663d7bSGerd Hoffmann rom->client_monitors_config.heads[0].right = cpu_to_le32(d->xres); 3876f663d7bSGerd Hoffmann rom->client_monitors_config.heads[0].bottom = cpu_to_le32(d->yres); 3886f663d7bSGerd Hoffmann rom->client_monitors_config_crc = qxl_crc32( 3896f663d7bSGerd Hoffmann (const uint8_t *)&rom->client_monitors_config, 3906f663d7bSGerd Hoffmann sizeof(rom->client_monitors_config)); 3916f663d7bSGerd Hoffmann } 3926f663d7bSGerd Hoffmann 393a19cbfb3SGerd Hoffmann d->shadow_rom = *rom; 394a19cbfb3SGerd Hoffmann d->rom = rom; 395a19cbfb3SGerd Hoffmann d->modes = modes; 396a19cbfb3SGerd Hoffmann } 397a19cbfb3SGerd Hoffmann 398a19cbfb3SGerd Hoffmann static void init_qxl_ram(PCIQXLDevice *d) 399a19cbfb3SGerd Hoffmann { 400a19cbfb3SGerd Hoffmann uint8_t *buf; 40194932c95SDaniel P. Berrangé uint32_t prod; 40294932c95SDaniel P. Berrangé QXLReleaseRing *ring; 403a19cbfb3SGerd Hoffmann 404a19cbfb3SGerd Hoffmann buf = d->vga.vram_ptr; 405a19cbfb3SGerd Hoffmann d->ram = (QXLRam *)(buf + le32_to_cpu(d->shadow_rom.ram_header_offset)); 406a19cbfb3SGerd Hoffmann d->ram->magic = cpu_to_le32(QXL_RAM_MAGIC); 407a19cbfb3SGerd Hoffmann d->ram->int_pending = cpu_to_le32(0); 408a19cbfb3SGerd Hoffmann d->ram->int_mask = cpu_to_le32(0); 4099f0f352dSAlon Levy d->ram->update_surface = 0; 410329f97fcSAnthony PERARD d->ram->monitors_config = 0; 411a19cbfb3SGerd Hoffmann SPICE_RING_INIT(&d->ram->cmd_ring); 412a19cbfb3SGerd Hoffmann SPICE_RING_INIT(&d->ram->cursor_ring); 413a19cbfb3SGerd Hoffmann SPICE_RING_INIT(&d->ram->release_ring); 41494932c95SDaniel P. Berrangé 41594932c95SDaniel P. Berrangé ring = &d->ram->release_ring; 41694932c95SDaniel P. Berrangé prod = ring->prod & SPICE_RING_INDEX_MASK(ring); 41794932c95SDaniel P. Berrangé assert(prod < ARRAY_SIZE(ring->items)); 41894932c95SDaniel P. Berrangé ring->items[prod].el = 0; 41994932c95SDaniel P. Berrangé 420a19cbfb3SGerd Hoffmann qxl_ring_set_dirty(d); 421a19cbfb3SGerd Hoffmann } 422a19cbfb3SGerd Hoffmann 423a19cbfb3SGerd Hoffmann /* can be called from spice server thread context */ 424b1950430SAvi Kivity static void qxl_set_dirty(MemoryRegion *mr, ram_addr_t addr, ram_addr_t end) 425a19cbfb3SGerd Hoffmann { 426fd4aa979SBlue Swirl memory_region_set_dirty(mr, addr, end - addr); 427a19cbfb3SGerd Hoffmann } 428a19cbfb3SGerd Hoffmann 429a19cbfb3SGerd Hoffmann static void qxl_rom_set_dirty(PCIQXLDevice *qxl) 430a19cbfb3SGerd Hoffmann { 431b1950430SAvi Kivity qxl_set_dirty(&qxl->rom_bar, 0, qxl->rom_size); 432a19cbfb3SGerd Hoffmann } 433a19cbfb3SGerd Hoffmann 434a19cbfb3SGerd Hoffmann /* called from spice server thread context only */ 435a19cbfb3SGerd Hoffmann static void qxl_ram_set_dirty(PCIQXLDevice *qxl, void *ptr) 436a19cbfb3SGerd Hoffmann { 437a19cbfb3SGerd Hoffmann void *base = qxl->vga.vram_ptr; 438a19cbfb3SGerd Hoffmann intptr_t offset; 439a19cbfb3SGerd Hoffmann 440a19cbfb3SGerd Hoffmann offset = ptr - base; 441a19cbfb3SGerd Hoffmann assert(offset < qxl->vga.vram_size); 442b0297b4aSGerd Hoffmann qxl_set_dirty(&qxl->vga.vram, offset, offset + 3); 443a19cbfb3SGerd Hoffmann } 444a19cbfb3SGerd Hoffmann 445a19cbfb3SGerd Hoffmann /* can be called from spice server thread context */ 446a19cbfb3SGerd Hoffmann static void qxl_ring_set_dirty(PCIQXLDevice *qxl) 447a19cbfb3SGerd Hoffmann { 448b1950430SAvi Kivity ram_addr_t addr = qxl->shadow_rom.ram_header_offset; 449b1950430SAvi Kivity ram_addr_t end = qxl->vga.vram_size; 450b1950430SAvi Kivity qxl_set_dirty(&qxl->vga.vram, addr, end); 451a19cbfb3SGerd Hoffmann } 452a19cbfb3SGerd Hoffmann 453a19cbfb3SGerd Hoffmann /* 454a19cbfb3SGerd Hoffmann * keep track of some command state, for savevm/loadvm. 455a19cbfb3SGerd Hoffmann * called from spice server thread context only 456a19cbfb3SGerd Hoffmann */ 457fae2afb1SAlon Levy static int qxl_track_command(PCIQXLDevice *qxl, struct QXLCommandExt *ext) 458a19cbfb3SGerd Hoffmann { 459a19cbfb3SGerd Hoffmann switch (le32_to_cpu(ext->cmd.type)) { 460a19cbfb3SGerd Hoffmann case QXL_CMD_SURFACE: 461a19cbfb3SGerd Hoffmann { 4628efec0efSPhilippe Mathieu-Daudé QXLSurfaceCmd *cmd = qxl_phys2virt(qxl, ext->cmd.data, ext->group_id, 4638efec0efSPhilippe Mathieu-Daudé sizeof(QXLSurfaceCmd)); 464fae2afb1SAlon Levy 465fae2afb1SAlon Levy if (!cmd) { 466fae2afb1SAlon Levy return 1; 467fae2afb1SAlon Levy } 468a19cbfb3SGerd Hoffmann uint32_t id = le32_to_cpu(cmd->surface_id); 46947eddfbfSAlon Levy 470ddd8fdc7SGerd Hoffmann if (id >= qxl->ssd.num_surfaces) { 4710a530548SAlon Levy qxl_set_guest_bug(qxl, "QXL_CMD_SURFACE id %d >= %d", id, 472ddd8fdc7SGerd Hoffmann qxl->ssd.num_surfaces); 47347eddfbfSAlon Levy return 1; 47447eddfbfSAlon Levy } 47548f4ba67SAlon Levy if (cmd->type == QXL_SURFACE_CMD_CREATE && 47648f4ba67SAlon Levy (cmd->u.surface_create.stride & 0x03) != 0) { 47748f4ba67SAlon Levy qxl_set_guest_bug(qxl, "QXL_CMD_SURFACE stride = %d %% 4 != 0\n", 47848f4ba67SAlon Levy cmd->u.surface_create.stride); 47948f4ba67SAlon Levy return 1; 48048f4ba67SAlon Levy } 4816e8a355dSDaniel Brodsky WITH_QEMU_LOCK_GUARD(&qxl->track_lock) { 482a19cbfb3SGerd Hoffmann if (cmd->type == QXL_SURFACE_CMD_CREATE) { 483a19cbfb3SGerd Hoffmann qxl->guest_surfaces.cmds[id] = ext->cmd.data; 484a19cbfb3SGerd Hoffmann qxl->guest_surfaces.count++; 4856e8a355dSDaniel Brodsky if (qxl->guest_surfaces.max < qxl->guest_surfaces.count) { 486a19cbfb3SGerd Hoffmann qxl->guest_surfaces.max = qxl->guest_surfaces.count; 487a19cbfb3SGerd Hoffmann } 4886e8a355dSDaniel Brodsky } 489a19cbfb3SGerd Hoffmann if (cmd->type == QXL_SURFACE_CMD_DESTROY) { 490a19cbfb3SGerd Hoffmann qxl->guest_surfaces.cmds[id] = 0; 491a19cbfb3SGerd Hoffmann qxl->guest_surfaces.count--; 492a19cbfb3SGerd Hoffmann } 4936e8a355dSDaniel Brodsky } 494a19cbfb3SGerd Hoffmann break; 495a19cbfb3SGerd Hoffmann } 496a19cbfb3SGerd Hoffmann case QXL_CMD_CURSOR: 497a19cbfb3SGerd Hoffmann { 4988efec0efSPhilippe Mathieu-Daudé QXLCursorCmd *cmd = qxl_phys2virt(qxl, ext->cmd.data, ext->group_id, 4998efec0efSPhilippe Mathieu-Daudé sizeof(QXLCursorCmd)); 500fae2afb1SAlon Levy 501fae2afb1SAlon Levy if (!cmd) { 502fae2afb1SAlon Levy return 1; 503fae2afb1SAlon Levy } 504a19cbfb3SGerd Hoffmann if (cmd->type == QXL_CURSOR_SET) { 50530f6da66SYonit Halperin qemu_mutex_lock(&qxl->track_lock); 506a19cbfb3SGerd Hoffmann qxl->guest_cursor = ext->cmd.data; 50730f6da66SYonit Halperin qemu_mutex_unlock(&qxl->track_lock); 508a19cbfb3SGerd Hoffmann } 509dbb5fb8dSGerd Hoffmann if (cmd->type == QXL_CURSOR_HIDE) { 510dbb5fb8dSGerd Hoffmann qemu_mutex_lock(&qxl->track_lock); 511dbb5fb8dSGerd Hoffmann qxl->guest_cursor = 0; 512dbb5fb8dSGerd Hoffmann qemu_mutex_unlock(&qxl->track_lock); 513dbb5fb8dSGerd Hoffmann } 514a19cbfb3SGerd Hoffmann break; 515a19cbfb3SGerd Hoffmann } 516a19cbfb3SGerd Hoffmann } 517fae2afb1SAlon Levy return 0; 518a19cbfb3SGerd Hoffmann } 519a19cbfb3SGerd Hoffmann 520a19cbfb3SGerd Hoffmann /* spice display interface callbacks */ 521a19cbfb3SGerd Hoffmann 5229dcafa40SJohn Snow static void interface_attached_worker(QXLInstance *sin) 523a19cbfb3SGerd Hoffmann { 524a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 525a19cbfb3SGerd Hoffmann 526c480bb7dSAlon Levy trace_qxl_interface_attach_worker(qxl->id); 527a19cbfb3SGerd Hoffmann } 528a19cbfb3SGerd Hoffmann 5299dcafa40SJohn Snow #if !(SPICE_HAS_ATTACHED_WORKER) 5309dcafa40SJohn Snow static void interface_attach_worker(QXLInstance *sin, QXLWorker *qxl_worker) 5319dcafa40SJohn Snow { 5329dcafa40SJohn Snow interface_attached_worker(sin); 5339dcafa40SJohn Snow } 5349dcafa40SJohn Snow #endif 5359dcafa40SJohn Snow 536a19cbfb3SGerd Hoffmann static void interface_set_compression_level(QXLInstance *sin, int level) 537a19cbfb3SGerd Hoffmann { 538a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 539a19cbfb3SGerd Hoffmann 540c480bb7dSAlon Levy trace_qxl_interface_set_compression_level(qxl->id, level); 541a19cbfb3SGerd Hoffmann qxl->shadow_rom.compression_level = cpu_to_le32(level); 542a19cbfb3SGerd Hoffmann qxl->rom->compression_level = cpu_to_le32(level); 543a19cbfb3SGerd Hoffmann qxl_rom_set_dirty(qxl); 544a19cbfb3SGerd Hoffmann } 545a19cbfb3SGerd Hoffmann 546a19cbfb3SGerd Hoffmann static void interface_get_init_info(QXLInstance *sin, QXLDevInitInfo *info) 547a19cbfb3SGerd Hoffmann { 548a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 549a19cbfb3SGerd Hoffmann 550c480bb7dSAlon Levy trace_qxl_interface_get_init_info(qxl->id); 551a19cbfb3SGerd Hoffmann info->memslot_gen_bits = MEMSLOT_GENERATION_BITS; 552a19cbfb3SGerd Hoffmann info->memslot_id_bits = MEMSLOT_SLOT_BITS; 553a19cbfb3SGerd Hoffmann info->num_memslots = NUM_MEMSLOTS; 554a19cbfb3SGerd Hoffmann info->num_memslots_groups = NUM_MEMSLOTS_GROUPS; 555a19cbfb3SGerd Hoffmann info->internal_groupslot_id = 0; 5569efc2d8dSGerd Hoffmann info->qxl_ram_size = 5579efc2d8dSGerd Hoffmann le32_to_cpu(qxl->shadow_rom.num_pages) << QXL_PAGE_BITS; 558ddd8fdc7SGerd Hoffmann info->n_surfaces = qxl->ssd.num_surfaces; 559a19cbfb3SGerd Hoffmann } 560a19cbfb3SGerd Hoffmann 5615b77870cSAlon Levy static const char *qxl_mode_to_string(int mode) 5625b77870cSAlon Levy { 5635b77870cSAlon Levy switch (mode) { 5645b77870cSAlon Levy case QXL_MODE_COMPAT: 5655b77870cSAlon Levy return "compat"; 5665b77870cSAlon Levy case QXL_MODE_NATIVE: 5675b77870cSAlon Levy return "native"; 5685b77870cSAlon Levy case QXL_MODE_UNDEFINED: 5695b77870cSAlon Levy return "undefined"; 5705b77870cSAlon Levy case QXL_MODE_VGA: 5715b77870cSAlon Levy return "vga"; 5725b77870cSAlon Levy } 5735b77870cSAlon Levy return "INVALID"; 5745b77870cSAlon Levy } 5755b77870cSAlon Levy 5768b92e298SAlon Levy static const char *io_port_to_string(uint32_t io_port) 5778b92e298SAlon Levy { 5788b92e298SAlon Levy if (io_port >= QXL_IO_RANGE_SIZE) { 5798b92e298SAlon Levy return "out of range"; 5808b92e298SAlon Levy } 5818b92e298SAlon Levy static const char *io_port_to_string[QXL_IO_RANGE_SIZE + 1] = { 5828b92e298SAlon Levy [QXL_IO_NOTIFY_CMD] = "QXL_IO_NOTIFY_CMD", 5838b92e298SAlon Levy [QXL_IO_NOTIFY_CURSOR] = "QXL_IO_NOTIFY_CURSOR", 5848b92e298SAlon Levy [QXL_IO_UPDATE_AREA] = "QXL_IO_UPDATE_AREA", 5858b92e298SAlon Levy [QXL_IO_UPDATE_IRQ] = "QXL_IO_UPDATE_IRQ", 5868b92e298SAlon Levy [QXL_IO_NOTIFY_OOM] = "QXL_IO_NOTIFY_OOM", 5878b92e298SAlon Levy [QXL_IO_RESET] = "QXL_IO_RESET", 5888b92e298SAlon Levy [QXL_IO_SET_MODE] = "QXL_IO_SET_MODE", 5898b92e298SAlon Levy [QXL_IO_LOG] = "QXL_IO_LOG", 5908b92e298SAlon Levy [QXL_IO_MEMSLOT_ADD] = "QXL_IO_MEMSLOT_ADD", 5918b92e298SAlon Levy [QXL_IO_MEMSLOT_DEL] = "QXL_IO_MEMSLOT_DEL", 5928b92e298SAlon Levy [QXL_IO_DETACH_PRIMARY] = "QXL_IO_DETACH_PRIMARY", 5938b92e298SAlon Levy [QXL_IO_ATTACH_PRIMARY] = "QXL_IO_ATTACH_PRIMARY", 5948b92e298SAlon Levy [QXL_IO_CREATE_PRIMARY] = "QXL_IO_CREATE_PRIMARY", 5958b92e298SAlon Levy [QXL_IO_DESTROY_PRIMARY] = "QXL_IO_DESTROY_PRIMARY", 5968b92e298SAlon Levy [QXL_IO_DESTROY_SURFACE_WAIT] = "QXL_IO_DESTROY_SURFACE_WAIT", 5978b92e298SAlon Levy [QXL_IO_DESTROY_ALL_SURFACES] = "QXL_IO_DESTROY_ALL_SURFACES", 5988b92e298SAlon Levy [QXL_IO_UPDATE_AREA_ASYNC] = "QXL_IO_UPDATE_AREA_ASYNC", 5998b92e298SAlon Levy [QXL_IO_MEMSLOT_ADD_ASYNC] = "QXL_IO_MEMSLOT_ADD_ASYNC", 6008b92e298SAlon Levy [QXL_IO_CREATE_PRIMARY_ASYNC] = "QXL_IO_CREATE_PRIMARY_ASYNC", 6018b92e298SAlon Levy [QXL_IO_DESTROY_PRIMARY_ASYNC] = "QXL_IO_DESTROY_PRIMARY_ASYNC", 6028b92e298SAlon Levy [QXL_IO_DESTROY_SURFACE_ASYNC] = "QXL_IO_DESTROY_SURFACE_ASYNC", 6038b92e298SAlon Levy [QXL_IO_DESTROY_ALL_SURFACES_ASYNC] 6048b92e298SAlon Levy = "QXL_IO_DESTROY_ALL_SURFACES_ASYNC", 6058b92e298SAlon Levy [QXL_IO_FLUSH_SURFACES_ASYNC] = "QXL_IO_FLUSH_SURFACES_ASYNC", 6068b92e298SAlon Levy [QXL_IO_FLUSH_RELEASE] = "QXL_IO_FLUSH_RELEASE", 607020af1c4SAlon Levy [QXL_IO_MONITORS_CONFIG_ASYNC] = "QXL_IO_MONITORS_CONFIG_ASYNC", 6088b92e298SAlon Levy }; 6098b92e298SAlon Levy return io_port_to_string[io_port]; 6108b92e298SAlon Levy } 6118b92e298SAlon Levy 612a19cbfb3SGerd Hoffmann /* called from spice server thread context only */ 613a19cbfb3SGerd Hoffmann static int interface_get_command(QXLInstance *sin, struct QXLCommandExt *ext) 614a19cbfb3SGerd Hoffmann { 615a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 616a19cbfb3SGerd Hoffmann SimpleSpiceUpdate *update; 617a19cbfb3SGerd Hoffmann QXLCommandRing *ring; 618a19cbfb3SGerd Hoffmann QXLCommand *cmd; 619e0c64d08SGerd Hoffmann int notify, ret; 620a19cbfb3SGerd Hoffmann 621c480bb7dSAlon Levy trace_qxl_ring_command_check(qxl->id, qxl_mode_to_string(qxl->mode)); 622c480bb7dSAlon Levy 623a19cbfb3SGerd Hoffmann switch (qxl->mode) { 624a19cbfb3SGerd Hoffmann case QXL_MODE_VGA: 625e0c64d08SGerd Hoffmann ret = false; 626e0c64d08SGerd Hoffmann qemu_mutex_lock(&qxl->ssd.lock); 627b1af98baSGerd Hoffmann update = QTAILQ_FIRST(&qxl->ssd.updates); 628b1af98baSGerd Hoffmann if (update != NULL) { 629b1af98baSGerd Hoffmann QTAILQ_REMOVE(&qxl->ssd.updates, update, next); 630a19cbfb3SGerd Hoffmann *ext = update->ext; 631e0c64d08SGerd Hoffmann ret = true; 632e0c64d08SGerd Hoffmann } 633e0c64d08SGerd Hoffmann qemu_mutex_unlock(&qxl->ssd.lock); 634212496c9SAlon Levy if (ret) { 635c480bb7dSAlon Levy trace_qxl_ring_command_get(qxl->id, qxl_mode_to_string(qxl->mode)); 636a19cbfb3SGerd Hoffmann qxl_log_command(qxl, "vga", ext); 637212496c9SAlon Levy } 638e0c64d08SGerd Hoffmann return ret; 639a19cbfb3SGerd Hoffmann case QXL_MODE_COMPAT: 640a19cbfb3SGerd Hoffmann case QXL_MODE_NATIVE: 641a19cbfb3SGerd Hoffmann case QXL_MODE_UNDEFINED: 642a19cbfb3SGerd Hoffmann ring = &qxl->ram->cmd_ring; 643087e6a42SAlon Levy if (qxl->guest_bug || SPICE_RING_IS_EMPTY(ring)) { 644a19cbfb3SGerd Hoffmann return false; 645a19cbfb3SGerd Hoffmann } 6460b81c478SAlon Levy SPICE_RING_CONS_ITEM(qxl, ring, cmd); 6470b81c478SAlon Levy if (!cmd) { 6480b81c478SAlon Levy return false; 6490b81c478SAlon Levy } 650a19cbfb3SGerd Hoffmann ext->cmd = *cmd; 651a19cbfb3SGerd Hoffmann ext->group_id = MEMSLOT_GROUP_GUEST; 652a19cbfb3SGerd Hoffmann ext->flags = qxl->cmdflags; 653a19cbfb3SGerd Hoffmann SPICE_RING_POP(ring, notify); 654a19cbfb3SGerd Hoffmann qxl_ring_set_dirty(qxl); 655a19cbfb3SGerd Hoffmann if (notify) { 656a19cbfb3SGerd Hoffmann qxl_send_events(qxl, QXL_INTERRUPT_DISPLAY); 657a19cbfb3SGerd Hoffmann } 658a19cbfb3SGerd Hoffmann qxl->guest_primary.commands++; 659a19cbfb3SGerd Hoffmann qxl_track_command(qxl, ext); 660a19cbfb3SGerd Hoffmann qxl_log_command(qxl, "cmd", ext); 6610b81c478SAlon Levy trace_qxl_ring_command_get(qxl->id, qxl_mode_to_string(qxl->mode)); 662a19cbfb3SGerd Hoffmann return true; 663a19cbfb3SGerd Hoffmann default: 664a19cbfb3SGerd Hoffmann return false; 665a19cbfb3SGerd Hoffmann } 666a19cbfb3SGerd Hoffmann } 667a19cbfb3SGerd Hoffmann 668a19cbfb3SGerd Hoffmann /* called from spice server thread context only */ 669a19cbfb3SGerd Hoffmann static int interface_req_cmd_notification(QXLInstance *sin) 670a19cbfb3SGerd Hoffmann { 671a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 672a19cbfb3SGerd Hoffmann int wait = 1; 673a19cbfb3SGerd Hoffmann 674c480bb7dSAlon Levy trace_qxl_ring_command_req_notification(qxl->id); 675a19cbfb3SGerd Hoffmann switch (qxl->mode) { 676a19cbfb3SGerd Hoffmann case QXL_MODE_COMPAT: 677a19cbfb3SGerd Hoffmann case QXL_MODE_NATIVE: 678a19cbfb3SGerd Hoffmann case QXL_MODE_UNDEFINED: 679a19cbfb3SGerd Hoffmann SPICE_RING_CONS_WAIT(&qxl->ram->cmd_ring, wait); 680a19cbfb3SGerd Hoffmann qxl_ring_set_dirty(qxl); 681a19cbfb3SGerd Hoffmann break; 682a19cbfb3SGerd Hoffmann default: 683a19cbfb3SGerd Hoffmann /* nothing */ 684a19cbfb3SGerd Hoffmann break; 685a19cbfb3SGerd Hoffmann } 686a19cbfb3SGerd Hoffmann return wait; 687a19cbfb3SGerd Hoffmann } 688a19cbfb3SGerd Hoffmann 689a19cbfb3SGerd Hoffmann /* called from spice server thread context only */ 690a19cbfb3SGerd Hoffmann static inline void qxl_push_free_res(PCIQXLDevice *d, int flush) 691a19cbfb3SGerd Hoffmann { 692a19cbfb3SGerd Hoffmann QXLReleaseRing *ring = &d->ram->release_ring; 69394932c95SDaniel P. Berrangé uint32_t prod; 694a19cbfb3SGerd Hoffmann int notify; 695a19cbfb3SGerd Hoffmann 696a19cbfb3SGerd Hoffmann #define QXL_FREE_BUNCH_SIZE 32 697a19cbfb3SGerd Hoffmann 698a19cbfb3SGerd Hoffmann if (ring->prod - ring->cons + 1 == ring->num_items) { 699a19cbfb3SGerd Hoffmann /* ring full -- can't push */ 700a19cbfb3SGerd Hoffmann return; 701a19cbfb3SGerd Hoffmann } 702a19cbfb3SGerd Hoffmann if (!flush && d->oom_running) { 703a19cbfb3SGerd Hoffmann /* collect everything from oom handler before pushing */ 704a19cbfb3SGerd Hoffmann return; 705a19cbfb3SGerd Hoffmann } 706a19cbfb3SGerd Hoffmann if (!flush && d->num_free_res < QXL_FREE_BUNCH_SIZE) { 707a19cbfb3SGerd Hoffmann /* collect a bit more before pushing */ 708a19cbfb3SGerd Hoffmann return; 709a19cbfb3SGerd Hoffmann } 710a19cbfb3SGerd Hoffmann 711a19cbfb3SGerd Hoffmann SPICE_RING_PUSH(ring, notify); 712c480bb7dSAlon Levy trace_qxl_ring_res_push(d->id, qxl_mode_to_string(d->mode), 713c480bb7dSAlon Levy d->guest_surfaces.count, d->num_free_res, 714c480bb7dSAlon Levy d->last_release, notify ? "yes" : "no"); 715c480bb7dSAlon Levy trace_qxl_ring_res_push_rest(d->id, ring->prod - ring->cons, 716c480bb7dSAlon Levy ring->num_items, ring->prod, ring->cons); 717a19cbfb3SGerd Hoffmann if (notify) { 718a19cbfb3SGerd Hoffmann qxl_send_events(d, QXL_INTERRUPT_DISPLAY); 719a19cbfb3SGerd Hoffmann } 72094932c95SDaniel P. Berrangé 72194932c95SDaniel P. Berrangé ring = &d->ram->release_ring; 72294932c95SDaniel P. Berrangé prod = ring->prod & SPICE_RING_INDEX_MASK(ring); 72394932c95SDaniel P. Berrangé if (prod >= ARRAY_SIZE(ring->items)) { 72494932c95SDaniel P. Berrangé qxl_set_guest_bug(d, "SPICE_RING_PROD_ITEM indices mismatch " 72594932c95SDaniel P. Berrangé "%u >= %zu", prod, ARRAY_SIZE(ring->items)); 7260b81c478SAlon Levy return; 7270b81c478SAlon Levy } 72894932c95SDaniel P. Berrangé ring->items[prod].el = 0; 729a19cbfb3SGerd Hoffmann d->num_free_res = 0; 730a19cbfb3SGerd Hoffmann d->last_release = NULL; 731a19cbfb3SGerd Hoffmann qxl_ring_set_dirty(d); 732a19cbfb3SGerd Hoffmann } 733a19cbfb3SGerd Hoffmann 734a19cbfb3SGerd Hoffmann /* called from spice server thread context only */ 735a19cbfb3SGerd Hoffmann static void interface_release_resource(QXLInstance *sin, 736c9f88ce3SChih-Min Chao QXLReleaseInfoExt ext) 737a19cbfb3SGerd Hoffmann { 738a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 739a19cbfb3SGerd Hoffmann QXLReleaseRing *ring; 74094932c95SDaniel P. Berrangé uint32_t prod; 74194932c95SDaniel P. Berrangé uint64_t id; 742a19cbfb3SGerd Hoffmann 743d52680fcSPrasad J Pandit if (!ext.info) { 744d52680fcSPrasad J Pandit return; 745d52680fcSPrasad J Pandit } 746a19cbfb3SGerd Hoffmann if (ext.group_id == MEMSLOT_GROUP_HOST) { 747a19cbfb3SGerd Hoffmann /* host group -> vga mode update request */ 748e8e23b7dSGerd Hoffmann QXLCommandExt *cmdext = (void *)(intptr_t)(ext.info->id); 7495643fc01SGerd Hoffmann SimpleSpiceUpdate *update; 7505643fc01SGerd Hoffmann g_assert(cmdext->cmd.type == QXL_CMD_DRAW); 7515643fc01SGerd Hoffmann update = container_of(cmdext, SimpleSpiceUpdate, ext); 7525643fc01SGerd Hoffmann qemu_spice_destroy_update(&qxl->ssd, update); 753a19cbfb3SGerd Hoffmann return; 754a19cbfb3SGerd Hoffmann } 755a19cbfb3SGerd Hoffmann 756a19cbfb3SGerd Hoffmann /* 757a19cbfb3SGerd Hoffmann * ext->info points into guest-visible memory 758a19cbfb3SGerd Hoffmann * pci bar 0, $command.release_info 759a19cbfb3SGerd Hoffmann */ 760a19cbfb3SGerd Hoffmann ring = &qxl->ram->release_ring; 76194932c95SDaniel P. Berrangé prod = ring->prod & SPICE_RING_INDEX_MASK(ring); 76294932c95SDaniel P. Berrangé if (prod >= ARRAY_SIZE(ring->items)) { 76394932c95SDaniel P. Berrangé qxl_set_guest_bug(qxl, "SPICE_RING_PROD_ITEM indices mismatch " 76494932c95SDaniel P. Berrangé "%u >= %zu", prod, ARRAY_SIZE(ring->items)); 7650b81c478SAlon Levy return; 7660b81c478SAlon Levy } 76794932c95SDaniel P. Berrangé if (ring->items[prod].el == 0) { 768a19cbfb3SGerd Hoffmann /* stick head into the ring */ 769a19cbfb3SGerd Hoffmann id = ext.info->id; 770a19cbfb3SGerd Hoffmann ext.info->next = 0; 771a19cbfb3SGerd Hoffmann qxl_ram_set_dirty(qxl, &ext.info->next); 77294932c95SDaniel P. Berrangé ring->items[prod].el = id; 773a19cbfb3SGerd Hoffmann qxl_ring_set_dirty(qxl); 774a19cbfb3SGerd Hoffmann } else { 775a19cbfb3SGerd Hoffmann /* append item to the list */ 776a19cbfb3SGerd Hoffmann qxl->last_release->next = ext.info->id; 777a19cbfb3SGerd Hoffmann qxl_ram_set_dirty(qxl, &qxl->last_release->next); 778a19cbfb3SGerd Hoffmann ext.info->next = 0; 779a19cbfb3SGerd Hoffmann qxl_ram_set_dirty(qxl, &ext.info->next); 780a19cbfb3SGerd Hoffmann } 781a19cbfb3SGerd Hoffmann qxl->last_release = ext.info; 782a19cbfb3SGerd Hoffmann qxl->num_free_res++; 783c480bb7dSAlon Levy trace_qxl_ring_res_put(qxl->id, qxl->num_free_res); 784a19cbfb3SGerd Hoffmann qxl_push_free_res(qxl, 0); 785a19cbfb3SGerd Hoffmann } 786a19cbfb3SGerd Hoffmann 787a19cbfb3SGerd Hoffmann /* called from spice server thread context only */ 788a19cbfb3SGerd Hoffmann static int interface_get_cursor_command(QXLInstance *sin, struct QXLCommandExt *ext) 789a19cbfb3SGerd Hoffmann { 790a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 791a19cbfb3SGerd Hoffmann QXLCursorRing *ring; 792a19cbfb3SGerd Hoffmann QXLCommand *cmd; 793a19cbfb3SGerd Hoffmann int notify; 794a19cbfb3SGerd Hoffmann 795c480bb7dSAlon Levy trace_qxl_ring_cursor_check(qxl->id, qxl_mode_to_string(qxl->mode)); 796c480bb7dSAlon Levy 797a19cbfb3SGerd Hoffmann switch (qxl->mode) { 798a19cbfb3SGerd Hoffmann case QXL_MODE_COMPAT: 799a19cbfb3SGerd Hoffmann case QXL_MODE_NATIVE: 800a19cbfb3SGerd Hoffmann case QXL_MODE_UNDEFINED: 801a19cbfb3SGerd Hoffmann ring = &qxl->ram->cursor_ring; 802a19cbfb3SGerd Hoffmann if (SPICE_RING_IS_EMPTY(ring)) { 803a19cbfb3SGerd Hoffmann return false; 804a19cbfb3SGerd Hoffmann } 8050b81c478SAlon Levy SPICE_RING_CONS_ITEM(qxl, ring, cmd); 8060b81c478SAlon Levy if (!cmd) { 8070b81c478SAlon Levy return false; 8080b81c478SAlon Levy } 809a19cbfb3SGerd Hoffmann ext->cmd = *cmd; 810a19cbfb3SGerd Hoffmann ext->group_id = MEMSLOT_GROUP_GUEST; 811a19cbfb3SGerd Hoffmann ext->flags = qxl->cmdflags; 812a19cbfb3SGerd Hoffmann SPICE_RING_POP(ring, notify); 813a19cbfb3SGerd Hoffmann qxl_ring_set_dirty(qxl); 814a19cbfb3SGerd Hoffmann if (notify) { 815a19cbfb3SGerd Hoffmann qxl_send_events(qxl, QXL_INTERRUPT_CURSOR); 816a19cbfb3SGerd Hoffmann } 817a19cbfb3SGerd Hoffmann qxl->guest_primary.commands++; 818a19cbfb3SGerd Hoffmann qxl_track_command(qxl, ext); 819a19cbfb3SGerd Hoffmann qxl_log_command(qxl, "csr", ext); 82060e94e43SGerd Hoffmann if (qxl->have_vga) { 821a19cbfb3SGerd Hoffmann qxl_render_cursor(qxl, ext); 822a19cbfb3SGerd Hoffmann } 823c480bb7dSAlon Levy trace_qxl_ring_cursor_get(qxl->id, qxl_mode_to_string(qxl->mode)); 824a19cbfb3SGerd Hoffmann return true; 825a19cbfb3SGerd Hoffmann default: 826a19cbfb3SGerd Hoffmann return false; 827a19cbfb3SGerd Hoffmann } 828a19cbfb3SGerd Hoffmann } 829a19cbfb3SGerd Hoffmann 830a19cbfb3SGerd Hoffmann /* called from spice server thread context only */ 831a19cbfb3SGerd Hoffmann static int interface_req_cursor_notification(QXLInstance *sin) 832a19cbfb3SGerd Hoffmann { 833a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 834a19cbfb3SGerd Hoffmann int wait = 1; 835a19cbfb3SGerd Hoffmann 836c480bb7dSAlon Levy trace_qxl_ring_cursor_req_notification(qxl->id); 837a19cbfb3SGerd Hoffmann switch (qxl->mode) { 838a19cbfb3SGerd Hoffmann case QXL_MODE_COMPAT: 839a19cbfb3SGerd Hoffmann case QXL_MODE_NATIVE: 840a19cbfb3SGerd Hoffmann case QXL_MODE_UNDEFINED: 841a19cbfb3SGerd Hoffmann SPICE_RING_CONS_WAIT(&qxl->ram->cursor_ring, wait); 842a19cbfb3SGerd Hoffmann qxl_ring_set_dirty(qxl); 843a19cbfb3SGerd Hoffmann break; 844a19cbfb3SGerd Hoffmann default: 845a19cbfb3SGerd Hoffmann /* nothing */ 846a19cbfb3SGerd Hoffmann break; 847a19cbfb3SGerd Hoffmann } 848a19cbfb3SGerd Hoffmann return wait; 849a19cbfb3SGerd Hoffmann } 850a19cbfb3SGerd Hoffmann 851a19cbfb3SGerd Hoffmann /* called from spice server thread context */ 852a19cbfb3SGerd Hoffmann static void interface_notify_update(QXLInstance *sin, uint32_t update_id) 853a19cbfb3SGerd Hoffmann { 854baeae407SAlon Levy /* 855baeae407SAlon Levy * Called by spice-server as a result of a QXL_CMD_UPDATE which is not in 856baeae407SAlon Levy * use by xf86-video-qxl and is defined out in the qxl windows driver. 857baeae407SAlon Levy * Probably was at some earlier version that is prior to git start (2009), 858baeae407SAlon Levy * and is still guest trigerrable. 859baeae407SAlon Levy */ 860baeae407SAlon Levy fprintf(stderr, "%s: deprecated\n", __func__); 861a19cbfb3SGerd Hoffmann } 862a19cbfb3SGerd Hoffmann 863a19cbfb3SGerd Hoffmann /* called from spice server thread context only */ 864a19cbfb3SGerd Hoffmann static int interface_flush_resources(QXLInstance *sin) 865a19cbfb3SGerd Hoffmann { 866a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 867a19cbfb3SGerd Hoffmann int ret; 868a19cbfb3SGerd Hoffmann 869a19cbfb3SGerd Hoffmann ret = qxl->num_free_res; 870a19cbfb3SGerd Hoffmann if (ret) { 871a19cbfb3SGerd Hoffmann qxl_push_free_res(qxl, 1); 872a19cbfb3SGerd Hoffmann } 873a19cbfb3SGerd Hoffmann return ret; 874a19cbfb3SGerd Hoffmann } 875a19cbfb3SGerd Hoffmann 8765ff4e36cSAlon Levy static void qxl_create_guest_primary_complete(PCIQXLDevice *d); 8775ff4e36cSAlon Levy 8785ff4e36cSAlon Levy /* called from spice server thread context only */ 8792e1a98c9SAlon Levy static void interface_async_complete_io(PCIQXLDevice *qxl, QXLCookie *cookie) 8805ff4e36cSAlon Levy { 8815ff4e36cSAlon Levy uint32_t current_async; 8825ff4e36cSAlon Levy 8835ff4e36cSAlon Levy qemu_mutex_lock(&qxl->async_lock); 8845ff4e36cSAlon Levy current_async = qxl->current_async; 8855ff4e36cSAlon Levy qxl->current_async = QXL_UNDEFINED_IO; 8865ff4e36cSAlon Levy qemu_mutex_unlock(&qxl->async_lock); 8875ff4e36cSAlon Levy 888c480bb7dSAlon Levy trace_qxl_interface_async_complete_io(qxl->id, current_async, cookie); 8892e1a98c9SAlon Levy if (!cookie) { 8902e1a98c9SAlon Levy fprintf(stderr, "qxl: %s: error, cookie is NULL\n", __func__); 8912e1a98c9SAlon Levy return; 8922e1a98c9SAlon Levy } 8932e1a98c9SAlon Levy if (cookie && current_async != cookie->io) { 8942e1a98c9SAlon Levy fprintf(stderr, 8952fce7edfSAlon Levy "qxl: %s: error: current_async = %d != %" 8962fce7edfSAlon Levy PRId64 " = cookie->io\n", __func__, current_async, cookie->io); 8972e1a98c9SAlon Levy } 8985ff4e36cSAlon Levy switch (current_async) { 89981fb6f15SAlon Levy case QXL_IO_MEMSLOT_ADD_ASYNC: 90081fb6f15SAlon Levy case QXL_IO_DESTROY_PRIMARY_ASYNC: 90181fb6f15SAlon Levy case QXL_IO_UPDATE_AREA_ASYNC: 90281fb6f15SAlon Levy case QXL_IO_FLUSH_SURFACES_ASYNC: 903020af1c4SAlon Levy case QXL_IO_MONITORS_CONFIG_ASYNC: 90481fb6f15SAlon Levy break; 9055ff4e36cSAlon Levy case QXL_IO_CREATE_PRIMARY_ASYNC: 9065ff4e36cSAlon Levy qxl_create_guest_primary_complete(qxl); 9075ff4e36cSAlon Levy break; 9085ff4e36cSAlon Levy case QXL_IO_DESTROY_ALL_SURFACES_ASYNC: 9095ff4e36cSAlon Levy qxl_spice_destroy_surfaces_complete(qxl); 9105ff4e36cSAlon Levy break; 9115ff4e36cSAlon Levy case QXL_IO_DESTROY_SURFACE_ASYNC: 9122e1a98c9SAlon Levy qxl_spice_destroy_surface_wait_complete(qxl, cookie->u.surface_id); 9135ff4e36cSAlon Levy break; 91481fb6f15SAlon Levy default: 915ada6f6f4SAlex Chen fprintf(stderr, "qxl: %s: unexpected current_async %u\n", __func__, 91681fb6f15SAlon Levy current_async); 9175ff4e36cSAlon Levy } 9185ff4e36cSAlon Levy qxl_send_events(qxl, QXL_INTERRUPT_IO_CMD); 9195ff4e36cSAlon Levy } 9205ff4e36cSAlon Levy 9212e1a98c9SAlon Levy /* called from spice server thread context only */ 92281fb6f15SAlon Levy static void interface_update_area_complete(QXLInstance *sin, 92381fb6f15SAlon Levy uint32_t surface_id, 92481fb6f15SAlon Levy QXLRect *dirty, uint32_t num_updated_rects) 92581fb6f15SAlon Levy { 92681fb6f15SAlon Levy PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 92781fb6f15SAlon Levy int i; 92881fb6f15SAlon Levy int qxl_i; 92981fb6f15SAlon Levy 9306e8a355dSDaniel Brodsky QEMU_LOCK_GUARD(&qxl->ssd.lock); 9312f5ae772SGerd Hoffmann if (surface_id != 0 || !num_updated_rects || 9322f5ae772SGerd Hoffmann !qxl->render_update_cookie_num) { 93381fb6f15SAlon Levy return; 93481fb6f15SAlon Levy } 935c480bb7dSAlon Levy trace_qxl_interface_update_area_complete(qxl->id, surface_id, dirty->left, 936c480bb7dSAlon Levy dirty->right, dirty->top, dirty->bottom); 937c480bb7dSAlon Levy trace_qxl_interface_update_area_complete_rest(qxl->id, num_updated_rects); 93881fb6f15SAlon Levy if (qxl->num_dirty_rects + num_updated_rects > QXL_NUM_DIRTY_RECTS) { 93981fb6f15SAlon Levy /* 94081fb6f15SAlon Levy * overflow - treat this as a full update. Not expected to be common. 94181fb6f15SAlon Levy */ 942c480bb7dSAlon Levy trace_qxl_interface_update_area_complete_overflow(qxl->id, 943c480bb7dSAlon Levy QXL_NUM_DIRTY_RECTS); 94481fb6f15SAlon Levy qxl->guest_primary.resized = 1; 94581fb6f15SAlon Levy } 94681fb6f15SAlon Levy if (qxl->guest_primary.resized) { 94781fb6f15SAlon Levy /* 94881fb6f15SAlon Levy * Don't bother copying or scheduling the bh since we will flip 94981fb6f15SAlon Levy * the whole area anyway on completion of the update_area async call 95081fb6f15SAlon Levy */ 95181fb6f15SAlon Levy return; 95281fb6f15SAlon Levy } 95381fb6f15SAlon Levy qxl_i = qxl->num_dirty_rects; 95481fb6f15SAlon Levy for (i = 0; i < num_updated_rects; i++) { 95581fb6f15SAlon Levy qxl->dirty[qxl_i++] = dirty[i]; 95681fb6f15SAlon Levy } 95781fb6f15SAlon Levy qxl->num_dirty_rects += num_updated_rects; 958c480bb7dSAlon Levy trace_qxl_interface_update_area_complete_schedule_bh(qxl->id, 959c480bb7dSAlon Levy qxl->num_dirty_rects); 96081fb6f15SAlon Levy qemu_bh_schedule(qxl->update_area_bh); 96181fb6f15SAlon Levy } 96281fb6f15SAlon Levy 96381fb6f15SAlon Levy /* called from spice server thread context only */ 9642e1a98c9SAlon Levy static void interface_async_complete(QXLInstance *sin, uint64_t cookie_token) 9652e1a98c9SAlon Levy { 9662e1a98c9SAlon Levy PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 9675dba0d45SPeter Maydell QXLCookie *cookie = (QXLCookie *)(uintptr_t)cookie_token; 9682e1a98c9SAlon Levy 9692e1a98c9SAlon Levy switch (cookie->type) { 9702e1a98c9SAlon Levy case QXL_COOKIE_TYPE_IO: 9712e1a98c9SAlon Levy interface_async_complete_io(qxl, cookie); 97281fb6f15SAlon Levy g_free(cookie); 97381fb6f15SAlon Levy break; 97481fb6f15SAlon Levy case QXL_COOKIE_TYPE_RENDER_UPDATE_AREA: 97581fb6f15SAlon Levy qxl_render_update_area_done(qxl, cookie); 9762e1a98c9SAlon Levy break; 977020af1c4SAlon Levy case QXL_COOKIE_TYPE_POST_LOAD_MONITORS_CONFIG: 978020af1c4SAlon Levy break; 9792e1a98c9SAlon Levy default: 9802e1a98c9SAlon Levy fprintf(stderr, "qxl: %s: unexpected cookie type %d\n", 9812e1a98c9SAlon Levy __func__, cookie->type); 9822e1a98c9SAlon Levy g_free(cookie); 9832e1a98c9SAlon Levy } 98481fb6f15SAlon Levy } 9852e1a98c9SAlon Levy 986c10018d6SSøren Sandmann Pedersen /* called from spice server thread context only */ 987c10018d6SSøren Sandmann Pedersen static void interface_set_client_capabilities(QXLInstance *sin, 988c10018d6SSøren Sandmann Pedersen uint8_t client_present, 989c10018d6SSøren Sandmann Pedersen uint8_t caps[58]) 990c10018d6SSøren Sandmann Pedersen { 991c10018d6SSøren Sandmann Pedersen PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 992c10018d6SSøren Sandmann Pedersen 993e0ac6097SAlon Levy if (qxl->revision < 4) { 994e0ac6097SAlon Levy trace_qxl_set_client_capabilities_unsupported_by_revision(qxl->id, 995e0ac6097SAlon Levy qxl->revision); 996e0ac6097SAlon Levy return; 997e0ac6097SAlon Levy } 998e0ac6097SAlon Levy 999ab902981SHans de Goede if (runstate_check(RUN_STATE_INMIGRATE) || 1000ab902981SHans de Goede runstate_check(RUN_STATE_POSTMIGRATE)) { 1001ab902981SHans de Goede return; 1002ab902981SHans de Goede } 1003ab902981SHans de Goede 1004c10018d6SSøren Sandmann Pedersen qxl->shadow_rom.client_present = client_present; 100508688af0SMarkus Armbruster memcpy(qxl->shadow_rom.client_capabilities, caps, 100608688af0SMarkus Armbruster sizeof(qxl->shadow_rom.client_capabilities)); 1007c10018d6SSøren Sandmann Pedersen qxl->rom->client_present = client_present; 100808688af0SMarkus Armbruster memcpy(qxl->rom->client_capabilities, caps, 100908688af0SMarkus Armbruster sizeof(qxl->rom->client_capabilities)); 1010c10018d6SSøren Sandmann Pedersen qxl_rom_set_dirty(qxl); 1011c10018d6SSøren Sandmann Pedersen 1012c10018d6SSøren Sandmann Pedersen qxl_send_events(qxl, QXL_INTERRUPT_CLIENT); 1013c10018d6SSøren Sandmann Pedersen } 1014c10018d6SSøren Sandmann Pedersen 10156c756502SChristophe Fergeau static bool qxl_rom_monitors_config_changed(QXLRom *rom, 10166c756502SChristophe Fergeau VDAgentMonitorsConfig *monitors_config, 10176c756502SChristophe Fergeau unsigned int max_outputs) 10186c756502SChristophe Fergeau { 10196c756502SChristophe Fergeau int i; 10206c756502SChristophe Fergeau unsigned int monitors_count; 10216c756502SChristophe Fergeau 10226c756502SChristophe Fergeau monitors_count = MIN(monitors_config->num_of_monitors, max_outputs); 10236c756502SChristophe Fergeau 10246c756502SChristophe Fergeau if (rom->client_monitors_config.count != monitors_count) { 10256c756502SChristophe Fergeau return true; 10266c756502SChristophe Fergeau } 10276c756502SChristophe Fergeau 10286c756502SChristophe Fergeau for (i = 0 ; i < rom->client_monitors_config.count ; ++i) { 10296c756502SChristophe Fergeau VDAgentMonConfig *monitor = &monitors_config->monitors[i]; 10306c756502SChristophe Fergeau QXLURect *rect = &rom->client_monitors_config.heads[i]; 10316c756502SChristophe Fergeau /* monitor->depth ignored */ 10326c756502SChristophe Fergeau if ((rect->left != monitor->x) || 10336c756502SChristophe Fergeau (rect->top != monitor->y) || 10346c756502SChristophe Fergeau (rect->right != monitor->x + monitor->width) || 10356c756502SChristophe Fergeau (rect->bottom != monitor->y + monitor->height)) { 10366c756502SChristophe Fergeau return true; 10376c756502SChristophe Fergeau } 10386c756502SChristophe Fergeau } 10396c756502SChristophe Fergeau 10406c756502SChristophe Fergeau return false; 10416c756502SChristophe Fergeau } 10426c756502SChristophe Fergeau 1043a639ab04SAlon Levy /* called from main context only */ 1044a639ab04SAlon Levy static int interface_client_monitors_config(QXLInstance *sin, 1045a639ab04SAlon Levy VDAgentMonitorsConfig *monitors_config) 1046a639ab04SAlon Levy { 1047a639ab04SAlon Levy PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 1048a639ab04SAlon Levy QXLRom *rom = memory_region_get_ram_ptr(&qxl->rom_bar); 1049a639ab04SAlon Levy int i; 1050567161fdSFrediano Ziglio unsigned max_outputs = ARRAY_SIZE(rom->client_monitors_config.heads); 10516c756502SChristophe Fergeau bool config_changed = false; 1052a639ab04SAlon Levy 1053e0ac6097SAlon Levy if (qxl->revision < 4) { 1054e0ac6097SAlon Levy trace_qxl_client_monitors_config_unsupported_by_device(qxl->id, 1055e0ac6097SAlon Levy qxl->revision); 1056e0ac6097SAlon Levy return 0; 1057e0ac6097SAlon Levy } 1058a639ab04SAlon Levy /* 1059a639ab04SAlon Levy * Older windows drivers set int_mask to 0 when their ISR is called, 1060a639ab04SAlon Levy * then later set it to ~0. So it doesn't relate to the actual interrupts 1061a639ab04SAlon Levy * handled. However, they are old, so clearly they don't support this 1062a639ab04SAlon Levy * interrupt 1063a639ab04SAlon Levy */ 1064a639ab04SAlon Levy if (qxl->ram->int_mask == 0 || qxl->ram->int_mask == ~0 || 1065a639ab04SAlon Levy !(qxl->ram->int_mask & QXL_INTERRUPT_CLIENT_MONITORS_CONFIG)) { 1066a639ab04SAlon Levy trace_qxl_client_monitors_config_unsupported_by_guest(qxl->id, 1067a639ab04SAlon Levy qxl->ram->int_mask, 1068a639ab04SAlon Levy monitors_config); 1069a639ab04SAlon Levy return 0; 1070a639ab04SAlon Levy } 1071a639ab04SAlon Levy if (!monitors_config) { 1072a639ab04SAlon Levy return 1; 1073a639ab04SAlon Levy } 1074567161fdSFrediano Ziglio 1075567161fdSFrediano Ziglio /* limit number of outputs based on setting limit */ 1076567161fdSFrediano Ziglio if (qxl->max_outputs && qxl->max_outputs <= max_outputs) { 1077567161fdSFrediano Ziglio max_outputs = qxl->max_outputs; 1078567161fdSFrediano Ziglio } 1079567161fdSFrediano Ziglio 10806c756502SChristophe Fergeau config_changed = qxl_rom_monitors_config_changed(rom, 10816c756502SChristophe Fergeau monitors_config, 10826c756502SChristophe Fergeau max_outputs); 10836c756502SChristophe Fergeau 1084a639ab04SAlon Levy memset(&rom->client_monitors_config, 0, 1085a639ab04SAlon Levy sizeof(rom->client_monitors_config)); 1086a639ab04SAlon Levy rom->client_monitors_config.count = monitors_config->num_of_monitors; 1087a639ab04SAlon Levy /* monitors_config->flags ignored */ 1088567161fdSFrediano Ziglio if (rom->client_monitors_config.count >= max_outputs) { 1089a639ab04SAlon Levy trace_qxl_client_monitors_config_capped(qxl->id, 1090a639ab04SAlon Levy monitors_config->num_of_monitors, 1091567161fdSFrediano Ziglio max_outputs); 1092567161fdSFrediano Ziglio rom->client_monitors_config.count = max_outputs; 1093a639ab04SAlon Levy } 1094a639ab04SAlon Levy for (i = 0 ; i < rom->client_monitors_config.count ; ++i) { 1095a639ab04SAlon Levy VDAgentMonConfig *monitor = &monitors_config->monitors[i]; 1096a639ab04SAlon Levy QXLURect *rect = &rom->client_monitors_config.heads[i]; 1097a639ab04SAlon Levy /* monitor->depth ignored */ 1098a639ab04SAlon Levy rect->left = monitor->x; 1099a639ab04SAlon Levy rect->top = monitor->y; 1100a639ab04SAlon Levy rect->right = monitor->x + monitor->width; 1101a639ab04SAlon Levy rect->bottom = monitor->y + monitor->height; 1102a639ab04SAlon Levy } 1103a639ab04SAlon Levy rom->client_monitors_config_crc = qxl_crc32( 1104a639ab04SAlon Levy (const uint8_t *)&rom->client_monitors_config, 1105a639ab04SAlon Levy sizeof(rom->client_monitors_config)); 1106a639ab04SAlon Levy trace_qxl_client_monitors_config_crc(qxl->id, 1107a639ab04SAlon Levy sizeof(rom->client_monitors_config), 1108a639ab04SAlon Levy rom->client_monitors_config_crc); 1109a639ab04SAlon Levy 1110a639ab04SAlon Levy trace_qxl_interrupt_client_monitors_config(qxl->id, 1111a639ab04SAlon Levy rom->client_monitors_config.count, 1112a639ab04SAlon Levy rom->client_monitors_config.heads); 11136c756502SChristophe Fergeau if (config_changed) { 1114a639ab04SAlon Levy qxl_send_events(qxl, QXL_INTERRUPT_CLIENT_MONITORS_CONFIG); 11156c756502SChristophe Fergeau } 1116a639ab04SAlon Levy return 1; 1117a639ab04SAlon Levy } 1118a639ab04SAlon Levy 1119a19cbfb3SGerd Hoffmann static const QXLInterface qxl_interface = { 1120a19cbfb3SGerd Hoffmann .base.type = SPICE_INTERFACE_QXL, 1121a19cbfb3SGerd Hoffmann .base.description = "qxl gpu", 1122a19cbfb3SGerd Hoffmann .base.major_version = SPICE_INTERFACE_QXL_MAJOR, 1123a19cbfb3SGerd Hoffmann .base.minor_version = SPICE_INTERFACE_QXL_MINOR, 1124a19cbfb3SGerd Hoffmann 11259dcafa40SJohn Snow #if SPICE_HAS_ATTACHED_WORKER 11269dcafa40SJohn Snow .attached_worker = interface_attached_worker, 11279dcafa40SJohn Snow #else 1128a19cbfb3SGerd Hoffmann .attache_worker = interface_attach_worker, 11299dcafa40SJohn Snow #endif 11309dcafa40SJohn Snow 1131a19cbfb3SGerd Hoffmann .set_compression_level = interface_set_compression_level, 1132a19cbfb3SGerd Hoffmann .get_init_info = interface_get_init_info, 1133a19cbfb3SGerd Hoffmann 1134a19cbfb3SGerd Hoffmann /* the callbacks below are called from spice server thread context */ 1135a19cbfb3SGerd Hoffmann .get_command = interface_get_command, 1136a19cbfb3SGerd Hoffmann .req_cmd_notification = interface_req_cmd_notification, 1137a19cbfb3SGerd Hoffmann .release_resource = interface_release_resource, 1138a19cbfb3SGerd Hoffmann .get_cursor_command = interface_get_cursor_command, 1139a19cbfb3SGerd Hoffmann .req_cursor_notification = interface_req_cursor_notification, 1140a19cbfb3SGerd Hoffmann .notify_update = interface_notify_update, 1141a19cbfb3SGerd Hoffmann .flush_resources = interface_flush_resources, 11425ff4e36cSAlon Levy .async_complete = interface_async_complete, 114381fb6f15SAlon Levy .update_area_complete = interface_update_area_complete, 1144c10018d6SSøren Sandmann Pedersen .set_client_capabilities = interface_set_client_capabilities, 1145a639ab04SAlon Levy .client_monitors_config = interface_client_monitors_config, 1146a19cbfb3SGerd Hoffmann }; 1147a19cbfb3SGerd Hoffmann 114815162335SGerd Hoffmann static const GraphicHwOps qxl_ops = { 114915162335SGerd Hoffmann .gfx_update = qxl_hw_update, 11504d631621SMarc-André Lureau .gfx_update_async = true, 115115162335SGerd Hoffmann }; 115215162335SGerd Hoffmann 1153a19cbfb3SGerd Hoffmann static void qxl_enter_vga_mode(PCIQXLDevice *d) 1154a19cbfb3SGerd Hoffmann { 1155a19cbfb3SGerd Hoffmann if (d->mode == QXL_MODE_VGA) { 1156a19cbfb3SGerd Hoffmann return; 1157a19cbfb3SGerd Hoffmann } 1158c480bb7dSAlon Levy trace_qxl_enter_vga_mode(d->id); 11590a2b5e3aSHans de Goede spice_qxl_driver_unload(&d->ssd.qxl); 116015162335SGerd Hoffmann graphic_console_set_hwops(d->ssd.dcl.con, d->vga.hw_ops, &d->vga); 11613dcadce5SGerd Hoffmann update_displaychangelistener(&d->ssd.dcl, GUI_REFRESH_INTERVAL_DEFAULT); 1162a19cbfb3SGerd Hoffmann qemu_spice_create_host_primary(&d->ssd); 1163a19cbfb3SGerd Hoffmann d->mode = QXL_MODE_VGA; 1164a703d3aeSMarc-André Lureau qemu_spice_display_switch(&d->ssd, d->ssd.ds); 11650f7bfd81SAlon Levy vga_dirty_log_start(&d->vga); 11661dbfa005SGerd Hoffmann graphic_hw_update(d->vga.con); 1167a19cbfb3SGerd Hoffmann } 1168a19cbfb3SGerd Hoffmann 1169a19cbfb3SGerd Hoffmann static void qxl_exit_vga_mode(PCIQXLDevice *d) 1170a19cbfb3SGerd Hoffmann { 1171a19cbfb3SGerd Hoffmann if (d->mode != QXL_MODE_VGA) { 1172a19cbfb3SGerd Hoffmann return; 1173a19cbfb3SGerd Hoffmann } 1174c480bb7dSAlon Levy trace_qxl_exit_vga_mode(d->id); 117515162335SGerd Hoffmann graphic_console_set_hwops(d->ssd.dcl.con, &qxl_ops, d); 11763dcadce5SGerd Hoffmann update_displaychangelistener(&d->ssd.dcl, GUI_REFRESH_INTERVAL_IDLE); 11770f7bfd81SAlon Levy vga_dirty_log_stop(&d->vga); 11785ff4e36cSAlon Levy qxl_destroy_primary(d, QXL_SYNC); 1179a19cbfb3SGerd Hoffmann } 1180a19cbfb3SGerd Hoffmann 118140010aeaSYonit Halperin static void qxl_update_irq(PCIQXLDevice *d) 1182a19cbfb3SGerd Hoffmann { 1183a19cbfb3SGerd Hoffmann uint32_t pending = le32_to_cpu(d->ram->int_pending); 1184a19cbfb3SGerd Hoffmann uint32_t mask = le32_to_cpu(d->ram->int_mask); 1185a19cbfb3SGerd Hoffmann int level = !!(pending & mask); 11869e64f8a3SMarcel Apfelbaum pci_set_irq(&d->pci, level); 1187a19cbfb3SGerd Hoffmann qxl_ring_set_dirty(d); 1188a19cbfb3SGerd Hoffmann } 1189a19cbfb3SGerd Hoffmann 1190a19cbfb3SGerd Hoffmann static void qxl_check_state(PCIQXLDevice *d) 1191a19cbfb3SGerd Hoffmann { 1192a19cbfb3SGerd Hoffmann QXLRam *ram = d->ram; 119371d388d4SYonit Halperin int spice_display_running = qemu_spice_display_is_running(&d->ssd); 1194a19cbfb3SGerd Hoffmann 119571d388d4SYonit Halperin assert(!spice_display_running || SPICE_RING_IS_EMPTY(&ram->cmd_ring)); 119671d388d4SYonit Halperin assert(!spice_display_running || SPICE_RING_IS_EMPTY(&ram->cursor_ring)); 1197a19cbfb3SGerd Hoffmann } 1198a19cbfb3SGerd Hoffmann 1199a19cbfb3SGerd Hoffmann static void qxl_reset_state(PCIQXLDevice *d) 1200a19cbfb3SGerd Hoffmann { 1201a19cbfb3SGerd Hoffmann QXLRom *rom = d->rom; 1202a19cbfb3SGerd Hoffmann 1203be48e995SYonit Halperin qxl_check_state(d); 1204a19cbfb3SGerd Hoffmann d->shadow_rom.update_id = cpu_to_le32(0); 1205a19cbfb3SGerd Hoffmann *rom = d->shadow_rom; 1206a19cbfb3SGerd Hoffmann qxl_rom_set_dirty(d); 1207a19cbfb3SGerd Hoffmann init_qxl_ram(d); 1208a19cbfb3SGerd Hoffmann d->num_free_res = 0; 1209a19cbfb3SGerd Hoffmann d->last_release = NULL; 1210a19cbfb3SGerd Hoffmann memset(&d->ssd.dirty, 0, sizeof(d->ssd.dirty)); 1211f06b8521SAlon Levy qxl_update_irq(d); 1212a19cbfb3SGerd Hoffmann } 1213a19cbfb3SGerd Hoffmann 1214a19cbfb3SGerd Hoffmann static void qxl_soft_reset(PCIQXLDevice *d) 1215a19cbfb3SGerd Hoffmann { 1216c480bb7dSAlon Levy trace_qxl_soft_reset(d->id); 1217a19cbfb3SGerd Hoffmann qxl_check_state(d); 1218087e6a42SAlon Levy qxl_clear_guest_bug(d); 121905fa1c74SGerd Hoffmann qemu_mutex_lock(&d->async_lock); 1220a5f68c22SAlon Levy d->current_async = QXL_UNDEFINED_IO; 122105fa1c74SGerd Hoffmann qemu_mutex_unlock(&d->async_lock); 1222a19cbfb3SGerd Hoffmann 122360e94e43SGerd Hoffmann if (d->have_vga) { 1224a19cbfb3SGerd Hoffmann qxl_enter_vga_mode(d); 1225a19cbfb3SGerd Hoffmann } else { 1226a19cbfb3SGerd Hoffmann d->mode = QXL_MODE_UNDEFINED; 1227a19cbfb3SGerd Hoffmann } 1228a19cbfb3SGerd Hoffmann } 1229a19cbfb3SGerd Hoffmann 1230a19cbfb3SGerd Hoffmann static void qxl_hard_reset(PCIQXLDevice *d, int loadvm) 1231a19cbfb3SGerd Hoffmann { 123275c70e37SGerd Hoffmann bool startstop = qemu_spice_display_is_running(&d->ssd); 123375c70e37SGerd Hoffmann 1234c480bb7dSAlon Levy trace_qxl_hard_reset(d->id, loadvm); 1235a19cbfb3SGerd Hoffmann 123675c70e37SGerd Hoffmann if (startstop) { 123775c70e37SGerd Hoffmann qemu_spice_display_stop(); 123875c70e37SGerd Hoffmann } 123975c70e37SGerd Hoffmann 1240aee32bf3SGerd Hoffmann qxl_spice_reset_cursor(d); 1241aee32bf3SGerd Hoffmann qxl_spice_reset_image_cache(d); 1242a19cbfb3SGerd Hoffmann qxl_reset_surfaces(d); 1243a19cbfb3SGerd Hoffmann qxl_reset_memslots(d); 1244a19cbfb3SGerd Hoffmann 1245a19cbfb3SGerd Hoffmann /* pre loadvm reset must not touch QXLRam. This lives in 1246a19cbfb3SGerd Hoffmann * device memory, is migrated together with RAM and thus 1247a19cbfb3SGerd Hoffmann * already loaded at this point */ 1248a19cbfb3SGerd Hoffmann if (!loadvm) { 1249a19cbfb3SGerd Hoffmann qxl_reset_state(d); 1250a19cbfb3SGerd Hoffmann } 1251a19cbfb3SGerd Hoffmann qemu_spice_create_host_memslot(&d->ssd); 1252a19cbfb3SGerd Hoffmann qxl_soft_reset(d); 125375c70e37SGerd Hoffmann 125475c70e37SGerd Hoffmann if (startstop) { 125575c70e37SGerd Hoffmann qemu_spice_display_start(); 125675c70e37SGerd Hoffmann } 1257a19cbfb3SGerd Hoffmann } 1258a19cbfb3SGerd Hoffmann 1259a19cbfb3SGerd Hoffmann static void qxl_reset_handler(DeviceState *dev) 1260a19cbfb3SGerd Hoffmann { 1261c69f6c7dSGonglei PCIQXLDevice *d = PCI_QXL(PCI_DEVICE(dev)); 1262c480bb7dSAlon Levy 1263a19cbfb3SGerd Hoffmann qxl_hard_reset(d, 0); 1264a19cbfb3SGerd Hoffmann } 1265a19cbfb3SGerd Hoffmann 1266a19cbfb3SGerd Hoffmann static void qxl_vga_ioport_write(void *opaque, uint32_t addr, uint32_t val) 1267a19cbfb3SGerd Hoffmann { 1268a19cbfb3SGerd Hoffmann VGACommonState *vga = opaque; 1269a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(vga, PCIQXLDevice, vga); 1270a19cbfb3SGerd Hoffmann 1271c480bb7dSAlon Levy trace_qxl_io_write_vga(qxl->id, qxl_mode_to_string(qxl->mode), addr, val); 1272ed71c09fSGerd Hoffmann if (qxl->mode != QXL_MODE_VGA && 1273ed71c09fSGerd Hoffmann qxl->revision <= QXL_REVISION_STABLE_V12) { 12745ff4e36cSAlon Levy qxl_destroy_primary(qxl, QXL_SYNC); 1275a19cbfb3SGerd Hoffmann qxl_soft_reset(qxl); 1276a19cbfb3SGerd Hoffmann } 1277a19cbfb3SGerd Hoffmann vga_ioport_write(opaque, addr, val); 1278a19cbfb3SGerd Hoffmann } 1279a19cbfb3SGerd Hoffmann 1280f67ab77aSGerd Hoffmann static const MemoryRegionPortio qxl_vga_portio_list[] = { 1281f67ab77aSGerd Hoffmann { 0x04, 2, 1, .read = vga_ioport_read, 1282f67ab77aSGerd Hoffmann .write = qxl_vga_ioport_write }, /* 3b4 */ 1283f67ab77aSGerd Hoffmann { 0x0a, 1, 1, .read = vga_ioport_read, 1284f67ab77aSGerd Hoffmann .write = qxl_vga_ioport_write }, /* 3ba */ 1285f67ab77aSGerd Hoffmann { 0x10, 16, 1, .read = vga_ioport_read, 1286f67ab77aSGerd Hoffmann .write = qxl_vga_ioport_write }, /* 3c0 */ 1287f67ab77aSGerd Hoffmann { 0x24, 2, 1, .read = vga_ioport_read, 1288f67ab77aSGerd Hoffmann .write = qxl_vga_ioport_write }, /* 3d4 */ 1289f67ab77aSGerd Hoffmann { 0x2a, 1, 1, .read = vga_ioport_read, 1290f67ab77aSGerd Hoffmann .write = qxl_vga_ioport_write }, /* 3da */ 1291f67ab77aSGerd Hoffmann PORTIO_END_OF_LIST(), 1292f67ab77aSGerd Hoffmann }; 1293f67ab77aSGerd Hoffmann 1294e954ea28SAlon Levy static int qxl_add_memslot(PCIQXLDevice *d, uint32_t slot_id, uint64_t delta, 12955ff4e36cSAlon Levy qxl_async_io async) 1296a19cbfb3SGerd Hoffmann { 1297a19cbfb3SGerd Hoffmann static const int regions[] = { 1298a19cbfb3SGerd Hoffmann QXL_RAM_RANGE_INDEX, 1299a19cbfb3SGerd Hoffmann QXL_VRAM_RANGE_INDEX, 13006f2b175aSGerd Hoffmann QXL_VRAM64_RANGE_INDEX, 1301a19cbfb3SGerd Hoffmann }; 1302a19cbfb3SGerd Hoffmann uint64_t guest_start; 1303a19cbfb3SGerd Hoffmann uint64_t guest_end; 1304a19cbfb3SGerd Hoffmann int pci_region; 1305a19cbfb3SGerd Hoffmann pcibus_t pci_start; 1306a19cbfb3SGerd Hoffmann pcibus_t pci_end; 13073cb5158fSGerd Hoffmann MemoryRegion *mr; 1308a19cbfb3SGerd Hoffmann intptr_t virt_start; 1309a19cbfb3SGerd Hoffmann QXLDevMemSlot memslot; 1310a19cbfb3SGerd Hoffmann int i; 1311a19cbfb3SGerd Hoffmann 1312a19cbfb3SGerd Hoffmann guest_start = le64_to_cpu(d->guest_slots[slot_id].slot.mem_start); 1313a19cbfb3SGerd Hoffmann guest_end = le64_to_cpu(d->guest_slots[slot_id].slot.mem_end); 1314a19cbfb3SGerd Hoffmann 1315c480bb7dSAlon Levy trace_qxl_memslot_add_guest(d->id, slot_id, guest_start, guest_end); 1316a19cbfb3SGerd Hoffmann 1317e954ea28SAlon Levy if (slot_id >= NUM_MEMSLOTS) { 13180a530548SAlon Levy qxl_set_guest_bug(d, "%s: slot_id >= NUM_MEMSLOTS %d >= %d", __func__, 1319e954ea28SAlon Levy slot_id, NUM_MEMSLOTS); 1320e954ea28SAlon Levy return 1; 1321e954ea28SAlon Levy } 1322e954ea28SAlon Levy if (guest_start > guest_end) { 13230a530548SAlon Levy qxl_set_guest_bug(d, "%s: guest_start > guest_end 0x%" PRIx64 1324e954ea28SAlon Levy " > 0x%" PRIx64, __func__, guest_start, guest_end); 1325e954ea28SAlon Levy return 1; 1326e954ea28SAlon Levy } 1327a19cbfb3SGerd Hoffmann 1328a19cbfb3SGerd Hoffmann for (i = 0; i < ARRAY_SIZE(regions); i++) { 1329a19cbfb3SGerd Hoffmann pci_region = regions[i]; 1330a19cbfb3SGerd Hoffmann pci_start = d->pci.io_regions[pci_region].addr; 1331a19cbfb3SGerd Hoffmann pci_end = pci_start + d->pci.io_regions[pci_region].size; 1332a19cbfb3SGerd Hoffmann /* mapped? */ 1333a19cbfb3SGerd Hoffmann if (pci_start == -1) { 1334a19cbfb3SGerd Hoffmann continue; 1335a19cbfb3SGerd Hoffmann } 1336a19cbfb3SGerd Hoffmann /* start address in range ? */ 1337a19cbfb3SGerd Hoffmann if (guest_start < pci_start || guest_start > pci_end) { 1338a19cbfb3SGerd Hoffmann continue; 1339a19cbfb3SGerd Hoffmann } 1340a19cbfb3SGerd Hoffmann /* end address in range ? */ 1341a19cbfb3SGerd Hoffmann if (guest_end > pci_end) { 1342a19cbfb3SGerd Hoffmann continue; 1343a19cbfb3SGerd Hoffmann } 1344a19cbfb3SGerd Hoffmann /* passed */ 1345a19cbfb3SGerd Hoffmann break; 1346a19cbfb3SGerd Hoffmann } 1347e954ea28SAlon Levy if (i == ARRAY_SIZE(regions)) { 13480a530548SAlon Levy qxl_set_guest_bug(d, "%s: finished loop without match", __func__); 1349e954ea28SAlon Levy return 1; 1350e954ea28SAlon Levy } 1351a19cbfb3SGerd Hoffmann 1352a19cbfb3SGerd Hoffmann switch (pci_region) { 1353a19cbfb3SGerd Hoffmann case QXL_RAM_RANGE_INDEX: 13543cb5158fSGerd Hoffmann mr = &d->vga.vram; 1355a19cbfb3SGerd Hoffmann break; 1356a19cbfb3SGerd Hoffmann case QXL_VRAM_RANGE_INDEX: 13576f2b175aSGerd Hoffmann case 4 /* vram 64bit */: 13583cb5158fSGerd Hoffmann mr = &d->vram_bar; 1359a19cbfb3SGerd Hoffmann break; 1360a19cbfb3SGerd Hoffmann default: 1361a19cbfb3SGerd Hoffmann /* should not happen */ 13620a530548SAlon Levy qxl_set_guest_bug(d, "%s: pci_region = %d", __func__, pci_region); 1363e954ea28SAlon Levy return 1; 1364a19cbfb3SGerd Hoffmann } 136586fdb058SPhilippe Mathieu-Daudé assert(guest_end - pci_start <= memory_region_size(mr)); 1366a19cbfb3SGerd Hoffmann 13673cb5158fSGerd Hoffmann virt_start = (intptr_t)memory_region_get_ram_ptr(mr); 1368a19cbfb3SGerd Hoffmann memslot.slot_id = slot_id; 1369a19cbfb3SGerd Hoffmann memslot.slot_group_id = MEMSLOT_GROUP_GUEST; /* guest group */ 1370a19cbfb3SGerd Hoffmann memslot.virt_start = virt_start + (guest_start - pci_start); 1371a19cbfb3SGerd Hoffmann memslot.virt_end = virt_start + (guest_end - pci_start); 1372a19cbfb3SGerd Hoffmann memslot.addr_delta = memslot.virt_start - delta; 1373a19cbfb3SGerd Hoffmann memslot.generation = d->rom->slot_generation = 0; 1374a19cbfb3SGerd Hoffmann qxl_rom_set_dirty(d); 1375a19cbfb3SGerd Hoffmann 13765ff4e36cSAlon Levy qemu_spice_add_memslot(&d->ssd, &memslot, async); 13773cb5158fSGerd Hoffmann d->guest_slots[slot_id].mr = mr; 13783cb5158fSGerd Hoffmann d->guest_slots[slot_id].offset = memslot.virt_start - virt_start; 1379a19cbfb3SGerd Hoffmann d->guest_slots[slot_id].size = memslot.virt_end - memslot.virt_start; 1380a19cbfb3SGerd Hoffmann d->guest_slots[slot_id].delta = delta; 1381a19cbfb3SGerd Hoffmann d->guest_slots[slot_id].active = 1; 1382e954ea28SAlon Levy return 0; 1383a19cbfb3SGerd Hoffmann } 1384a19cbfb3SGerd Hoffmann 1385a19cbfb3SGerd Hoffmann static void qxl_del_memslot(PCIQXLDevice *d, uint32_t slot_id) 1386a19cbfb3SGerd Hoffmann { 13875c59d118SGerd Hoffmann qemu_spice_del_memslot(&d->ssd, MEMSLOT_GROUP_HOST, slot_id); 1388a19cbfb3SGerd Hoffmann d->guest_slots[slot_id].active = 0; 1389a19cbfb3SGerd Hoffmann } 1390a19cbfb3SGerd Hoffmann 1391a19cbfb3SGerd Hoffmann static void qxl_reset_memslots(PCIQXLDevice *d) 1392a19cbfb3SGerd Hoffmann { 1393aee32bf3SGerd Hoffmann qxl_spice_reset_memslots(d); 1394a19cbfb3SGerd Hoffmann memset(&d->guest_slots, 0, sizeof(d->guest_slots)); 1395a19cbfb3SGerd Hoffmann } 1396a19cbfb3SGerd Hoffmann 1397a19cbfb3SGerd Hoffmann static void qxl_reset_surfaces(PCIQXLDevice *d) 1398a19cbfb3SGerd Hoffmann { 1399c480bb7dSAlon Levy trace_qxl_reset_surfaces(d->id); 1400a19cbfb3SGerd Hoffmann d->mode = QXL_MODE_UNDEFINED; 14015ff4e36cSAlon Levy qxl_spice_destroy_surfaces(d, QXL_SYNC); 1402a19cbfb3SGerd Hoffmann } 1403a19cbfb3SGerd Hoffmann 1404e25139b3SYonit Halperin /* can be also called from spice server thread context */ 1405726bdf65SGerd Hoffmann static bool qxl_get_check_slot_offset(PCIQXLDevice *qxl, QXLPHYSICAL pqxl, 14066dbbf055SPhilippe Mathieu-Daudé uint32_t *s, uint64_t *o, 14076dbbf055SPhilippe Mathieu-Daudé size_t size_requested) 1408a19cbfb3SGerd Hoffmann { 1409a19cbfb3SGerd Hoffmann uint64_t phys = le64_to_cpu(pqxl); 1410a19cbfb3SGerd Hoffmann uint32_t slot = (phys >> (64 - 8)) & 0xff; 1411a19cbfb3SGerd Hoffmann uint64_t offset = phys & 0xffffffffffff; 14126dbbf055SPhilippe Mathieu-Daudé uint64_t size_available; 1413a19cbfb3SGerd Hoffmann 14144b635c59SAlon Levy if (slot >= NUM_MEMSLOTS) { 14150a530548SAlon Levy qxl_set_guest_bug(qxl, "slot too large %d >= %d", slot, 14160a530548SAlon Levy NUM_MEMSLOTS); 1417726bdf65SGerd Hoffmann return false; 1418a19cbfb3SGerd Hoffmann } 14194b635c59SAlon Levy if (!qxl->guest_slots[slot].active) { 14200a530548SAlon Levy qxl_set_guest_bug(qxl, "inactive slot %d\n", slot); 1421726bdf65SGerd Hoffmann return false; 14224b635c59SAlon Levy } 14234b635c59SAlon Levy if (offset < qxl->guest_slots[slot].delta) { 14240a530548SAlon Levy qxl_set_guest_bug(qxl, 14250a530548SAlon Levy "slot %d offset %"PRIu64" < delta %"PRIu64"\n", 14264b635c59SAlon Levy slot, offset, qxl->guest_slots[slot].delta); 1427726bdf65SGerd Hoffmann return false; 14284b635c59SAlon Levy } 14294b635c59SAlon Levy offset -= qxl->guest_slots[slot].delta; 14304b635c59SAlon Levy if (offset > qxl->guest_slots[slot].size) { 14310a530548SAlon Levy qxl_set_guest_bug(qxl, 14320a530548SAlon Levy "slot %d offset %"PRIu64" > size %"PRIu64"\n", 14334b635c59SAlon Levy slot, offset, qxl->guest_slots[slot].size); 1434726bdf65SGerd Hoffmann return false; 1435726bdf65SGerd Hoffmann } 14366dbbf055SPhilippe Mathieu-Daudé size_available = memory_region_size(qxl->guest_slots[slot].mr); 14376dbbf055SPhilippe Mathieu-Daudé if (qxl->guest_slots[slot].offset + offset >= size_available) { 14386dbbf055SPhilippe Mathieu-Daudé qxl_set_guest_bug(qxl, 14396dbbf055SPhilippe Mathieu-Daudé "slot %d offset %"PRIu64" > region size %"PRIu64"\n", 14406dbbf055SPhilippe Mathieu-Daudé slot, qxl->guest_slots[slot].offset + offset, 14416dbbf055SPhilippe Mathieu-Daudé size_available); 14426dbbf055SPhilippe Mathieu-Daudé return false; 14436dbbf055SPhilippe Mathieu-Daudé } 14446dbbf055SPhilippe Mathieu-Daudé size_available -= qxl->guest_slots[slot].offset + offset; 14456dbbf055SPhilippe Mathieu-Daudé if (size_requested > size_available) { 14466dbbf055SPhilippe Mathieu-Daudé qxl_set_guest_bug(qxl, 14476dbbf055SPhilippe Mathieu-Daudé "slot %d offset %"PRIu64" size %zu: " 14486dbbf055SPhilippe Mathieu-Daudé "overrun by %"PRIu64" bytes\n", 14496dbbf055SPhilippe Mathieu-Daudé slot, offset, size_requested, 14506dbbf055SPhilippe Mathieu-Daudé size_requested - size_available); 14516dbbf055SPhilippe Mathieu-Daudé return false; 14526dbbf055SPhilippe Mathieu-Daudé } 1453726bdf65SGerd Hoffmann 1454726bdf65SGerd Hoffmann *s = slot; 1455726bdf65SGerd Hoffmann *o = offset; 1456726bdf65SGerd Hoffmann return true; 1457726bdf65SGerd Hoffmann } 1458726bdf65SGerd Hoffmann 1459726bdf65SGerd Hoffmann /* can be also called from spice server thread context */ 14608efec0efSPhilippe Mathieu-Daudé void *qxl_phys2virt(PCIQXLDevice *qxl, QXLPHYSICAL pqxl, int group_id, 14618efec0efSPhilippe Mathieu-Daudé size_t size) 1462726bdf65SGerd Hoffmann { 1463726bdf65SGerd Hoffmann uint64_t offset; 1464726bdf65SGerd Hoffmann uint32_t slot; 14653cb5158fSGerd Hoffmann void *ptr; 1466726bdf65SGerd Hoffmann 1467726bdf65SGerd Hoffmann switch (group_id) { 1468726bdf65SGerd Hoffmann case MEMSLOT_GROUP_HOST: 1469726bdf65SGerd Hoffmann offset = le64_to_cpu(pqxl) & 0xffffffffffff; 1470726bdf65SGerd Hoffmann return (void *)(intptr_t)offset; 1471726bdf65SGerd Hoffmann case MEMSLOT_GROUP_GUEST: 14726dbbf055SPhilippe Mathieu-Daudé if (!qxl_get_check_slot_offset(qxl, pqxl, &slot, &offset, size)) { 14734b635c59SAlon Levy return NULL; 14744b635c59SAlon Levy } 14753cb5158fSGerd Hoffmann ptr = memory_region_get_ram_ptr(qxl->guest_slots[slot].mr); 14763cb5158fSGerd Hoffmann ptr += qxl->guest_slots[slot].offset; 14773cb5158fSGerd Hoffmann ptr += offset; 14783cb5158fSGerd Hoffmann return ptr; 14794b635c59SAlon Levy } 14804b635c59SAlon Levy return NULL; 1481a19cbfb3SGerd Hoffmann } 1482a19cbfb3SGerd Hoffmann 14835ff4e36cSAlon Levy static void qxl_create_guest_primary_complete(PCIQXLDevice *qxl) 14845ff4e36cSAlon Levy { 14855ff4e36cSAlon Levy /* for local rendering */ 14865ff4e36cSAlon Levy qxl_render_resize(qxl); 14875ff4e36cSAlon Levy } 14885ff4e36cSAlon Levy 14895ff4e36cSAlon Levy static void qxl_create_guest_primary(PCIQXLDevice *qxl, int loadvm, 14905ff4e36cSAlon Levy qxl_async_io async) 1491a19cbfb3SGerd Hoffmann { 1492a19cbfb3SGerd Hoffmann QXLDevSurfaceCreate surface; 1493a19cbfb3SGerd Hoffmann QXLSurfaceCreate *sc = &qxl->guest_primary.surface; 14943761abb1SAlon Levy uint32_t requested_height = le32_to_cpu(sc->height); 149513d1fd44SAlon Levy int requested_stride = le32_to_cpu(sc->stride); 149613d1fd44SAlon Levy 14973761abb1SAlon Levy if (requested_stride == INT32_MIN || 14983761abb1SAlon Levy abs(requested_stride) * (uint64_t)requested_height 14993761abb1SAlon Levy > qxl->vgamem_size) { 15003761abb1SAlon Levy qxl_set_guest_bug(qxl, "%s: requested primary larger than framebuffer" 15013761abb1SAlon Levy " stride %d x height %" PRIu32 " > %" PRIu32, 15023761abb1SAlon Levy __func__, requested_stride, requested_height, 15033761abb1SAlon Levy qxl->vgamem_size); 150413d1fd44SAlon Levy return; 150513d1fd44SAlon Levy } 1506a19cbfb3SGerd Hoffmann 1507ddf9f4b7SAlon Levy if (qxl->mode == QXL_MODE_NATIVE) { 15080a530548SAlon Levy qxl_set_guest_bug(qxl, "%s: nop since already in QXL_MODE_NATIVE", 1509ddf9f4b7SAlon Levy __func__); 1510ddf9f4b7SAlon Levy } 1511a19cbfb3SGerd Hoffmann qxl_exit_vga_mode(qxl); 1512a19cbfb3SGerd Hoffmann 1513a19cbfb3SGerd Hoffmann surface.format = le32_to_cpu(sc->format); 1514a19cbfb3SGerd Hoffmann surface.height = le32_to_cpu(sc->height); 1515a19cbfb3SGerd Hoffmann surface.mem = le64_to_cpu(sc->mem); 1516a19cbfb3SGerd Hoffmann surface.position = le32_to_cpu(sc->position); 1517a19cbfb3SGerd Hoffmann surface.stride = le32_to_cpu(sc->stride); 1518a19cbfb3SGerd Hoffmann surface.width = le32_to_cpu(sc->width); 1519a19cbfb3SGerd Hoffmann surface.type = le32_to_cpu(sc->type); 1520a19cbfb3SGerd Hoffmann surface.flags = le32_to_cpu(sc->flags); 1521c480bb7dSAlon Levy trace_qxl_create_guest_primary(qxl->id, sc->width, sc->height, sc->mem, 1522c480bb7dSAlon Levy sc->format, sc->position); 1523c480bb7dSAlon Levy trace_qxl_create_guest_primary_rest(qxl->id, sc->stride, sc->type, 1524c480bb7dSAlon Levy sc->flags); 1525a19cbfb3SGerd Hoffmann 152648f4ba67SAlon Levy if ((surface.stride & 0x3) != 0) { 152748f4ba67SAlon Levy qxl_set_guest_bug(qxl, "primary surface stride = %d %% 4 != 0", 152848f4ba67SAlon Levy surface.stride); 152948f4ba67SAlon Levy return; 153048f4ba67SAlon Levy } 153148f4ba67SAlon Levy 1532a19cbfb3SGerd Hoffmann surface.mouse_mode = true; 1533a19cbfb3SGerd Hoffmann surface.group_id = MEMSLOT_GROUP_GUEST; 1534a19cbfb3SGerd Hoffmann if (loadvm) { 1535a19cbfb3SGerd Hoffmann surface.flags |= QXL_SURF_FLAG_KEEP_DATA; 1536a19cbfb3SGerd Hoffmann } 1537a19cbfb3SGerd Hoffmann 1538a19cbfb3SGerd Hoffmann qxl->mode = QXL_MODE_NATIVE; 1539a19cbfb3SGerd Hoffmann qxl->cmdflags = 0; 15405ff4e36cSAlon Levy qemu_spice_create_primary_surface(&qxl->ssd, 0, &surface, async); 1541a19cbfb3SGerd Hoffmann 15425ff4e36cSAlon Levy if (async == QXL_SYNC) { 15435ff4e36cSAlon Levy qxl_create_guest_primary_complete(qxl); 15445ff4e36cSAlon Levy } 1545a19cbfb3SGerd Hoffmann } 1546a19cbfb3SGerd Hoffmann 154733a52307SMichael Tokarev /* return 1 if surface destroy was initiated (in QXL_ASYNC case) or 15485ff4e36cSAlon Levy * done (in QXL_SYNC case), 0 otherwise. */ 15495ff4e36cSAlon Levy static int qxl_destroy_primary(PCIQXLDevice *d, qxl_async_io async) 1550a19cbfb3SGerd Hoffmann { 1551a19cbfb3SGerd Hoffmann if (d->mode == QXL_MODE_UNDEFINED) { 15525ff4e36cSAlon Levy return 0; 1553a19cbfb3SGerd Hoffmann } 1554c480bb7dSAlon Levy trace_qxl_destroy_primary(d->id); 1555a19cbfb3SGerd Hoffmann d->mode = QXL_MODE_UNDEFINED; 15565ff4e36cSAlon Levy qemu_spice_destroy_primary_surface(&d->ssd, 0, async); 155730f6da66SYonit Halperin qxl_spice_reset_cursor(d); 15585ff4e36cSAlon Levy return 1; 1559a19cbfb3SGerd Hoffmann } 1560a19cbfb3SGerd Hoffmann 15619c70434fSGerd Hoffmann static void qxl_set_mode(PCIQXLDevice *d, unsigned int modenr, int loadvm) 1562a19cbfb3SGerd Hoffmann { 1563a19cbfb3SGerd Hoffmann pcibus_t start = d->pci.io_regions[QXL_RAM_RANGE_INDEX].addr; 1564a19cbfb3SGerd Hoffmann pcibus_t end = d->pci.io_regions[QXL_RAM_RANGE_INDEX].size + start; 1565a19cbfb3SGerd Hoffmann QXLMode *mode = d->modes->modes + modenr; 1566a19cbfb3SGerd Hoffmann uint64_t devmem = d->pci.io_regions[QXL_RAM_RANGE_INDEX].addr; 1567a19cbfb3SGerd Hoffmann QXLMemSlot slot = { 1568a19cbfb3SGerd Hoffmann .mem_start = start, 1569a19cbfb3SGerd Hoffmann .mem_end = end 1570a19cbfb3SGerd Hoffmann }; 15719c70434fSGerd Hoffmann 15729c70434fSGerd Hoffmann if (modenr >= d->modes->n_modes) { 15739c70434fSGerd Hoffmann qxl_set_guest_bug(d, "mode number out of range"); 15749c70434fSGerd Hoffmann return; 15759c70434fSGerd Hoffmann } 15769c70434fSGerd Hoffmann 1577a19cbfb3SGerd Hoffmann QXLSurfaceCreate surface = { 1578a19cbfb3SGerd Hoffmann .width = mode->x_res, 1579a19cbfb3SGerd Hoffmann .height = mode->y_res, 1580a19cbfb3SGerd Hoffmann .stride = -mode->x_res * 4, 1581a19cbfb3SGerd Hoffmann .format = SPICE_SURFACE_FMT_32_xRGB, 1582a19cbfb3SGerd Hoffmann .flags = loadvm ? QXL_SURF_FLAG_KEEP_DATA : 0, 1583a19cbfb3SGerd Hoffmann .mouse_mode = true, 1584a19cbfb3SGerd Hoffmann .mem = devmem + d->shadow_rom.draw_area_offset, 1585a19cbfb3SGerd Hoffmann }; 1586a19cbfb3SGerd Hoffmann 1587c480bb7dSAlon Levy trace_qxl_set_mode(d->id, modenr, mode->x_res, mode->y_res, mode->bits, 1588c480bb7dSAlon Levy devmem); 1589a19cbfb3SGerd Hoffmann if (!loadvm) { 1590a19cbfb3SGerd Hoffmann qxl_hard_reset(d, 0); 1591a19cbfb3SGerd Hoffmann } 1592a19cbfb3SGerd Hoffmann 1593a19cbfb3SGerd Hoffmann d->guest_slots[0].slot = slot; 159495bef686SMarc-André Lureau if (qxl_add_memslot(d, 0, devmem, QXL_SYNC) != 0) { 159595bef686SMarc-André Lureau qxl_set_guest_bug(d, "device isn't initialized yet"); 159695bef686SMarc-André Lureau return; 159795bef686SMarc-André Lureau } 1598a19cbfb3SGerd Hoffmann 1599a19cbfb3SGerd Hoffmann d->guest_primary.surface = surface; 16005ff4e36cSAlon Levy qxl_create_guest_primary(d, 0, QXL_SYNC); 1601a19cbfb3SGerd Hoffmann 1602a19cbfb3SGerd Hoffmann d->mode = QXL_MODE_COMPAT; 1603a19cbfb3SGerd Hoffmann d->cmdflags = QXL_COMMAND_FLAG_COMPAT; 1604a19cbfb3SGerd Hoffmann if (mode->bits == 16) { 1605a19cbfb3SGerd Hoffmann d->cmdflags |= QXL_COMMAND_FLAG_COMPAT_16BPP; 1606a19cbfb3SGerd Hoffmann } 1607a19cbfb3SGerd Hoffmann d->shadow_rom.mode = cpu_to_le32(modenr); 1608a19cbfb3SGerd Hoffmann d->rom->mode = cpu_to_le32(modenr); 1609a19cbfb3SGerd Hoffmann qxl_rom_set_dirty(d); 1610a19cbfb3SGerd Hoffmann } 1611a19cbfb3SGerd Hoffmann 1612a8170e5eSAvi Kivity static void ioport_write(void *opaque, hwaddr addr, 1613b1950430SAvi Kivity uint64_t val, unsigned size) 1614a19cbfb3SGerd Hoffmann { 1615a19cbfb3SGerd Hoffmann PCIQXLDevice *d = opaque; 1616b1950430SAvi Kivity uint32_t io_port = addr; 16175ff4e36cSAlon Levy qxl_async_io async = QXL_SYNC; 1618380e6d81SPhilippe Mathieu-Daudé uint32_t orig_io_port; 1619a19cbfb3SGerd Hoffmann 1620d96aafcaSAlon Levy if (d->guest_bug && io_port != QXL_IO_RESET) { 1621087e6a42SAlon Levy return; 1622087e6a42SAlon Levy } 1623087e6a42SAlon Levy 1624020af1c4SAlon Levy if (d->revision <= QXL_REVISION_STABLE_V10 && 1625ffe01e59SGerd Hoffmann io_port > QXL_IO_FLUSH_RELEASE) { 1626020af1c4SAlon Levy qxl_set_guest_bug(d, "unsupported io %d for revision %d\n", 1627020af1c4SAlon Levy io_port, d->revision); 1628020af1c4SAlon Levy return; 1629020af1c4SAlon Levy } 1630020af1c4SAlon Levy 1631a19cbfb3SGerd Hoffmann switch (io_port) { 1632a19cbfb3SGerd Hoffmann case QXL_IO_RESET: 1633a19cbfb3SGerd Hoffmann case QXL_IO_SET_MODE: 1634a19cbfb3SGerd Hoffmann case QXL_IO_MEMSLOT_ADD: 1635a19cbfb3SGerd Hoffmann case QXL_IO_MEMSLOT_DEL: 1636a19cbfb3SGerd Hoffmann case QXL_IO_CREATE_PRIMARY: 163781144d1aSGerd Hoffmann case QXL_IO_UPDATE_IRQ: 1638a3d14054SAlon Levy case QXL_IO_LOG: 16395ff4e36cSAlon Levy case QXL_IO_MEMSLOT_ADD_ASYNC: 16405ff4e36cSAlon Levy case QXL_IO_CREATE_PRIMARY_ASYNC: 1641a19cbfb3SGerd Hoffmann break; 1642a19cbfb3SGerd Hoffmann default: 1643e21a298aSAlon Levy if (d->mode != QXL_MODE_VGA) { 1644a19cbfb3SGerd Hoffmann break; 1645e21a298aSAlon Levy } 1646c480bb7dSAlon Levy trace_qxl_io_unexpected_vga_mode(d->id, 1647917ae08cSAlon Levy addr, val, io_port_to_string(io_port)); 16485ff4e36cSAlon Levy /* be nice to buggy guest drivers */ 16495ff4e36cSAlon Levy if (io_port >= QXL_IO_UPDATE_AREA_ASYNC && 1650020af1c4SAlon Levy io_port < QXL_IO_RANGE_SIZE) { 16515ff4e36cSAlon Levy qxl_send_events(d, QXL_INTERRUPT_IO_CMD); 16525ff4e36cSAlon Levy } 1653a19cbfb3SGerd Hoffmann return; 1654a19cbfb3SGerd Hoffmann } 1655a19cbfb3SGerd Hoffmann 16565ff4e36cSAlon Levy /* we change the io_port to avoid ifdeffery in the main switch */ 16575ff4e36cSAlon Levy orig_io_port = io_port; 16585ff4e36cSAlon Levy switch (io_port) { 16595ff4e36cSAlon Levy case QXL_IO_UPDATE_AREA_ASYNC: 16605ff4e36cSAlon Levy io_port = QXL_IO_UPDATE_AREA; 16615ff4e36cSAlon Levy goto async_common; 16625ff4e36cSAlon Levy case QXL_IO_MEMSLOT_ADD_ASYNC: 16635ff4e36cSAlon Levy io_port = QXL_IO_MEMSLOT_ADD; 16645ff4e36cSAlon Levy goto async_common; 16655ff4e36cSAlon Levy case QXL_IO_CREATE_PRIMARY_ASYNC: 16665ff4e36cSAlon Levy io_port = QXL_IO_CREATE_PRIMARY; 16675ff4e36cSAlon Levy goto async_common; 16685ff4e36cSAlon Levy case QXL_IO_DESTROY_PRIMARY_ASYNC: 16695ff4e36cSAlon Levy io_port = QXL_IO_DESTROY_PRIMARY; 16705ff4e36cSAlon Levy goto async_common; 16715ff4e36cSAlon Levy case QXL_IO_DESTROY_SURFACE_ASYNC: 16725ff4e36cSAlon Levy io_port = QXL_IO_DESTROY_SURFACE_WAIT; 16735ff4e36cSAlon Levy goto async_common; 16745ff4e36cSAlon Levy case QXL_IO_DESTROY_ALL_SURFACES_ASYNC: 16755ff4e36cSAlon Levy io_port = QXL_IO_DESTROY_ALL_SURFACES; 16763e16b9c5SAlon Levy goto async_common; 16773e16b9c5SAlon Levy case QXL_IO_FLUSH_SURFACES_ASYNC: 1678020af1c4SAlon Levy case QXL_IO_MONITORS_CONFIG_ASYNC: 16795ff4e36cSAlon Levy async_common: 16805ff4e36cSAlon Levy async = QXL_ASYNC; 16816e8a355dSDaniel Brodsky WITH_QEMU_LOCK_GUARD(&d->async_lock) { 16825ff4e36cSAlon Levy if (d->current_async != QXL_UNDEFINED_IO) { 16830a530548SAlon Levy qxl_set_guest_bug(d, "%d async started before last (%d) complete", 16845ff4e36cSAlon Levy io_port, d->current_async); 16855ff4e36cSAlon Levy return; 16865ff4e36cSAlon Levy } 16875ff4e36cSAlon Levy d->current_async = orig_io_port; 16886e8a355dSDaniel Brodsky } 16895ff4e36cSAlon Levy break; 16905ff4e36cSAlon Levy default: 16915ff4e36cSAlon Levy break; 16925ff4e36cSAlon Levy } 169318b20385SGerd Hoffmann trace_qxl_io_write(d->id, qxl_mode_to_string(d->mode), 169418b20385SGerd Hoffmann addr, io_port_to_string(addr), 169518b20385SGerd Hoffmann val, size, async); 16965ff4e36cSAlon Levy 1697a19cbfb3SGerd Hoffmann switch (io_port) { 1698a19cbfb3SGerd Hoffmann case QXL_IO_UPDATE_AREA: 1699a19cbfb3SGerd Hoffmann { 170081fb6f15SAlon Levy QXLCookie *cookie = NULL; 1701a19cbfb3SGerd Hoffmann QXLRect update = d->ram->update_area; 170281fb6f15SAlon Levy 1703ddd8fdc7SGerd Hoffmann if (d->ram->update_surface > d->ssd.num_surfaces) { 1704511b13e2SAlon Levy qxl_set_guest_bug(d, "QXL_IO_UPDATE_AREA: invalid surface id %d\n", 1705511b13e2SAlon Levy d->ram->update_surface); 170636a03e0bSMichael Tokarev break; 1707511b13e2SAlon Levy } 170836a03e0bSMichael Tokarev if (update.left >= update.right || update.top >= update.bottom || 170936a03e0bSMichael Tokarev update.left < 0 || update.top < 0) { 1710511b13e2SAlon Levy qxl_set_guest_bug(d, 1711511b13e2SAlon Levy "QXL_IO_UPDATE_AREA: invalid area (%ux%u)x(%ux%u)\n", 1712511b13e2SAlon Levy update.left, update.top, update.right, update.bottom); 17139e5a25f1SMarc-André Lureau if (update.left == update.right || update.top == update.bottom) { 17149e5a25f1SMarc-André Lureau /* old drivers may provide empty area, keep going */ 17159e5a25f1SMarc-André Lureau qxl_clear_guest_bug(d); 17169e5a25f1SMarc-André Lureau goto cancel_async; 17179e5a25f1SMarc-André Lureau } 1718ccc2960dSDunrong Huang break; 1719ccc2960dSDunrong Huang } 172081fb6f15SAlon Levy if (async == QXL_ASYNC) { 172181fb6f15SAlon Levy cookie = qxl_cookie_new(QXL_COOKIE_TYPE_IO, 172281fb6f15SAlon Levy QXL_IO_UPDATE_AREA_ASYNC); 172381fb6f15SAlon Levy cookie->u.area = update; 172481fb6f15SAlon Levy } 1725aee32bf3SGerd Hoffmann qxl_spice_update_area(d, d->ram->update_surface, 172681fb6f15SAlon Levy cookie ? &cookie->u.area : &update, 172781fb6f15SAlon Levy NULL, 0, 0, async, cookie); 1728a19cbfb3SGerd Hoffmann break; 1729a19cbfb3SGerd Hoffmann } 1730a19cbfb3SGerd Hoffmann case QXL_IO_NOTIFY_CMD: 17315c59d118SGerd Hoffmann qemu_spice_wakeup(&d->ssd); 1732a19cbfb3SGerd Hoffmann break; 1733a19cbfb3SGerd Hoffmann case QXL_IO_NOTIFY_CURSOR: 17345c59d118SGerd Hoffmann qemu_spice_wakeup(&d->ssd); 1735a19cbfb3SGerd Hoffmann break; 1736a19cbfb3SGerd Hoffmann case QXL_IO_UPDATE_IRQ: 173740010aeaSYonit Halperin qxl_update_irq(d); 1738a19cbfb3SGerd Hoffmann break; 1739a19cbfb3SGerd Hoffmann case QXL_IO_NOTIFY_OOM: 1740a19cbfb3SGerd Hoffmann if (!SPICE_RING_IS_EMPTY(&d->ram->release_ring)) { 1741a19cbfb3SGerd Hoffmann break; 1742a19cbfb3SGerd Hoffmann } 1743a19cbfb3SGerd Hoffmann d->oom_running = 1; 1744aee32bf3SGerd Hoffmann qxl_spice_oom(d); 1745a19cbfb3SGerd Hoffmann d->oom_running = 0; 1746a19cbfb3SGerd Hoffmann break; 1747a19cbfb3SGerd Hoffmann case QXL_IO_SET_MODE: 1748a19cbfb3SGerd Hoffmann qxl_set_mode(d, val, 0); 1749a19cbfb3SGerd Hoffmann break; 1750a19cbfb3SGerd Hoffmann case QXL_IO_LOG: 1751d97df4b8SGerd Hoffmann #ifdef CONFIG_MODULES 1752d97df4b8SGerd Hoffmann /* 1753d97df4b8SGerd Hoffmann * FIXME 1754d97df4b8SGerd Hoffmann * trace_event_get_state_backends() does not work for modules, 1755d97df4b8SGerd Hoffmann * it leads to "undefined symbol: qemu_qxl_io_log_semaphore" 1756d97df4b8SGerd Hoffmann */ 1757d97df4b8SGerd Hoffmann if (true) { 1758d97df4b8SGerd Hoffmann #else 1759d4aceb2eSPeter Maydell if (trace_event_get_state_backends(TRACE_QXL_IO_LOG) || d->guestdebug) { 1760d97df4b8SGerd Hoffmann #endif 176100f42697SDaniel P. Berrangé /* We cannot trust the guest to NUL terminate d->ram->log_buf */ 176200f42697SDaniel P. Berrangé char *log_buf = g_strndup((const char *)d->ram->log_buf, 176300f42697SDaniel P. Berrangé sizeof(d->ram->log_buf)); 176400f42697SDaniel P. Berrangé trace_qxl_io_log(d->id, log_buf); 1765a19cbfb3SGerd Hoffmann if (d->guestdebug) { 1766a680f7e7SPeter Maydell fprintf(stderr, "qxl/guest-%d: %" PRId64 ": %s", d->id, 176700f42697SDaniel P. Berrangé qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), log_buf); 176800f42697SDaniel P. Berrangé } 176900f42697SDaniel P. Berrangé g_free(log_buf); 1770a19cbfb3SGerd Hoffmann } 1771a19cbfb3SGerd Hoffmann break; 1772a19cbfb3SGerd Hoffmann case QXL_IO_RESET: 1773a19cbfb3SGerd Hoffmann qxl_hard_reset(d, 0); 1774a19cbfb3SGerd Hoffmann break; 1775a19cbfb3SGerd Hoffmann case QXL_IO_MEMSLOT_ADD: 17762bce0400SGerd Hoffmann if (val >= NUM_MEMSLOTS) { 17770a530548SAlon Levy qxl_set_guest_bug(d, "QXL_IO_MEMSLOT_ADD: val out of range"); 17782bce0400SGerd Hoffmann break; 17792bce0400SGerd Hoffmann } 17802bce0400SGerd Hoffmann if (d->guest_slots[val].active) { 17810a530548SAlon Levy qxl_set_guest_bug(d, 17820a530548SAlon Levy "QXL_IO_MEMSLOT_ADD: memory slot already active"); 17832bce0400SGerd Hoffmann break; 17842bce0400SGerd Hoffmann } 1785a19cbfb3SGerd Hoffmann d->guest_slots[val].slot = d->ram->mem_slot; 17865ff4e36cSAlon Levy qxl_add_memslot(d, val, 0, async); 1787a19cbfb3SGerd Hoffmann break; 1788a19cbfb3SGerd Hoffmann case QXL_IO_MEMSLOT_DEL: 17892bce0400SGerd Hoffmann if (val >= NUM_MEMSLOTS) { 17900a530548SAlon Levy qxl_set_guest_bug(d, "QXL_IO_MEMSLOT_DEL: val out of range"); 17912bce0400SGerd Hoffmann break; 17922bce0400SGerd Hoffmann } 1793a19cbfb3SGerd Hoffmann qxl_del_memslot(d, val); 1794a19cbfb3SGerd Hoffmann break; 1795a19cbfb3SGerd Hoffmann case QXL_IO_CREATE_PRIMARY: 17962bce0400SGerd Hoffmann if (val != 0) { 17970a530548SAlon Levy qxl_set_guest_bug(d, "QXL_IO_CREATE_PRIMARY (async=%d): val != 0", 17985ff4e36cSAlon Levy async); 17995ff4e36cSAlon Levy goto cancel_async; 18002bce0400SGerd Hoffmann } 1801a19cbfb3SGerd Hoffmann d->guest_primary.surface = d->ram->create_surface; 18025ff4e36cSAlon Levy qxl_create_guest_primary(d, 0, async); 1803a19cbfb3SGerd Hoffmann break; 1804a19cbfb3SGerd Hoffmann case QXL_IO_DESTROY_PRIMARY: 18052bce0400SGerd Hoffmann if (val != 0) { 18060a530548SAlon Levy qxl_set_guest_bug(d, "QXL_IO_DESTROY_PRIMARY (async=%d): val != 0", 18075ff4e36cSAlon Levy async); 18085ff4e36cSAlon Levy goto cancel_async; 18092bce0400SGerd Hoffmann } 18105ff4e36cSAlon Levy if (!qxl_destroy_primary(d, async)) { 1811c480bb7dSAlon Levy trace_qxl_io_destroy_primary_ignored(d->id, 18125ff4e36cSAlon Levy qxl_mode_to_string(d->mode)); 18135ff4e36cSAlon Levy goto cancel_async; 18145ff4e36cSAlon Levy } 1815a19cbfb3SGerd Hoffmann break; 1816a19cbfb3SGerd Hoffmann case QXL_IO_DESTROY_SURFACE_WAIT: 1817ddd8fdc7SGerd Hoffmann if (val >= d->ssd.num_surfaces) { 18180a530548SAlon Levy qxl_set_guest_bug(d, "QXL_IO_DESTROY_SURFACE (async=%d):" 18195f8daf2eSStefan Weil "%" PRIu64 " >= NUM_SURFACES", async, val); 18205ff4e36cSAlon Levy goto cancel_async; 18215ff4e36cSAlon Levy } 18225ff4e36cSAlon Levy qxl_spice_destroy_surface_wait(d, val, async); 1823a19cbfb3SGerd Hoffmann break; 18243e16b9c5SAlon Levy case QXL_IO_FLUSH_RELEASE: { 18253e16b9c5SAlon Levy QXLReleaseRing *ring = &d->ram->release_ring; 18263e16b9c5SAlon Levy if (ring->prod - ring->cons + 1 == ring->num_items) { 18273e16b9c5SAlon Levy fprintf(stderr, 18283e16b9c5SAlon Levy "ERROR: no flush, full release ring [p%d,%dc]\n", 18293e16b9c5SAlon Levy ring->prod, ring->cons); 18303e16b9c5SAlon Levy } 18313e16b9c5SAlon Levy qxl_push_free_res(d, 1 /* flush */); 18323e16b9c5SAlon Levy break; 18333e16b9c5SAlon Levy } 18343e16b9c5SAlon Levy case QXL_IO_FLUSH_SURFACES_ASYNC: 18353e16b9c5SAlon Levy qxl_spice_flush_surfaces_async(d); 18363e16b9c5SAlon Levy break; 1837a19cbfb3SGerd Hoffmann case QXL_IO_DESTROY_ALL_SURFACES: 18385ff4e36cSAlon Levy d->mode = QXL_MODE_UNDEFINED; 18395ff4e36cSAlon Levy qxl_spice_destroy_surfaces(d, async); 1840a19cbfb3SGerd Hoffmann break; 1841020af1c4SAlon Levy case QXL_IO_MONITORS_CONFIG_ASYNC: 1842020af1c4SAlon Levy qxl_spice_monitors_config_async(d, 0); 1843020af1c4SAlon Levy break; 1844a19cbfb3SGerd Hoffmann default: 18450a530548SAlon Levy qxl_set_guest_bug(d, "%s: unexpected ioport=0x%x\n", __func__, io_port); 1846a19cbfb3SGerd Hoffmann } 18475ff4e36cSAlon Levy return; 18485ff4e36cSAlon Levy cancel_async: 18495ff4e36cSAlon Levy if (async) { 18505ff4e36cSAlon Levy qxl_send_events(d, QXL_INTERRUPT_IO_CMD); 18515ff4e36cSAlon Levy qemu_mutex_lock(&d->async_lock); 18525ff4e36cSAlon Levy d->current_async = QXL_UNDEFINED_IO; 18535ff4e36cSAlon Levy qemu_mutex_unlock(&d->async_lock); 18545ff4e36cSAlon Levy } 1855a19cbfb3SGerd Hoffmann } 1856a19cbfb3SGerd Hoffmann 1857a8170e5eSAvi Kivity static uint64_t ioport_read(void *opaque, hwaddr addr, 1858b1950430SAvi Kivity unsigned size) 1859a19cbfb3SGerd Hoffmann { 1860917ae08cSAlon Levy PCIQXLDevice *qxl = opaque; 1861a19cbfb3SGerd Hoffmann 1862917ae08cSAlon Levy trace_qxl_io_read_unexpected(qxl->id); 1863a19cbfb3SGerd Hoffmann return 0xff; 1864a19cbfb3SGerd Hoffmann } 1865a19cbfb3SGerd Hoffmann 1866b1950430SAvi Kivity static const MemoryRegionOps qxl_io_ops = { 1867b1950430SAvi Kivity .read = ioport_read, 1868b1950430SAvi Kivity .write = ioport_write, 1869b1950430SAvi Kivity .valid = { 1870b1950430SAvi Kivity .min_access_size = 1, 1871b1950430SAvi Kivity .max_access_size = 1, 1872b1950430SAvi Kivity }, 1873a19cbfb3SGerd Hoffmann }; 1874a19cbfb3SGerd Hoffmann 18754a46c99cSGerd Hoffmann static void qxl_update_irq_bh(void *opaque) 1876a19cbfb3SGerd Hoffmann { 1877a19cbfb3SGerd Hoffmann PCIQXLDevice *d = opaque; 187840010aeaSYonit Halperin qxl_update_irq(d); 1879a19cbfb3SGerd Hoffmann } 1880a19cbfb3SGerd Hoffmann 1881a19cbfb3SGerd Hoffmann static void qxl_send_events(PCIQXLDevice *d, uint32_t events) 1882a19cbfb3SGerd Hoffmann { 1883a19cbfb3SGerd Hoffmann uint32_t old_pending; 1884a19cbfb3SGerd Hoffmann uint32_t le_events = cpu_to_le32(events); 1885a19cbfb3SGerd Hoffmann 1886917ae08cSAlon Levy trace_qxl_send_events(d->id, events); 1887511aefb0SAlon Levy if (!qemu_spice_display_is_running(&d->ssd)) { 1888511aefb0SAlon Levy /* spice-server tracks guest running state and should not do this */ 1889511aefb0SAlon Levy fprintf(stderr, "%s: spice-server bug: guest stopped, ignoring\n", 1890511aefb0SAlon Levy __func__); 1891511aefb0SAlon Levy trace_qxl_send_events_vm_stopped(d->id, events); 1892511aefb0SAlon Levy return; 1893511aefb0SAlon Levy } 18945a358b39SPeter Maydell /* 18955a358b39SPeter Maydell * Older versions of Spice forgot to define the QXLRam struct 18965a358b39SPeter Maydell * with the '__aligned__(4)' attribute. clang 7 and newer will 1897d73415a3SStefan Hajnoczi * thus warn that qatomic_fetch_or(&d->ram->int_pending, ...) 18985a358b39SPeter Maydell * might be a misaligned atomic access, and will generate an 18995a358b39SPeter Maydell * out-of-line call for it, which results in a link error since 19005a358b39SPeter Maydell * we don't currently link against libatomic. 19015a358b39SPeter Maydell * 19025a358b39SPeter Maydell * In fact we set up d->ram in init_qxl_ram() so it always starts 19035a358b39SPeter Maydell * at a 4K boundary, so we know that &d->ram->int_pending is 19045a358b39SPeter Maydell * naturally aligned for a uint32_t. Newer Spice versions 19055a358b39SPeter Maydell * (with Spice commit beda5ec7a6848be20c0cac2a9a8ef2a41e8069c1) 19065a358b39SPeter Maydell * will fix the bug directly. To deal with older versions, 19075a358b39SPeter Maydell * we tell the compiler to assume the address really is aligned. 19085a358b39SPeter Maydell * Any compiler which cares about the misalignment will have 19095a358b39SPeter Maydell * __builtin_assume_aligned. 19105a358b39SPeter Maydell */ 19115a358b39SPeter Maydell #ifdef HAS_ASSUME_ALIGNED 19125a358b39SPeter Maydell #define ALIGNED_UINT32_PTR(P) ((uint32_t *)__builtin_assume_aligned(P, 4)) 19135a358b39SPeter Maydell #else 19145a358b39SPeter Maydell #define ALIGNED_UINT32_PTR(P) ((uint32_t *)P) 19155a358b39SPeter Maydell #endif 19165a358b39SPeter Maydell 1917d73415a3SStefan Hajnoczi old_pending = qatomic_fetch_or(ALIGNED_UINT32_PTR(&d->ram->int_pending), 19185a358b39SPeter Maydell le_events); 1919a19cbfb3SGerd Hoffmann if ((old_pending & le_events) == le_events) { 1920a19cbfb3SGerd Hoffmann return; 1921a19cbfb3SGerd Hoffmann } 19224a46c99cSGerd Hoffmann qemu_bh_schedule(d->update_irq); 1923a19cbfb3SGerd Hoffmann } 1924a19cbfb3SGerd Hoffmann 1925a19cbfb3SGerd Hoffmann /* graphics console */ 1926a19cbfb3SGerd Hoffmann 1927a19cbfb3SGerd Hoffmann static void qxl_hw_update(void *opaque) 1928a19cbfb3SGerd Hoffmann { 1929a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = opaque; 1930a19cbfb3SGerd Hoffmann 1931a19cbfb3SGerd Hoffmann qxl_render_update(qxl); 1932a19cbfb3SGerd Hoffmann } 1933a19cbfb3SGerd Hoffmann 19341331eab2SGerd Hoffmann static void qxl_dirty_one_surface(PCIQXLDevice *qxl, QXLPHYSICAL pqxl, 19351331eab2SGerd Hoffmann uint32_t height, int32_t stride) 19361331eab2SGerd Hoffmann { 1937e0127d2eSGerd Hoffmann uint64_t offset, size; 1938e0127d2eSGerd Hoffmann uint32_t slot; 19391331eab2SGerd Hoffmann bool rc; 19401331eab2SGerd Hoffmann 1941e0127d2eSGerd Hoffmann size = (uint64_t)height * abs(stride); 19426dbbf055SPhilippe Mathieu-Daudé rc = qxl_get_check_slot_offset(qxl, pqxl, &slot, &offset, size); 19436dbbf055SPhilippe Mathieu-Daudé assert(rc == true); 1944e0127d2eSGerd Hoffmann trace_qxl_surfaces_dirty(qxl->id, offset, size); 19451331eab2SGerd Hoffmann qxl_set_dirty(qxl->guest_slots[slot].mr, 1946e0127d2eSGerd Hoffmann qxl->guest_slots[slot].offset + offset, 1947e0127d2eSGerd Hoffmann qxl->guest_slots[slot].offset + offset + size); 19481331eab2SGerd Hoffmann } 19491331eab2SGerd Hoffmann 1950e25139b3SYonit Halperin static void qxl_dirty_surfaces(PCIQXLDevice *qxl) 1951e25139b3SYonit Halperin { 1952e25139b3SYonit Halperin int i; 1953e25139b3SYonit Halperin 19542aa9e85cSYonit Halperin if (qxl->mode != QXL_MODE_NATIVE && qxl->mode != QXL_MODE_COMPAT) { 1955e25139b3SYonit Halperin return; 1956e25139b3SYonit Halperin } 1957e25139b3SYonit Halperin 1958e25139b3SYonit Halperin /* dirty the primary surface */ 19591331eab2SGerd Hoffmann qxl_dirty_one_surface(qxl, qxl->guest_primary.surface.mem, 19601331eab2SGerd Hoffmann qxl->guest_primary.surface.height, 19611331eab2SGerd Hoffmann qxl->guest_primary.surface.stride); 1962e25139b3SYonit Halperin 1963e25139b3SYonit Halperin /* dirty the off-screen surfaces */ 1964ddd8fdc7SGerd Hoffmann for (i = 0; i < qxl->ssd.num_surfaces; i++) { 1965e25139b3SYonit Halperin QXLSurfaceCmd *cmd; 1966e25139b3SYonit Halperin 1967e25139b3SYonit Halperin if (qxl->guest_surfaces.cmds[i] == 0) { 1968e25139b3SYonit Halperin continue; 1969e25139b3SYonit Halperin } 1970e25139b3SYonit Halperin 1971e25139b3SYonit Halperin cmd = qxl_phys2virt(qxl, qxl->guest_surfaces.cmds[i], 19728efec0efSPhilippe Mathieu-Daudé MEMSLOT_GROUP_GUEST, sizeof(QXLSurfaceCmd)); 1973fae2afb1SAlon Levy assert(cmd); 1974e25139b3SYonit Halperin assert(cmd->type == QXL_SURFACE_CMD_CREATE); 19751331eab2SGerd Hoffmann qxl_dirty_one_surface(qxl, cmd->u.surface_create.data, 19761331eab2SGerd Hoffmann cmd->u.surface_create.height, 19771331eab2SGerd Hoffmann cmd->u.surface_create.stride); 1978e25139b3SYonit Halperin } 1979e25139b3SYonit Halperin } 1980e25139b3SYonit Halperin 1981538f0497SPhilippe Mathieu-Daudé static void qxl_vm_change_state_handler(void *opaque, bool running, 19821dfb4dd9SLuiz Capitulino RunState state) 1983a19cbfb3SGerd Hoffmann { 1984a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = opaque; 1985a19cbfb3SGerd Hoffmann 1986efbf2950SYonit Halperin if (running) { 1987efbf2950SYonit Halperin /* 1988efbf2950SYonit Halperin * if qxl_send_events was called from spice server context before 198940010aeaSYonit Halperin * migration ended, qxl_update_irq for these events might not have been 1990efbf2950SYonit Halperin * called 1991efbf2950SYonit Halperin */ 199240010aeaSYonit Halperin qxl_update_irq(qxl); 1993e25139b3SYonit Halperin } else { 1994e25139b3SYonit Halperin /* make sure surfaces are saved before migration */ 1995e25139b3SYonit Halperin qxl_dirty_surfaces(qxl); 1996a19cbfb3SGerd Hoffmann } 1997a19cbfb3SGerd Hoffmann } 1998a19cbfb3SGerd Hoffmann 1999a19cbfb3SGerd Hoffmann /* display change listener */ 2000a19cbfb3SGerd Hoffmann 20017c20b4a3SGerd Hoffmann static void display_update(DisplayChangeListener *dcl, 20027c20b4a3SGerd Hoffmann int x, int y, int w, int h) 2003a19cbfb3SGerd Hoffmann { 2004c6c06853SGerd Hoffmann PCIQXLDevice *qxl = container_of(dcl, PCIQXLDevice, ssd.dcl); 2005c6c06853SGerd Hoffmann 2006c6c06853SGerd Hoffmann if (qxl->mode == QXL_MODE_VGA) { 2007c6c06853SGerd Hoffmann qemu_spice_display_update(&qxl->ssd, x, y, w, h); 2008a19cbfb3SGerd Hoffmann } 2009a19cbfb3SGerd Hoffmann } 2010a19cbfb3SGerd Hoffmann 2011c12aeb86SGerd Hoffmann static void display_switch(DisplayChangeListener *dcl, 2012c12aeb86SGerd Hoffmann struct DisplaySurface *surface) 2013a19cbfb3SGerd Hoffmann { 2014c6c06853SGerd Hoffmann PCIQXLDevice *qxl = container_of(dcl, PCIQXLDevice, ssd.dcl); 2015c6c06853SGerd Hoffmann 201671874c17SGerd Hoffmann qxl->ssd.ds = surface; 2017c6c06853SGerd Hoffmann if (qxl->mode == QXL_MODE_VGA) { 2018c12aeb86SGerd Hoffmann qemu_spice_display_switch(&qxl->ssd, surface); 2019a19cbfb3SGerd Hoffmann } 2020a19cbfb3SGerd Hoffmann } 2021a19cbfb3SGerd Hoffmann 2022bc2ed970SGerd Hoffmann static void display_refresh(DisplayChangeListener *dcl) 2023a19cbfb3SGerd Hoffmann { 2024c6c06853SGerd Hoffmann PCIQXLDevice *qxl = container_of(dcl, PCIQXLDevice, ssd.dcl); 2025c6c06853SGerd Hoffmann 2026c6c06853SGerd Hoffmann if (qxl->mode == QXL_MODE_VGA) { 2027c6c06853SGerd Hoffmann qemu_spice_display_refresh(&qxl->ssd); 2028a19cbfb3SGerd Hoffmann } 2029a19cbfb3SGerd Hoffmann } 2030a19cbfb3SGerd Hoffmann 20317c20b4a3SGerd Hoffmann static DisplayChangeListenerOps display_listener_ops = { 20327c20b4a3SGerd Hoffmann .dpy_name = "spice/qxl", 2033a93a4a22SGerd Hoffmann .dpy_gfx_update = display_update, 2034c12aeb86SGerd Hoffmann .dpy_gfx_switch = display_switch, 2035a19cbfb3SGerd Hoffmann .dpy_refresh = display_refresh, 2036a19cbfb3SGerd Hoffmann }; 2037a19cbfb3SGerd Hoffmann 203813d1fd44SAlon Levy static void qxl_init_ramsize(PCIQXLDevice *qxl) 2039a974192cSGerd Hoffmann { 204013d1fd44SAlon Levy /* vga mode framebuffer / primary surface (bar 0, first part) */ 204113d1fd44SAlon Levy if (qxl->vgamem_size_mb < 8) { 204213d1fd44SAlon Levy qxl->vgamem_size_mb = 8; 204313d1fd44SAlon Levy } 2044876d5163SRadim Krčmář /* XXX: we round vgamem_size_mb up to a nearest power of two and it must be 2045876d5163SRadim Krčmář * less than vga_common_init()'s maximum on qxl->vga.vram_size (512 now). 2046876d5163SRadim Krčmář */ 2047876d5163SRadim Krčmář if (qxl->vgamem_size_mb > 256) { 2048876d5163SRadim Krčmář qxl->vgamem_size_mb = 256; 2049876d5163SRadim Krčmář } 2050f0353b0dSPhilippe Mathieu-Daudé qxl->vgamem_size = qxl->vgamem_size_mb * MiB; 205113d1fd44SAlon Levy 205213d1fd44SAlon Levy /* vga ram (bar 0, total) */ 2053017438eeSGerd Hoffmann if (qxl->ram_size_mb != -1) { 2054f0353b0dSPhilippe Mathieu-Daudé qxl->vga.vram_size = qxl->ram_size_mb * MiB; 2055017438eeSGerd Hoffmann } 205613d1fd44SAlon Levy if (qxl->vga.vram_size < qxl->vgamem_size * 2) { 205713d1fd44SAlon Levy qxl->vga.vram_size = qxl->vgamem_size * 2; 2058a974192cSGerd Hoffmann } 2059a974192cSGerd Hoffmann 20606f2b175aSGerd Hoffmann /* vram32 (surfaces, 32bit, bar 1) */ 20616f2b175aSGerd Hoffmann if (qxl->vram32_size_mb != -1) { 2062f0353b0dSPhilippe Mathieu-Daudé qxl->vram32_size = qxl->vram32_size_mb * MiB; 20636f2b175aSGerd Hoffmann } 20646f2b175aSGerd Hoffmann if (qxl->vram32_size < 4096) { 20656f2b175aSGerd Hoffmann qxl->vram32_size = 4096; 20666f2b175aSGerd Hoffmann } 20676f2b175aSGerd Hoffmann 20686f2b175aSGerd Hoffmann /* vram (surfaces, 64bit, bar 4+5) */ 2069017438eeSGerd Hoffmann if (qxl->vram_size_mb != -1) { 2070f0353b0dSPhilippe Mathieu-Daudé qxl->vram_size = (uint64_t)qxl->vram_size_mb * MiB; 2071017438eeSGerd Hoffmann } 20726f2b175aSGerd Hoffmann if (qxl->vram_size < qxl->vram32_size) { 20736f2b175aSGerd Hoffmann qxl->vram_size = qxl->vram32_size; 2074a974192cSGerd Hoffmann } 2075a974192cSGerd Hoffmann 20766f2b175aSGerd Hoffmann if (qxl->revision == 1) { 20776f2b175aSGerd Hoffmann qxl->vram32_size = 4096; 20786f2b175aSGerd Hoffmann qxl->vram_size = 4096; 20796f2b175aSGerd Hoffmann } 2080bb7443f6SRadim Krčmář qxl->vgamem_size = pow2ceil(qxl->vgamem_size); 2081bb7443f6SRadim Krčmář qxl->vga.vram_size = pow2ceil(qxl->vga.vram_size); 2082bb7443f6SRadim Krčmář qxl->vram32_size = pow2ceil(qxl->vram32_size); 2083bb7443f6SRadim Krčmář qxl->vram_size = pow2ceil(qxl->vram_size); 2084a974192cSGerd Hoffmann } 2085a974192cSGerd Hoffmann 2086042a24dbSMarkus Armbruster static void qxl_realize_common(PCIQXLDevice *qxl, Error **errp) 2087a19cbfb3SGerd Hoffmann { 2088a19cbfb3SGerd Hoffmann uint8_t* config = qxl->pci.config; 2089a19cbfb3SGerd Hoffmann uint32_t pci_device_rev; 2090a19cbfb3SGerd Hoffmann uint32_t io_size; 2091a19cbfb3SGerd Hoffmann 209247025a01SPaolo Bonzini qemu_spice_display_init_common(&qxl->ssd); 2093a19cbfb3SGerd Hoffmann qxl->mode = QXL_MODE_UNDEFINED; 2094a19cbfb3SGerd Hoffmann qxl->num_memslots = NUM_MEMSLOTS; 209514898cf6SGerd Hoffmann qemu_mutex_init(&qxl->track_lock); 20965ff4e36cSAlon Levy qemu_mutex_init(&qxl->async_lock); 20975ff4e36cSAlon Levy qxl->current_async = QXL_UNDEFINED_IO; 2098087e6a42SAlon Levy qxl->guest_bug = 0; 2099a19cbfb3SGerd Hoffmann 2100a19cbfb3SGerd Hoffmann switch (qxl->revision) { 2101a19cbfb3SGerd Hoffmann case 1: /* spice 0.4 -- qxl-1 */ 2102a19cbfb3SGerd Hoffmann pci_device_rev = QXL_REVISION_STABLE_V04; 21033f6297b9SUri Lublin io_size = 8; 2104a19cbfb3SGerd Hoffmann break; 2105a19cbfb3SGerd Hoffmann case 2: /* spice 0.6 -- qxl-2 */ 2106a19cbfb3SGerd Hoffmann pci_device_rev = QXL_REVISION_STABLE_V06; 21073f6297b9SUri Lublin io_size = 16; 2108a19cbfb3SGerd Hoffmann break; 21099197a7c8SGerd Hoffmann case 3: /* qxl-3 */ 2110020af1c4SAlon Levy pci_device_rev = QXL_REVISION_STABLE_V10; 2111020af1c4SAlon Levy io_size = 32; /* PCI region size must be pow2 */ 2112020af1c4SAlon Levy break; 2113020af1c4SAlon Levy case 4: /* qxl-4 */ 2114020af1c4SAlon Levy pci_device_rev = QXL_REVISION_STABLE_V12; 2115bb7443f6SRadim Krčmář io_size = pow2ceil(QXL_IO_RANGE_SIZE); 21169197a7c8SGerd Hoffmann break; 2117ed71c09fSGerd Hoffmann case 5: /* qxl-5 */ 2118ed71c09fSGerd Hoffmann pci_device_rev = QXL_REVISION_STABLE_V12 + 1; 2119ed71c09fSGerd Hoffmann io_size = pow2ceil(QXL_IO_RANGE_SIZE); 2120ed71c09fSGerd Hoffmann break; 212136839d35SAlon Levy default: 2122042a24dbSMarkus Armbruster error_setg(errp, "Invalid revision %d for qxl device (max %d)", 212336839d35SAlon Levy qxl->revision, QXL_DEFAULT_REVISION); 2124042a24dbSMarkus Armbruster return; 2125a19cbfb3SGerd Hoffmann } 2126a19cbfb3SGerd Hoffmann 2127a19cbfb3SGerd Hoffmann pci_set_byte(&config[PCI_REVISION_ID], pci_device_rev); 2128a19cbfb3SGerd Hoffmann pci_set_byte(&config[PCI_INTERRUPT_PIN], 1); 2129a19cbfb3SGerd Hoffmann 2130a19cbfb3SGerd Hoffmann qxl->rom_size = qxl_rom_size(); 213144b5c1ebSGerd Hoffmann memory_region_init_rom(&qxl->rom_bar, OBJECT(qxl), "qxl.vrom", 2132f8ed85acSMarkus Armbruster qxl->rom_size, &error_fatal); 2133a19cbfb3SGerd Hoffmann init_qxl_rom(qxl); 2134a19cbfb3SGerd Hoffmann init_qxl_ram(qxl); 2135a19cbfb3SGerd Hoffmann 2136ddd8fdc7SGerd Hoffmann qxl->guest_surfaces.cmds = g_new0(QXLPHYSICAL, qxl->ssd.num_surfaces); 2137ce66d778SPeter Maydell memory_region_init_ram(&qxl->vram_bar, OBJECT(qxl), "qxl.vram", 2138f8ed85acSMarkus Armbruster qxl->vram_size, &error_fatal); 21393eadad55SPaolo Bonzini memory_region_init_alias(&qxl->vram32_bar, OBJECT(qxl), "qxl.vram32", 21403eadad55SPaolo Bonzini &qxl->vram_bar, 0, qxl->vram32_size); 2141a19cbfb3SGerd Hoffmann 21423eadad55SPaolo Bonzini memory_region_init_io(&qxl->io_bar, OBJECT(qxl), &qxl_io_ops, qxl, 2143b1950430SAvi Kivity "qxl-ioports", io_size); 214460e94e43SGerd Hoffmann if (qxl->have_vga) { 2145b1950430SAvi Kivity vga_dirty_log_start(&qxl->vga); 2146b1950430SAvi Kivity } 2147bd8f2f5dSJan Kiszka memory_region_set_flush_coalesced(&qxl->io_bar); 2148a19cbfb3SGerd Hoffmann 2149a19cbfb3SGerd Hoffmann 2150e824b2ccSAvi Kivity pci_register_bar(&qxl->pci, QXL_IO_RANGE_INDEX, 2151b1950430SAvi Kivity PCI_BASE_ADDRESS_SPACE_IO, &qxl->io_bar); 2152a19cbfb3SGerd Hoffmann 2153e824b2ccSAvi Kivity pci_register_bar(&qxl->pci, QXL_ROM_RANGE_INDEX, 2154b1950430SAvi Kivity PCI_BASE_ADDRESS_SPACE_MEMORY, &qxl->rom_bar); 2155b1950430SAvi Kivity 2156e824b2ccSAvi Kivity pci_register_bar(&qxl->pci, QXL_RAM_RANGE_INDEX, 2157b1950430SAvi Kivity PCI_BASE_ADDRESS_SPACE_MEMORY, &qxl->vga.vram); 2158b1950430SAvi Kivity 2159e824b2ccSAvi Kivity pci_register_bar(&qxl->pci, QXL_VRAM_RANGE_INDEX, 21606f2b175aSGerd Hoffmann PCI_BASE_ADDRESS_SPACE_MEMORY, &qxl->vram32_bar); 21616f2b175aSGerd Hoffmann 21626f2b175aSGerd Hoffmann if (qxl->vram32_size < qxl->vram_size) { 21636f2b175aSGerd Hoffmann /* 21646f2b175aSGerd Hoffmann * Make the 64bit vram bar show up only in case it is 21656f2b175aSGerd Hoffmann * configured to be larger than the 32bit vram bar. 21666f2b175aSGerd Hoffmann */ 21676f2b175aSGerd Hoffmann pci_register_bar(&qxl->pci, QXL_VRAM64_RANGE_INDEX, 21686f2b175aSGerd Hoffmann PCI_BASE_ADDRESS_SPACE_MEMORY | 21696f2b175aSGerd Hoffmann PCI_BASE_ADDRESS_MEM_TYPE_64 | 21706f2b175aSGerd Hoffmann PCI_BASE_ADDRESS_MEM_PREFETCH, 21716f2b175aSGerd Hoffmann &qxl->vram_bar); 21726f2b175aSGerd Hoffmann } 21736f2b175aSGerd Hoffmann 21746f2b175aSGerd Hoffmann /* print pci bar details */ 2175f0353b0dSPhilippe Mathieu-Daudé dprint(qxl, 1, "ram/%s: %" PRId64 " MB [region 0]\n", 217660e94e43SGerd Hoffmann qxl->have_vga ? "pri" : "sec", qxl->vga.vram_size / MiB); 2177f0353b0dSPhilippe Mathieu-Daudé dprint(qxl, 1, "vram/32: %" PRIx64 " MB [region 1]\n", 2178f0353b0dSPhilippe Mathieu-Daudé qxl->vram32_size / MiB); 2179f0353b0dSPhilippe Mathieu-Daudé dprint(qxl, 1, "vram/64: %" PRIx64 " MB %s\n", 2180f0353b0dSPhilippe Mathieu-Daudé qxl->vram_size / MiB, 21816f2b175aSGerd Hoffmann qxl->vram32_size < qxl->vram_size ? "[region 4]" : "[unmapped]"); 2182a19cbfb3SGerd Hoffmann 2183a19cbfb3SGerd Hoffmann qxl->ssd.qxl.base.sif = &qxl_interface.base; 21849fa03286SGerd Hoffmann if (qemu_spice_add_display_interface(&qxl->ssd.qxl, qxl->vga.con) != 0) { 2185042a24dbSMarkus Armbruster error_setg(errp, "qxl interface %d.%d not supported by spice-server", 2186e25a0651SAlon Levy SPICE_INTERFACE_QXL_MAJOR, SPICE_INTERFACE_QXL_MINOR); 2187042a24dbSMarkus Armbruster return; 2188e25a0651SAlon Levy } 2189be812c0aSLukáš Hrázký 2190be812c0aSLukáš Hrázký #if SPICE_SERVER_VERSION >= 0x000e02 /* release 0.14.2 */ 2191f6ef71bdSMarc-André Lureau Error *err = NULL; 2192be812c0aSLukáš Hrázký char device_address[256] = ""; 2193f6ef71bdSMarc-André Lureau if (qemu_console_fill_device_address(qxl->vga.con, 2194f6ef71bdSMarc-André Lureau device_address, sizeof(device_address), 2195f6ef71bdSMarc-André Lureau &err)) { 2196be812c0aSLukáš Hrázký spice_qxl_set_device_info(&qxl->ssd.qxl, 2197be812c0aSLukáš Hrázký device_address, 2198be812c0aSLukáš Hrázký 0, 2199be812c0aSLukáš Hrázký qxl->max_outputs); 2200f6ef71bdSMarc-André Lureau } else { 2201f6ef71bdSMarc-André Lureau error_report_err(err); 2202be812c0aSLukáš Hrázký } 2203be812c0aSLukáš Hrázký #endif 2204be812c0aSLukáš Hrázký 2205a19cbfb3SGerd Hoffmann qemu_add_vm_change_state_handler(qxl_vm_change_state_handler, qxl); 2206a19cbfb3SGerd Hoffmann 2207f63192b0SAlexander Bulekov qxl->update_irq = qemu_bh_new_guarded(qxl_update_irq_bh, qxl, 2208f63192b0SAlexander Bulekov &DEVICE(qxl)->mem_reentrancy_guard); 2209a19cbfb3SGerd Hoffmann qxl_reset_state(qxl); 2210a19cbfb3SGerd Hoffmann 2211f63192b0SAlexander Bulekov qxl->update_area_bh = qemu_bh_new_guarded(qxl_render_update_area_bh, qxl, 2212f63192b0SAlexander Bulekov &DEVICE(qxl)->mem_reentrancy_guard); 2213f63192b0SAlexander Bulekov qxl->ssd.cursor_bh = qemu_bh_new_guarded(qemu_spice_cursor_refresh_bh, &qxl->ssd, 2214f63192b0SAlexander Bulekov &DEVICE(qxl)->mem_reentrancy_guard); 2215a19cbfb3SGerd Hoffmann } 2216a19cbfb3SGerd Hoffmann 2217042a24dbSMarkus Armbruster static void qxl_realize_primary(PCIDevice *dev, Error **errp) 2218a19cbfb3SGerd Hoffmann { 2219c69f6c7dSGonglei PCIQXLDevice *qxl = PCI_QXL(dev); 2220a19cbfb3SGerd Hoffmann VGACommonState *vga = &qxl->vga; 2221042a24dbSMarkus Armbruster Error *local_err = NULL; 2222a19cbfb3SGerd Hoffmann 222313d1fd44SAlon Levy qxl_init_ramsize(qxl); 222454a85d46SGerd Hoffmann vga->vbe_size = qxl->vgamem_size; 2225f0353b0dSPhilippe Mathieu-Daudé vga->vram_size_mb = qxl->vga.vram_size / MiB; 22266832deb8SThomas Huth vga_common_init(vga, OBJECT(dev), &local_err); 22276832deb8SThomas Huth if (local_err) { 22286832deb8SThomas Huth error_propagate(errp, local_err); 22296832deb8SThomas Huth return; 22306832deb8SThomas Huth } 2231712f0cc7SPaolo Bonzini vga_init(vga, OBJECT(dev), 2232712f0cc7SPaolo Bonzini pci_address_space(dev), pci_address_space_io(dev), false); 2233848696bfSKirill Batuzov portio_list_init(&qxl->vga_port_list, OBJECT(dev), qxl_vga_portio_list, 2234db10ca90SPaolo Bonzini vga, "vga"); 2235848696bfSKirill Batuzov portio_list_set_flush_coalesced(&qxl->vga_port_list); 2236848696bfSKirill Batuzov portio_list_add(&qxl->vga_port_list, pci_address_space_io(dev), 0x3b0); 223760e94e43SGerd Hoffmann qxl->have_vga = true; 2238a19cbfb3SGerd Hoffmann 22395643706aSGerd Hoffmann vga->con = graphic_console_init(DEVICE(dev), 0, &qxl_ops, qxl); 224060e94e43SGerd Hoffmann qxl->id = qemu_console_get_index(vga->con); /* == channel_id */ 224160e94e43SGerd Hoffmann if (qxl->id != 0) { 224260e94e43SGerd Hoffmann error_setg(errp, "primary qxl-vga device must be console 0 " 224360e94e43SGerd Hoffmann "(first display device on the command line)"); 224460e94e43SGerd Hoffmann return; 224560e94e43SGerd Hoffmann } 2246a19cbfb3SGerd Hoffmann 2247042a24dbSMarkus Armbruster qxl_realize_common(qxl, &local_err); 2248042a24dbSMarkus Armbruster if (local_err) { 2249042a24dbSMarkus Armbruster error_propagate(errp, local_err); 2250042a24dbSMarkus Armbruster return; 2251bdd4df33SGerd Hoffmann } 2252bdd4df33SGerd Hoffmann 22537c20b4a3SGerd Hoffmann qxl->ssd.dcl.ops = &display_listener_ops; 2254284d1c6bSGerd Hoffmann qxl->ssd.dcl.con = vga->con; 22555209089fSGerd Hoffmann register_displaychangelistener(&qxl->ssd.dcl); 2256a19cbfb3SGerd Hoffmann } 2257a19cbfb3SGerd Hoffmann 2258042a24dbSMarkus Armbruster static void qxl_realize_secondary(PCIDevice *dev, Error **errp) 2259a19cbfb3SGerd Hoffmann { 2260c69f6c7dSGonglei PCIQXLDevice *qxl = PCI_QXL(dev); 2261a19cbfb3SGerd Hoffmann 226213d1fd44SAlon Levy qxl_init_ramsize(qxl); 2263ce66d778SPeter Maydell memory_region_init_ram(&qxl->vga.vram, OBJECT(dev), "qxl.vgavram", 2264f8ed85acSMarkus Armbruster qxl->vga.vram_size, &error_fatal); 2265b1950430SAvi Kivity qxl->vga.vram_ptr = memory_region_get_ram_ptr(&qxl->vga.vram); 22665643706aSGerd Hoffmann qxl->vga.con = graphic_console_init(DEVICE(dev), 0, &qxl_ops, qxl); 2267c5027586SMarc-André Lureau qxl->ssd.dcl.con = qxl->vga.con; 226860e94e43SGerd Hoffmann qxl->id = qemu_console_get_index(qxl->vga.con); /* == channel_id */ 2269a19cbfb3SGerd Hoffmann 2270042a24dbSMarkus Armbruster qxl_realize_common(qxl, errp); 2271a19cbfb3SGerd Hoffmann } 2272a19cbfb3SGerd Hoffmann 227344b1ff31SDr. David Alan Gilbert static int qxl_pre_save(void *opaque) 2274a19cbfb3SGerd Hoffmann { 2275a19cbfb3SGerd Hoffmann PCIQXLDevice* d = opaque; 2276a19cbfb3SGerd Hoffmann uint8_t *ram_start = d->vga.vram_ptr; 2277a19cbfb3SGerd Hoffmann 2278c480bb7dSAlon Levy trace_qxl_pre_save(d->id); 2279a19cbfb3SGerd Hoffmann if (d->last_release == NULL) { 2280a19cbfb3SGerd Hoffmann d->last_release_offset = 0; 2281a19cbfb3SGerd Hoffmann } else { 2282a19cbfb3SGerd Hoffmann d->last_release_offset = (uint8_t *)d->last_release - ram_start; 2283a19cbfb3SGerd Hoffmann } 2284eb948462SGerd Hoffmann if (d->last_release_offset >= d->vga.vram_size) { 228539b8a183SGerd Hoffmann return 1; 228639b8a183SGerd Hoffmann } 228744b1ff31SDr. David Alan Gilbert 228844b1ff31SDr. David Alan Gilbert return 0; 2289a19cbfb3SGerd Hoffmann } 2290a19cbfb3SGerd Hoffmann 2291a19cbfb3SGerd Hoffmann static int qxl_pre_load(void *opaque) 2292a19cbfb3SGerd Hoffmann { 2293a19cbfb3SGerd Hoffmann PCIQXLDevice* d = opaque; 2294a19cbfb3SGerd Hoffmann 2295c480bb7dSAlon Levy trace_qxl_pre_load(d->id); 2296a19cbfb3SGerd Hoffmann qxl_hard_reset(d, 1); 2297a19cbfb3SGerd Hoffmann qxl_exit_vga_mode(d); 2298a19cbfb3SGerd Hoffmann return 0; 2299a19cbfb3SGerd Hoffmann } 2300a19cbfb3SGerd Hoffmann 230154825d2eSAlon Levy static void qxl_create_memslots(PCIQXLDevice *d) 230254825d2eSAlon Levy { 230354825d2eSAlon Levy int i; 230454825d2eSAlon Levy 230554825d2eSAlon Levy for (i = 0; i < NUM_MEMSLOTS; i++) { 230654825d2eSAlon Levy if (!d->guest_slots[i].active) { 230754825d2eSAlon Levy continue; 230854825d2eSAlon Levy } 230954825d2eSAlon Levy qxl_add_memslot(d, i, 0, QXL_SYNC); 231054825d2eSAlon Levy } 231154825d2eSAlon Levy } 231254825d2eSAlon Levy 2313a19cbfb3SGerd Hoffmann static int qxl_post_load(void *opaque, int version) 2314a19cbfb3SGerd Hoffmann { 2315a19cbfb3SGerd Hoffmann PCIQXLDevice* d = opaque; 2316a19cbfb3SGerd Hoffmann uint8_t *ram_start = d->vga.vram_ptr; 2317a19cbfb3SGerd Hoffmann QXLCommandExt *cmds; 231854825d2eSAlon Levy int in, out, newmode; 2319a19cbfb3SGerd Hoffmann 2320a19cbfb3SGerd Hoffmann assert(d->last_release_offset < d->vga.vram_size); 2321a19cbfb3SGerd Hoffmann if (d->last_release_offset == 0) { 2322a19cbfb3SGerd Hoffmann d->last_release = NULL; 2323a19cbfb3SGerd Hoffmann } else { 2324a19cbfb3SGerd Hoffmann d->last_release = (QXLReleaseInfo *)(ram_start + d->last_release_offset); 2325a19cbfb3SGerd Hoffmann } 2326a19cbfb3SGerd Hoffmann 2327a19cbfb3SGerd Hoffmann d->modes = (QXLModes*)((uint8_t*)d->rom + d->rom->modes_offset); 2328a19cbfb3SGerd Hoffmann 2329c480bb7dSAlon Levy trace_qxl_post_load(d->id, qxl_mode_to_string(d->mode)); 2330a19cbfb3SGerd Hoffmann newmode = d->mode; 2331a19cbfb3SGerd Hoffmann d->mode = QXL_MODE_UNDEFINED; 233254825d2eSAlon Levy 2333a19cbfb3SGerd Hoffmann switch (newmode) { 2334a19cbfb3SGerd Hoffmann case QXL_MODE_UNDEFINED: 2335fa98efe9SYonit Halperin qxl_create_memslots(d); 2336a19cbfb3SGerd Hoffmann break; 2337a19cbfb3SGerd Hoffmann case QXL_MODE_VGA: 233854825d2eSAlon Levy qxl_create_memslots(d); 2339a19cbfb3SGerd Hoffmann qxl_enter_vga_mode(d); 2340a19cbfb3SGerd Hoffmann break; 2341a19cbfb3SGerd Hoffmann case QXL_MODE_NATIVE: 234254825d2eSAlon Levy qxl_create_memslots(d); 23435ff4e36cSAlon Levy qxl_create_guest_primary(d, 1, QXL_SYNC); 2344a19cbfb3SGerd Hoffmann 2345a19cbfb3SGerd Hoffmann /* replay surface-create and cursor-set commands */ 23469de68637SMarkus Armbruster cmds = g_new0(QXLCommandExt, d->ssd.num_surfaces + 1); 2347ddd8fdc7SGerd Hoffmann for (in = 0, out = 0; in < d->ssd.num_surfaces; in++) { 2348a19cbfb3SGerd Hoffmann if (d->guest_surfaces.cmds[in] == 0) { 2349a19cbfb3SGerd Hoffmann continue; 2350a19cbfb3SGerd Hoffmann } 2351a19cbfb3SGerd Hoffmann cmds[out].cmd.data = d->guest_surfaces.cmds[in]; 2352a19cbfb3SGerd Hoffmann cmds[out].cmd.type = QXL_CMD_SURFACE; 2353a19cbfb3SGerd Hoffmann cmds[out].group_id = MEMSLOT_GROUP_GUEST; 2354a19cbfb3SGerd Hoffmann out++; 2355a19cbfb3SGerd Hoffmann } 235630f6da66SYonit Halperin if (d->guest_cursor) { 2357a19cbfb3SGerd Hoffmann cmds[out].cmd.data = d->guest_cursor; 2358a19cbfb3SGerd Hoffmann cmds[out].cmd.type = QXL_CMD_CURSOR; 2359a19cbfb3SGerd Hoffmann cmds[out].group_id = MEMSLOT_GROUP_GUEST; 2360a19cbfb3SGerd Hoffmann out++; 236130f6da66SYonit Halperin } 2362aee32bf3SGerd Hoffmann qxl_spice_loadvm_commands(d, cmds, out); 23637267c094SAnthony Liguori g_free(cmds); 2364020af1c4SAlon Levy if (d->guest_monitors_config) { 2365020af1c4SAlon Levy qxl_spice_monitors_config_async(d, 1); 2366020af1c4SAlon Levy } 2367a19cbfb3SGerd Hoffmann break; 2368a19cbfb3SGerd Hoffmann case QXL_MODE_COMPAT: 236954825d2eSAlon Levy /* note: no need to call qxl_create_memslots, qxl_set_mode 237054825d2eSAlon Levy * creates the mem slot. */ 2371a19cbfb3SGerd Hoffmann qxl_set_mode(d, d->shadow_rom.mode, 1); 2372a19cbfb3SGerd Hoffmann break; 2373a19cbfb3SGerd Hoffmann } 2374a19cbfb3SGerd Hoffmann return 0; 2375a19cbfb3SGerd Hoffmann } 2376a19cbfb3SGerd Hoffmann 2377b67737a6SGerd Hoffmann #define QXL_SAVE_VERSION 21 2378a19cbfb3SGerd Hoffmann 2379020af1c4SAlon Levy static bool qxl_monitors_config_needed(void *opaque) 2380020af1c4SAlon Levy { 2381020af1c4SAlon Levy PCIQXLDevice *qxl = opaque; 2382020af1c4SAlon Levy 2383020af1c4SAlon Levy return qxl->guest_monitors_config != 0; 2384020af1c4SAlon Levy } 2385020af1c4SAlon Levy 2386020af1c4SAlon Levy 238754cbf294SPhilippe Mathieu-Daudé static const VMStateDescription qxl_memslot = { 2388a19cbfb3SGerd Hoffmann .name = "qxl-memslot", 2389a19cbfb3SGerd Hoffmann .version_id = QXL_SAVE_VERSION, 2390a19cbfb3SGerd Hoffmann .minimum_version_id = QXL_SAVE_VERSION, 2391*f0613160SRichard Henderson .fields = (const VMStateField[]) { 2392a19cbfb3SGerd Hoffmann VMSTATE_UINT64(slot.mem_start, struct guest_slots), 2393a19cbfb3SGerd Hoffmann VMSTATE_UINT64(slot.mem_end, struct guest_slots), 2394a19cbfb3SGerd Hoffmann VMSTATE_UINT32(active, struct guest_slots), 2395a19cbfb3SGerd Hoffmann VMSTATE_END_OF_LIST() 2396a19cbfb3SGerd Hoffmann } 2397a19cbfb3SGerd Hoffmann }; 2398a19cbfb3SGerd Hoffmann 239954cbf294SPhilippe Mathieu-Daudé static const VMStateDescription qxl_surface = { 2400a19cbfb3SGerd Hoffmann .name = "qxl-surface", 2401a19cbfb3SGerd Hoffmann .version_id = QXL_SAVE_VERSION, 2402a19cbfb3SGerd Hoffmann .minimum_version_id = QXL_SAVE_VERSION, 2403*f0613160SRichard Henderson .fields = (const VMStateField[]) { 2404a19cbfb3SGerd Hoffmann VMSTATE_UINT32(width, QXLSurfaceCreate), 2405a19cbfb3SGerd Hoffmann VMSTATE_UINT32(height, QXLSurfaceCreate), 2406a19cbfb3SGerd Hoffmann VMSTATE_INT32(stride, QXLSurfaceCreate), 2407a19cbfb3SGerd Hoffmann VMSTATE_UINT32(format, QXLSurfaceCreate), 2408a19cbfb3SGerd Hoffmann VMSTATE_UINT32(position, QXLSurfaceCreate), 2409a19cbfb3SGerd Hoffmann VMSTATE_UINT32(mouse_mode, QXLSurfaceCreate), 2410a19cbfb3SGerd Hoffmann VMSTATE_UINT32(flags, QXLSurfaceCreate), 2411a19cbfb3SGerd Hoffmann VMSTATE_UINT32(type, QXLSurfaceCreate), 2412a19cbfb3SGerd Hoffmann VMSTATE_UINT64(mem, QXLSurfaceCreate), 2413a19cbfb3SGerd Hoffmann VMSTATE_END_OF_LIST() 2414a19cbfb3SGerd Hoffmann } 2415a19cbfb3SGerd Hoffmann }; 2416a19cbfb3SGerd Hoffmann 241754cbf294SPhilippe Mathieu-Daudé static const VMStateDescription qxl_vmstate_monitors_config = { 2418020af1c4SAlon Levy .name = "qxl/monitors-config", 2419020af1c4SAlon Levy .version_id = 1, 2420020af1c4SAlon Levy .minimum_version_id = 1, 24215cd8cadaSJuan Quintela .needed = qxl_monitors_config_needed, 2422*f0613160SRichard Henderson .fields = (const VMStateField[]) { 2423020af1c4SAlon Levy VMSTATE_UINT64(guest_monitors_config, PCIQXLDevice), 2424020af1c4SAlon Levy VMSTATE_END_OF_LIST() 2425020af1c4SAlon Levy }, 2426020af1c4SAlon Levy }; 2427020af1c4SAlon Levy 242854cbf294SPhilippe Mathieu-Daudé static const VMStateDescription qxl_vmstate = { 2429a19cbfb3SGerd Hoffmann .name = "qxl", 2430a19cbfb3SGerd Hoffmann .version_id = QXL_SAVE_VERSION, 2431a19cbfb3SGerd Hoffmann .minimum_version_id = QXL_SAVE_VERSION, 2432a19cbfb3SGerd Hoffmann .pre_save = qxl_pre_save, 2433a19cbfb3SGerd Hoffmann .pre_load = qxl_pre_load, 2434a19cbfb3SGerd Hoffmann .post_load = qxl_post_load, 2435*f0613160SRichard Henderson .fields = (const VMStateField[]) { 2436a19cbfb3SGerd Hoffmann VMSTATE_PCI_DEVICE(pci, PCIQXLDevice), 2437a19cbfb3SGerd Hoffmann VMSTATE_STRUCT(vga, PCIQXLDevice, 0, vmstate_vga_common, VGACommonState), 2438a19cbfb3SGerd Hoffmann VMSTATE_UINT32(shadow_rom.mode, PCIQXLDevice), 2439a19cbfb3SGerd Hoffmann VMSTATE_UINT32(num_free_res, PCIQXLDevice), 2440a19cbfb3SGerd Hoffmann VMSTATE_UINT32(last_release_offset, PCIQXLDevice), 2441a19cbfb3SGerd Hoffmann VMSTATE_UINT32(mode, PCIQXLDevice), 2442a19cbfb3SGerd Hoffmann VMSTATE_UINT32(ssd.unique, PCIQXLDevice), 2443d2164ad3SHalil Pasic VMSTATE_INT32_EQUAL(num_memslots, PCIQXLDevice, NULL), 2444b67737a6SGerd Hoffmann VMSTATE_STRUCT_ARRAY(guest_slots, PCIQXLDevice, NUM_MEMSLOTS, 0, 2445b67737a6SGerd Hoffmann qxl_memslot, struct guest_slots), 2446b67737a6SGerd Hoffmann VMSTATE_STRUCT(guest_primary.surface, PCIQXLDevice, 0, 2447b67737a6SGerd Hoffmann qxl_surface, QXLSurfaceCreate), 2448d2164ad3SHalil Pasic VMSTATE_INT32_EQUAL(ssd.num_surfaces, PCIQXLDevice, NULL), 2449ddd8fdc7SGerd Hoffmann VMSTATE_VARRAY_INT32(guest_surfaces.cmds, PCIQXLDevice, 2450ddd8fdc7SGerd Hoffmann ssd.num_surfaces, 0, 2451b67737a6SGerd Hoffmann vmstate_info_uint64, uint64_t), 2452b67737a6SGerd Hoffmann VMSTATE_UINT64(guest_cursor, PCIQXLDevice), 2453a19cbfb3SGerd Hoffmann VMSTATE_END_OF_LIST() 2454a19cbfb3SGerd Hoffmann }, 2455*f0613160SRichard Henderson .subsections = (const VMStateDescription * const []) { 24565cd8cadaSJuan Quintela &qxl_vmstate_monitors_config, 24575cd8cadaSJuan Quintela NULL 2458020af1c4SAlon Levy } 2459a19cbfb3SGerd Hoffmann }; 2460a19cbfb3SGerd Hoffmann 246178e60ba5SGerd Hoffmann static Property qxl_properties[] = { 2462f0353b0dSPhilippe Mathieu-Daudé DEFINE_PROP_UINT32("ram_size", PCIQXLDevice, vga.vram_size, 64 * MiB), 2463f0353b0dSPhilippe Mathieu-Daudé DEFINE_PROP_UINT64("vram_size", PCIQXLDevice, vram32_size, 64 * MiB), 246478e60ba5SGerd Hoffmann DEFINE_PROP_UINT32("revision", PCIQXLDevice, revision, 246578e60ba5SGerd Hoffmann QXL_DEFAULT_REVISION), 246678e60ba5SGerd Hoffmann DEFINE_PROP_UINT32("debug", PCIQXLDevice, debug, 0), 246778e60ba5SGerd Hoffmann DEFINE_PROP_UINT32("guestdebug", PCIQXLDevice, guestdebug, 0), 246878e60ba5SGerd Hoffmann DEFINE_PROP_UINT32("cmdlog", PCIQXLDevice, cmdlog, 0), 2469017438eeSGerd Hoffmann DEFINE_PROP_UINT32("ram_size_mb", PCIQXLDevice, ram_size_mb, -1), 247079ce3567SAlon Levy DEFINE_PROP_UINT32("vram_size_mb", PCIQXLDevice, vram32_size_mb, -1), 247179ce3567SAlon Levy DEFINE_PROP_UINT32("vram64_size_mb", PCIQXLDevice, vram_size_mb, -1), 24729e56edcfSGerd Hoffmann DEFINE_PROP_UINT32("vgamem_mb", PCIQXLDevice, vgamem_size_mb, 16), 2473ddd8fdc7SGerd Hoffmann DEFINE_PROP_INT32("surfaces", PCIQXLDevice, ssd.num_surfaces, 1024), 2474567161fdSFrediano Ziglio DEFINE_PROP_UINT16("max_outputs", PCIQXLDevice, max_outputs, 0), 24756f663d7bSGerd Hoffmann DEFINE_PROP_UINT32("xres", PCIQXLDevice, xres, 0), 24766f663d7bSGerd Hoffmann DEFINE_PROP_UINT32("yres", PCIQXLDevice, yres, 0), 24771fcfdc43SGerd Hoffmann DEFINE_PROP_BOOL("global-vmstate", PCIQXLDevice, vga.global_vmstate, false), 247878e60ba5SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 247978e60ba5SGerd Hoffmann }; 248078e60ba5SGerd Hoffmann 2481c69f6c7dSGonglei static void qxl_pci_class_init(ObjectClass *klass, void *data) 2482c69f6c7dSGonglei { 2483c69f6c7dSGonglei DeviceClass *dc = DEVICE_CLASS(klass); 2484c69f6c7dSGonglei PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 2485c69f6c7dSGonglei 2486c69f6c7dSGonglei k->vendor_id = REDHAT_PCI_VENDOR_ID; 2487c69f6c7dSGonglei k->device_id = QXL_DEVICE_ID_STABLE; 2488c69f6c7dSGonglei set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories); 2489c69f6c7dSGonglei dc->reset = qxl_reset_handler; 2490c69f6c7dSGonglei dc->vmsd = &qxl_vmstate; 24914f67d30bSMarc-André Lureau device_class_set_props(dc, qxl_properties); 2492c69f6c7dSGonglei } 2493c69f6c7dSGonglei 2494c69f6c7dSGonglei static const TypeInfo qxl_pci_type_info = { 2495c69f6c7dSGonglei .name = TYPE_PCI_QXL, 2496c69f6c7dSGonglei .parent = TYPE_PCI_DEVICE, 2497c69f6c7dSGonglei .instance_size = sizeof(PCIQXLDevice), 2498c69f6c7dSGonglei .abstract = true, 2499c69f6c7dSGonglei .class_init = qxl_pci_class_init, 2500fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 2501fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 2502fd3b02c8SEduardo Habkost { }, 2503fd3b02c8SEduardo Habkost }, 2504c69f6c7dSGonglei }; 2505c69f6c7dSGonglei 250640021f08SAnthony Liguori static void qxl_primary_class_init(ObjectClass *klass, void *data) 250740021f08SAnthony Liguori { 250839bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 250940021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 251040021f08SAnthony Liguori 2511042a24dbSMarkus Armbruster k->realize = qxl_realize_primary; 251240021f08SAnthony Liguori k->romfile = "vgabios-qxl.bin"; 251340021f08SAnthony Liguori k->class_id = PCI_CLASS_DISPLAY_VGA; 251439bffca2SAnthony Liguori dc->desc = "Spice QXL GPU (primary, vga compatible)"; 25152897ae02SIgor Mammedov dc->hotpluggable = false; 251640021f08SAnthony Liguori } 251740021f08SAnthony Liguori 25188c43a6f0SAndreas Färber static const TypeInfo qxl_primary_info = { 251940021f08SAnthony Liguori .name = "qxl-vga", 2520c69f6c7dSGonglei .parent = TYPE_PCI_QXL, 252140021f08SAnthony Liguori .class_init = qxl_primary_class_init, 2522a19cbfb3SGerd Hoffmann }; 2523ec604e0aSGerd Hoffmann module_obj("qxl-vga"); 252424ce7aa7SJose R. Ziviani module_kconfig(QXL); 2525a19cbfb3SGerd Hoffmann 252640021f08SAnthony Liguori static void qxl_secondary_class_init(ObjectClass *klass, void *data) 252740021f08SAnthony Liguori { 252839bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 252940021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 253040021f08SAnthony Liguori 2531042a24dbSMarkus Armbruster k->realize = qxl_realize_secondary; 253240021f08SAnthony Liguori k->class_id = PCI_CLASS_DISPLAY_OTHER; 253339bffca2SAnthony Liguori dc->desc = "Spice QXL GPU (secondary)"; 253440021f08SAnthony Liguori } 253540021f08SAnthony Liguori 25368c43a6f0SAndreas Färber static const TypeInfo qxl_secondary_info = { 253740021f08SAnthony Liguori .name = "qxl", 2538c69f6c7dSGonglei .parent = TYPE_PCI_QXL, 253940021f08SAnthony Liguori .class_init = qxl_secondary_class_init, 2540a19cbfb3SGerd Hoffmann }; 2541ec604e0aSGerd Hoffmann module_obj("qxl"); 2542a19cbfb3SGerd Hoffmann 254383f7d43aSAndreas Färber static void qxl_register_types(void) 2544a19cbfb3SGerd Hoffmann { 2545c69f6c7dSGonglei type_register_static(&qxl_pci_type_info); 254639bffca2SAnthony Liguori type_register_static(&qxl_primary_info); 254739bffca2SAnthony Liguori type_register_static(&qxl_secondary_info); 2548a19cbfb3SGerd Hoffmann } 2549a19cbfb3SGerd Hoffmann 255083f7d43aSAndreas Färber type_init(qxl_register_types) 2551ec604e0aSGerd Hoffmann 2552ec604e0aSGerd Hoffmann module_dep("ui-spice-core"); 2553