1a19cbfb3SGerd Hoffmann /* 2a19cbfb3SGerd Hoffmann * Copyright (C) 2010 Red Hat, Inc. 3a19cbfb3SGerd Hoffmann * 4a19cbfb3SGerd Hoffmann * written by Yaniv Kamay, Izik Eidus, Gerd Hoffmann 5a19cbfb3SGerd Hoffmann * maintained by Gerd Hoffmann <kraxel@redhat.com> 6a19cbfb3SGerd Hoffmann * 7a19cbfb3SGerd Hoffmann * This program is free software; you can redistribute it and/or 8a19cbfb3SGerd Hoffmann * modify it under the terms of the GNU General Public License as 9a19cbfb3SGerd Hoffmann * published by the Free Software Foundation; either version 2 or 10a19cbfb3SGerd Hoffmann * (at your option) version 3 of the License. 11a19cbfb3SGerd Hoffmann * 12a19cbfb3SGerd Hoffmann * This program is distributed in the hope that it will be useful, 13a19cbfb3SGerd Hoffmann * but WITHOUT ANY WARRANTY; without even the implied warranty of 14a19cbfb3SGerd Hoffmann * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15a19cbfb3SGerd Hoffmann * GNU General Public License for more details. 16a19cbfb3SGerd Hoffmann * 17a19cbfb3SGerd Hoffmann * You should have received a copy of the GNU General Public License 18a19cbfb3SGerd Hoffmann * along with this program; if not, see <http://www.gnu.org/licenses/>. 19a19cbfb3SGerd Hoffmann */ 20a19cbfb3SGerd Hoffmann 2147df5154SPeter Maydell #include "qemu/osdep.h" 22f0353b0dSPhilippe Mathieu-Daudé #include "qemu/units.h" 23a639ab04SAlon Levy #include <zlib.h> 24a639ab04SAlon Levy 25e688df6bSMarkus Armbruster #include "qapi/error.h" 261de7afc9SPaolo Bonzini #include "qemu/timer.h" 271de7afc9SPaolo Bonzini #include "qemu/queue.h" 285444e768SPaolo Bonzini #include "qemu/atomic.h" 29*db725815SMarkus Armbruster #include "qemu/main-loop.h" 300b8fa32fSMarkus Armbruster #include "qemu/module.h" 319c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 32795c40b8SJuan Quintela #include "migration/blocker.h" 33d6454270SMarkus Armbruster #include "migration/vmstate.h" 34c480bb7dSAlon Levy #include "trace.h" 35a19cbfb3SGerd Hoffmann 3647b43a1fSPaolo Bonzini #include "qxl.h" 37a19cbfb3SGerd Hoffmann 38a19cbfb3SGerd Hoffmann #undef SPICE_RING_CONS_ITEM 390b81c478SAlon Levy #define SPICE_RING_CONS_ITEM(qxl, r, ret) { \ 40a19cbfb3SGerd Hoffmann uint32_t cons = (r)->cons & SPICE_RING_INDEX_MASK(r); \ 41bc5f92e5SMarkus Armbruster if (cons >= ARRAY_SIZE((r)->items)) { \ 420a530548SAlon Levy qxl_set_guest_bug(qxl, "SPICE_RING_CONS_ITEM indices mismatch " \ 43bc5f92e5SMarkus Armbruster "%u >= %zu", cons, ARRAY_SIZE((r)->items)); \ 440b81c478SAlon Levy ret = NULL; \ 450b81c478SAlon Levy } else { \ 46bc5f92e5SMarkus Armbruster ret = &(r)->items[cons].el; \ 470b81c478SAlon Levy } \ 48a19cbfb3SGerd Hoffmann } 49a19cbfb3SGerd Hoffmann 50a19cbfb3SGerd Hoffmann #undef ALIGN 51a19cbfb3SGerd Hoffmann #define ALIGN(a, b) (((a) + ((b) - 1)) & ~((b) - 1)) 52a19cbfb3SGerd Hoffmann 53a19cbfb3SGerd Hoffmann #define PIXEL_SIZE 0.2936875 //1280x1024 is 14.8" x 11.9" 54a19cbfb3SGerd Hoffmann 55a19cbfb3SGerd Hoffmann #define QXL_MODE(_x, _y, _b, _o) \ 56a19cbfb3SGerd Hoffmann { .x_res = _x, \ 57a19cbfb3SGerd Hoffmann .y_res = _y, \ 58a19cbfb3SGerd Hoffmann .bits = _b, \ 59a19cbfb3SGerd Hoffmann .stride = (_x) * (_b) / 8, \ 60a19cbfb3SGerd Hoffmann .x_mili = PIXEL_SIZE * (_x), \ 61a19cbfb3SGerd Hoffmann .y_mili = PIXEL_SIZE * (_y), \ 62a19cbfb3SGerd Hoffmann .orientation = _o, \ 63a19cbfb3SGerd Hoffmann } 64a19cbfb3SGerd Hoffmann 65a19cbfb3SGerd Hoffmann #define QXL_MODE_16_32(x_res, y_res, orientation) \ 66a19cbfb3SGerd Hoffmann QXL_MODE(x_res, y_res, 16, orientation), \ 67a19cbfb3SGerd Hoffmann QXL_MODE(x_res, y_res, 32, orientation) 68a19cbfb3SGerd Hoffmann 69a19cbfb3SGerd Hoffmann #define QXL_MODE_EX(x_res, y_res) \ 70a19cbfb3SGerd Hoffmann QXL_MODE_16_32(x_res, y_res, 0), \ 71038c1879SAlon Levy QXL_MODE_16_32(x_res, y_res, 1) 72a19cbfb3SGerd Hoffmann 73a19cbfb3SGerd Hoffmann static QXLMode qxl_modes[] = { 74a19cbfb3SGerd Hoffmann QXL_MODE_EX(640, 480), 75a19cbfb3SGerd Hoffmann QXL_MODE_EX(800, 480), 76a19cbfb3SGerd Hoffmann QXL_MODE_EX(800, 600), 77a19cbfb3SGerd Hoffmann QXL_MODE_EX(832, 624), 78a19cbfb3SGerd Hoffmann QXL_MODE_EX(960, 640), 79a19cbfb3SGerd Hoffmann QXL_MODE_EX(1024, 600), 80a19cbfb3SGerd Hoffmann QXL_MODE_EX(1024, 768), 81a19cbfb3SGerd Hoffmann QXL_MODE_EX(1152, 864), 82a19cbfb3SGerd Hoffmann QXL_MODE_EX(1152, 870), 83a19cbfb3SGerd Hoffmann QXL_MODE_EX(1280, 720), 84a19cbfb3SGerd Hoffmann QXL_MODE_EX(1280, 760), 85a19cbfb3SGerd Hoffmann QXL_MODE_EX(1280, 768), 86a19cbfb3SGerd Hoffmann QXL_MODE_EX(1280, 800), 87a19cbfb3SGerd Hoffmann QXL_MODE_EX(1280, 960), 88a19cbfb3SGerd Hoffmann QXL_MODE_EX(1280, 1024), 89a19cbfb3SGerd Hoffmann QXL_MODE_EX(1360, 768), 90a19cbfb3SGerd Hoffmann QXL_MODE_EX(1366, 768), 91a19cbfb3SGerd Hoffmann QXL_MODE_EX(1400, 1050), 92a19cbfb3SGerd Hoffmann QXL_MODE_EX(1440, 900), 93a19cbfb3SGerd Hoffmann QXL_MODE_EX(1600, 900), 94a19cbfb3SGerd Hoffmann QXL_MODE_EX(1600, 1200), 95a19cbfb3SGerd Hoffmann QXL_MODE_EX(1680, 1050), 96a19cbfb3SGerd Hoffmann QXL_MODE_EX(1920, 1080), 97a19cbfb3SGerd Hoffmann /* these modes need more than 8 MB video memory */ 98a19cbfb3SGerd Hoffmann QXL_MODE_EX(1920, 1200), 99a19cbfb3SGerd Hoffmann QXL_MODE_EX(1920, 1440), 1005c74fb27SGerd Hoffmann QXL_MODE_EX(2000, 2000), 101a19cbfb3SGerd Hoffmann QXL_MODE_EX(2048, 1536), 1025c74fb27SGerd Hoffmann QXL_MODE_EX(2048, 2048), 103a19cbfb3SGerd Hoffmann QXL_MODE_EX(2560, 1440), 104a19cbfb3SGerd Hoffmann QXL_MODE_EX(2560, 1600), 105a19cbfb3SGerd Hoffmann /* these modes need more than 16 MB video memory */ 106a19cbfb3SGerd Hoffmann QXL_MODE_EX(2560, 2048), 107a19cbfb3SGerd Hoffmann QXL_MODE_EX(2800, 2100), 108a19cbfb3SGerd Hoffmann QXL_MODE_EX(3200, 2400), 10903d9825dSRadim Krčmář /* these modes need more than 32 MB video memory */ 110d4bcb199SGerd Hoffmann QXL_MODE_EX(3840, 2160), /* 4k mainstream */ 111d4bcb199SGerd Hoffmann QXL_MODE_EX(4096, 2160), /* 4k */ 11203d9825dSRadim Krčmář /* these modes need more than 64 MB video memory */ 113d4bcb199SGerd Hoffmann QXL_MODE_EX(7680, 4320), /* 8k mainstream */ 11403d9825dSRadim Krčmář /* these modes need more than 128 MB video memory */ 115d4bcb199SGerd Hoffmann QXL_MODE_EX(8192, 4320), /* 8k */ 116a19cbfb3SGerd Hoffmann }; 117a19cbfb3SGerd Hoffmann 118a19cbfb3SGerd Hoffmann static void qxl_send_events(PCIQXLDevice *d, uint32_t events); 1195ff4e36cSAlon Levy static int qxl_destroy_primary(PCIQXLDevice *d, qxl_async_io async); 120a19cbfb3SGerd Hoffmann static void qxl_reset_memslots(PCIQXLDevice *d); 121a19cbfb3SGerd Hoffmann static void qxl_reset_surfaces(PCIQXLDevice *d); 122a19cbfb3SGerd Hoffmann static void qxl_ring_set_dirty(PCIQXLDevice *qxl); 123a19cbfb3SGerd Hoffmann 12415162335SGerd Hoffmann static void qxl_hw_update(void *opaque); 12515162335SGerd Hoffmann 1260a530548SAlon Levy void qxl_set_guest_bug(PCIQXLDevice *qxl, const char *msg, ...) 1272bce0400SGerd Hoffmann { 128917ae08cSAlon Levy trace_qxl_set_guest_bug(qxl->id); 1292bce0400SGerd Hoffmann qxl_send_events(qxl, QXL_INTERRUPT_ERROR); 130087e6a42SAlon Levy qxl->guest_bug = 1; 1312bce0400SGerd Hoffmann if (qxl->guestdebug) { 1327635392cSAlon Levy va_list ap; 1337635392cSAlon Levy va_start(ap, msg); 1347635392cSAlon Levy fprintf(stderr, "qxl-%d: guest bug: ", qxl->id); 1357635392cSAlon Levy vfprintf(stderr, msg, ap); 1367635392cSAlon Levy fprintf(stderr, "\n"); 1377635392cSAlon Levy va_end(ap); 1382bce0400SGerd Hoffmann } 1392bce0400SGerd Hoffmann } 1402bce0400SGerd Hoffmann 141087e6a42SAlon Levy static void qxl_clear_guest_bug(PCIQXLDevice *qxl) 142087e6a42SAlon Levy { 143087e6a42SAlon Levy qxl->guest_bug = 0; 144087e6a42SAlon Levy } 145aee32bf3SGerd Hoffmann 146aee32bf3SGerd Hoffmann void qxl_spice_update_area(PCIQXLDevice *qxl, uint32_t surface_id, 147aee32bf3SGerd Hoffmann struct QXLRect *area, struct QXLRect *dirty_rects, 148aee32bf3SGerd Hoffmann uint32_t num_dirty_rects, 1495ff4e36cSAlon Levy uint32_t clear_dirty_region, 1502e1a98c9SAlon Levy qxl_async_io async, struct QXLCookie *cookie) 151aee32bf3SGerd Hoffmann { 152c480bb7dSAlon Levy trace_qxl_spice_update_area(qxl->id, surface_id, area->left, area->right, 153c480bb7dSAlon Levy area->top, area->bottom); 154c480bb7dSAlon Levy trace_qxl_spice_update_area_rest(qxl->id, num_dirty_rects, 155c480bb7dSAlon Levy clear_dirty_region); 1565ff4e36cSAlon Levy if (async == QXL_SYNC) { 15726defe81SMarc-André Lureau spice_qxl_update_area(&qxl->ssd.qxl, surface_id, area, 1585ff4e36cSAlon Levy dirty_rects, num_dirty_rects, clear_dirty_region); 1595ff4e36cSAlon Levy } else { 1602e1a98c9SAlon Levy assert(cookie != NULL); 1615ff4e36cSAlon Levy spice_qxl_update_area_async(&qxl->ssd.qxl, surface_id, area, 1625dba0d45SPeter Maydell clear_dirty_region, (uintptr_t)cookie); 1635ff4e36cSAlon Levy } 164aee32bf3SGerd Hoffmann } 165aee32bf3SGerd Hoffmann 1665ff4e36cSAlon Levy static void qxl_spice_destroy_surface_wait_complete(PCIQXLDevice *qxl, 1675ff4e36cSAlon Levy uint32_t id) 168aee32bf3SGerd Hoffmann { 169c480bb7dSAlon Levy trace_qxl_spice_destroy_surface_wait_complete(qxl->id, id); 17014898cf6SGerd Hoffmann qemu_mutex_lock(&qxl->track_lock); 17114898cf6SGerd Hoffmann qxl->guest_surfaces.cmds[id] = 0; 17214898cf6SGerd Hoffmann qxl->guest_surfaces.count--; 17314898cf6SGerd Hoffmann qemu_mutex_unlock(&qxl->track_lock); 174aee32bf3SGerd Hoffmann } 175aee32bf3SGerd Hoffmann 1765ff4e36cSAlon Levy static void qxl_spice_destroy_surface_wait(PCIQXLDevice *qxl, uint32_t id, 1775ff4e36cSAlon Levy qxl_async_io async) 1785ff4e36cSAlon Levy { 1792e1a98c9SAlon Levy QXLCookie *cookie; 1802e1a98c9SAlon Levy 181c480bb7dSAlon Levy trace_qxl_spice_destroy_surface_wait(qxl->id, id, async); 1825ff4e36cSAlon Levy if (async) { 1832e1a98c9SAlon Levy cookie = qxl_cookie_new(QXL_COOKIE_TYPE_IO, 1842e1a98c9SAlon Levy QXL_IO_DESTROY_SURFACE_ASYNC); 1852e1a98c9SAlon Levy cookie->u.surface_id = id; 1865dba0d45SPeter Maydell spice_qxl_destroy_surface_async(&qxl->ssd.qxl, id, (uintptr_t)cookie); 1875ff4e36cSAlon Levy } else { 18826defe81SMarc-André Lureau spice_qxl_destroy_surface_wait(&qxl->ssd.qxl, id); 189753b8b0dSUri Lublin qxl_spice_destroy_surface_wait_complete(qxl, id); 1905ff4e36cSAlon Levy } 1915ff4e36cSAlon Levy } 1925ff4e36cSAlon Levy 1933e16b9c5SAlon Levy static void qxl_spice_flush_surfaces_async(PCIQXLDevice *qxl) 1943e16b9c5SAlon Levy { 195c480bb7dSAlon Levy trace_qxl_spice_flush_surfaces_async(qxl->id, qxl->guest_surfaces.count, 196c480bb7dSAlon Levy qxl->num_free_res); 1972e1a98c9SAlon Levy spice_qxl_flush_surfaces_async(&qxl->ssd.qxl, 1985dba0d45SPeter Maydell (uintptr_t)qxl_cookie_new(QXL_COOKIE_TYPE_IO, 1992e1a98c9SAlon Levy QXL_IO_FLUSH_SURFACES_ASYNC)); 2003e16b9c5SAlon Levy } 2013e16b9c5SAlon Levy 202aee32bf3SGerd Hoffmann void qxl_spice_loadvm_commands(PCIQXLDevice *qxl, struct QXLCommandExt *ext, 203aee32bf3SGerd Hoffmann uint32_t count) 204aee32bf3SGerd Hoffmann { 205c480bb7dSAlon Levy trace_qxl_spice_loadvm_commands(qxl->id, ext, count); 20626defe81SMarc-André Lureau spice_qxl_loadvm_commands(&qxl->ssd.qxl, ext, count); 207aee32bf3SGerd Hoffmann } 208aee32bf3SGerd Hoffmann 209aee32bf3SGerd Hoffmann void qxl_spice_oom(PCIQXLDevice *qxl) 210aee32bf3SGerd Hoffmann { 211c480bb7dSAlon Levy trace_qxl_spice_oom(qxl->id); 21226defe81SMarc-André Lureau spice_qxl_oom(&qxl->ssd.qxl); 213aee32bf3SGerd Hoffmann } 214aee32bf3SGerd Hoffmann 215aee32bf3SGerd Hoffmann void qxl_spice_reset_memslots(PCIQXLDevice *qxl) 216aee32bf3SGerd Hoffmann { 217c480bb7dSAlon Levy trace_qxl_spice_reset_memslots(qxl->id); 21826defe81SMarc-André Lureau spice_qxl_reset_memslots(&qxl->ssd.qxl); 219aee32bf3SGerd Hoffmann } 220aee32bf3SGerd Hoffmann 2215ff4e36cSAlon Levy static void qxl_spice_destroy_surfaces_complete(PCIQXLDevice *qxl) 222aee32bf3SGerd Hoffmann { 223c480bb7dSAlon Levy trace_qxl_spice_destroy_surfaces_complete(qxl->id); 22414898cf6SGerd Hoffmann qemu_mutex_lock(&qxl->track_lock); 225ddd8fdc7SGerd Hoffmann memset(qxl->guest_surfaces.cmds, 0, 2268bb9f51cSAlon Levy sizeof(qxl->guest_surfaces.cmds[0]) * qxl->ssd.num_surfaces); 22714898cf6SGerd Hoffmann qxl->guest_surfaces.count = 0; 22814898cf6SGerd Hoffmann qemu_mutex_unlock(&qxl->track_lock); 229aee32bf3SGerd Hoffmann } 230aee32bf3SGerd Hoffmann 2315ff4e36cSAlon Levy static void qxl_spice_destroy_surfaces(PCIQXLDevice *qxl, qxl_async_io async) 2325ff4e36cSAlon Levy { 233c480bb7dSAlon Levy trace_qxl_spice_destroy_surfaces(qxl->id, async); 2345ff4e36cSAlon Levy if (async) { 2352e1a98c9SAlon Levy spice_qxl_destroy_surfaces_async(&qxl->ssd.qxl, 2365dba0d45SPeter Maydell (uintptr_t)qxl_cookie_new(QXL_COOKIE_TYPE_IO, 2372e1a98c9SAlon Levy QXL_IO_DESTROY_ALL_SURFACES_ASYNC)); 2385ff4e36cSAlon Levy } else { 23926defe81SMarc-André Lureau spice_qxl_destroy_surfaces(&qxl->ssd.qxl); 2405ff4e36cSAlon Levy qxl_spice_destroy_surfaces_complete(qxl); 2415ff4e36cSAlon Levy } 2425ff4e36cSAlon Levy } 2435ff4e36cSAlon Levy 244020af1c4SAlon Levy static void qxl_spice_monitors_config_async(PCIQXLDevice *qxl, int replay) 245020af1c4SAlon Levy { 246979f7ef8SGerd Hoffmann QXLMonitorsConfig *cfg; 247979f7ef8SGerd Hoffmann 248020af1c4SAlon Levy trace_qxl_spice_monitors_config(qxl->id); 249020af1c4SAlon Levy if (replay) { 250020af1c4SAlon Levy /* 251020af1c4SAlon Levy * don't use QXL_COOKIE_TYPE_IO: 252020af1c4SAlon Levy * - we are not running yet (post_load), we will assert 253020af1c4SAlon Levy * in send_events 254020af1c4SAlon Levy * - this is not a guest io, but a reply, so async_io isn't set. 255020af1c4SAlon Levy */ 256020af1c4SAlon Levy spice_qxl_monitors_config_async(&qxl->ssd.qxl, 257020af1c4SAlon Levy qxl->guest_monitors_config, 258020af1c4SAlon Levy MEMSLOT_GROUP_GUEST, 259020af1c4SAlon Levy (uintptr_t)qxl_cookie_new( 260020af1c4SAlon Levy QXL_COOKIE_TYPE_POST_LOAD_MONITORS_CONFIG, 261020af1c4SAlon Levy 0)); 262020af1c4SAlon Levy } else { 263be812c0aSLukáš Hrázký /* >= release 0.12.6, < release 0.14.2 */ 264be812c0aSLukáš Hrázký #if SPICE_SERVER_VERSION >= 0x000c06 && SPICE_SERVER_VERSION < 0x000e02 265567161fdSFrediano Ziglio if (qxl->max_outputs) { 266a52b2cbfSFrediano Ziglio spice_qxl_set_max_monitors(&qxl->ssd.qxl, qxl->max_outputs); 267567161fdSFrediano Ziglio } 268567161fdSFrediano Ziglio #endif 269020af1c4SAlon Levy qxl->guest_monitors_config = qxl->ram->monitors_config; 270020af1c4SAlon Levy spice_qxl_monitors_config_async(&qxl->ssd.qxl, 271020af1c4SAlon Levy qxl->ram->monitors_config, 272020af1c4SAlon Levy MEMSLOT_GROUP_GUEST, 273020af1c4SAlon Levy (uintptr_t)qxl_cookie_new(QXL_COOKIE_TYPE_IO, 274020af1c4SAlon Levy QXL_IO_MONITORS_CONFIG_ASYNC)); 275020af1c4SAlon Levy } 276979f7ef8SGerd Hoffmann 277979f7ef8SGerd Hoffmann cfg = qxl_phys2virt(qxl, qxl->guest_monitors_config, MEMSLOT_GROUP_GUEST); 2782f99f80cSGerd Hoffmann if (cfg != NULL && cfg->count == 1) { 279979f7ef8SGerd Hoffmann qxl->guest_primary.resized = 1; 280979f7ef8SGerd Hoffmann qxl->guest_head0_width = cfg->heads[0].width; 281979f7ef8SGerd Hoffmann qxl->guest_head0_height = cfg->heads[0].height; 282979f7ef8SGerd Hoffmann } else { 283979f7ef8SGerd Hoffmann qxl->guest_head0_width = 0; 284979f7ef8SGerd Hoffmann qxl->guest_head0_height = 0; 285979f7ef8SGerd Hoffmann } 286020af1c4SAlon Levy } 287020af1c4SAlon Levy 288aee32bf3SGerd Hoffmann void qxl_spice_reset_image_cache(PCIQXLDevice *qxl) 289aee32bf3SGerd Hoffmann { 290c480bb7dSAlon Levy trace_qxl_spice_reset_image_cache(qxl->id); 29126defe81SMarc-André Lureau spice_qxl_reset_image_cache(&qxl->ssd.qxl); 292aee32bf3SGerd Hoffmann } 293aee32bf3SGerd Hoffmann 294aee32bf3SGerd Hoffmann void qxl_spice_reset_cursor(PCIQXLDevice *qxl) 295aee32bf3SGerd Hoffmann { 296c480bb7dSAlon Levy trace_qxl_spice_reset_cursor(qxl->id); 29726defe81SMarc-André Lureau spice_qxl_reset_cursor(&qxl->ssd.qxl); 29830f6da66SYonit Halperin qemu_mutex_lock(&qxl->track_lock); 29930f6da66SYonit Halperin qxl->guest_cursor = 0; 30030f6da66SYonit Halperin qemu_mutex_unlock(&qxl->track_lock); 301958c2bceSGerd Hoffmann if (qxl->ssd.cursor) { 302958c2bceSGerd Hoffmann cursor_put(qxl->ssd.cursor); 303958c2bceSGerd Hoffmann } 304958c2bceSGerd Hoffmann qxl->ssd.cursor = cursor_builtin_hidden(); 305aee32bf3SGerd Hoffmann } 306aee32bf3SGerd Hoffmann 3076f663d7bSGerd Hoffmann static uint32_t qxl_crc32(const uint8_t *p, unsigned len) 3086f663d7bSGerd Hoffmann { 3096f663d7bSGerd Hoffmann /* 3106f663d7bSGerd Hoffmann * zlib xors the seed with 0xffffffff, and xors the result 3116f663d7bSGerd Hoffmann * again with 0xffffffff; Both are not done with linux's crc32, 3126f663d7bSGerd Hoffmann * which we want to be compatible with, so undo that. 3136f663d7bSGerd Hoffmann */ 3146f663d7bSGerd Hoffmann return crc32(0xffffffff, p, len) ^ 0xffffffff; 3156f663d7bSGerd Hoffmann } 3166f663d7bSGerd Hoffmann 317a19cbfb3SGerd Hoffmann static ram_addr_t qxl_rom_size(void) 318a19cbfb3SGerd Hoffmann { 319df45892cSMichael S. Tsirkin #define QXL_REQUIRED_SZ (sizeof(QXLRom) + sizeof(QXLModes) + sizeof(qxl_modes)) 320df45892cSMichael S. Tsirkin #define QXL_ROM_SZ 8192 32113d1fd44SAlon Levy 322df45892cSMichael S. Tsirkin QEMU_BUILD_BUG_ON(QXL_REQUIRED_SZ > QXL_ROM_SZ); 323df45892cSMichael S. Tsirkin return QXL_ROM_SZ; 324a19cbfb3SGerd Hoffmann } 325a19cbfb3SGerd Hoffmann 326a19cbfb3SGerd Hoffmann static void init_qxl_rom(PCIQXLDevice *d) 327a19cbfb3SGerd Hoffmann { 328b1950430SAvi Kivity QXLRom *rom = memory_region_get_ram_ptr(&d->rom_bar); 329a19cbfb3SGerd Hoffmann QXLModes *modes = (QXLModes *)(rom + 1); 330a19cbfb3SGerd Hoffmann uint32_t ram_header_size; 331a19cbfb3SGerd Hoffmann uint32_t surface0_area_size; 332a19cbfb3SGerd Hoffmann uint32_t num_pages; 33313d1fd44SAlon Levy uint32_t fb; 33413d1fd44SAlon Levy int i, n; 335a19cbfb3SGerd Hoffmann 336a19cbfb3SGerd Hoffmann memset(rom, 0, d->rom_size); 337a19cbfb3SGerd Hoffmann 338a19cbfb3SGerd Hoffmann rom->magic = cpu_to_le32(QXL_ROM_MAGIC); 339a19cbfb3SGerd Hoffmann rom->id = cpu_to_le32(d->id); 340a19cbfb3SGerd Hoffmann rom->log_level = cpu_to_le32(d->guestdebug); 341a19cbfb3SGerd Hoffmann rom->modes_offset = cpu_to_le32(sizeof(QXLRom)); 342a19cbfb3SGerd Hoffmann 343a19cbfb3SGerd Hoffmann rom->slot_gen_bits = MEMSLOT_GENERATION_BITS; 344a19cbfb3SGerd Hoffmann rom->slot_id_bits = MEMSLOT_SLOT_BITS; 345a19cbfb3SGerd Hoffmann rom->slots_start = 1; 346a19cbfb3SGerd Hoffmann rom->slots_end = NUM_MEMSLOTS - 1; 347ddd8fdc7SGerd Hoffmann rom->n_surfaces = cpu_to_le32(d->ssd.num_surfaces); 348a19cbfb3SGerd Hoffmann 34913d1fd44SAlon Levy for (i = 0, n = 0; i < ARRAY_SIZE(qxl_modes); i++) { 350a19cbfb3SGerd Hoffmann fb = qxl_modes[i].y_res * qxl_modes[i].stride; 35113d1fd44SAlon Levy if (fb > d->vgamem_size) { 35213d1fd44SAlon Levy continue; 353a19cbfb3SGerd Hoffmann } 35413d1fd44SAlon Levy modes->modes[n].id = cpu_to_le32(i); 35513d1fd44SAlon Levy modes->modes[n].x_res = cpu_to_le32(qxl_modes[i].x_res); 35613d1fd44SAlon Levy modes->modes[n].y_res = cpu_to_le32(qxl_modes[i].y_res); 35713d1fd44SAlon Levy modes->modes[n].bits = cpu_to_le32(qxl_modes[i].bits); 35813d1fd44SAlon Levy modes->modes[n].stride = cpu_to_le32(qxl_modes[i].stride); 35913d1fd44SAlon Levy modes->modes[n].x_mili = cpu_to_le32(qxl_modes[i].x_mili); 36013d1fd44SAlon Levy modes->modes[n].y_mili = cpu_to_le32(qxl_modes[i].y_mili); 36113d1fd44SAlon Levy modes->modes[n].orientation = cpu_to_le32(qxl_modes[i].orientation); 36213d1fd44SAlon Levy n++; 363a19cbfb3SGerd Hoffmann } 36413d1fd44SAlon Levy modes->n_modes = cpu_to_le32(n); 365a19cbfb3SGerd Hoffmann 366a19cbfb3SGerd Hoffmann ram_header_size = ALIGN(sizeof(QXLRam), 4096); 36713d1fd44SAlon Levy surface0_area_size = ALIGN(d->vgamem_size, 4096); 368a19cbfb3SGerd Hoffmann num_pages = d->vga.vram_size; 369a19cbfb3SGerd Hoffmann num_pages -= ram_header_size; 370a19cbfb3SGerd Hoffmann num_pages -= surface0_area_size; 3719efc2d8dSGerd Hoffmann num_pages = num_pages / QXL_PAGE_SIZE; 372a19cbfb3SGerd Hoffmann 373876d5163SRadim Krčmář assert(ram_header_size + surface0_area_size <= d->vga.vram_size); 374876d5163SRadim Krčmář 375a19cbfb3SGerd Hoffmann rom->draw_area_offset = cpu_to_le32(0); 376a19cbfb3SGerd Hoffmann rom->surface0_area_size = cpu_to_le32(surface0_area_size); 377a19cbfb3SGerd Hoffmann rom->pages_offset = cpu_to_le32(surface0_area_size); 378a19cbfb3SGerd Hoffmann rom->num_pages = cpu_to_le32(num_pages); 379a19cbfb3SGerd Hoffmann rom->ram_header_offset = cpu_to_le32(d->vga.vram_size - ram_header_size); 380a19cbfb3SGerd Hoffmann 3816f663d7bSGerd Hoffmann if (d->xres && d->yres) { 3826f663d7bSGerd Hoffmann /* needs linux kernel 4.12+ to work */ 3836f663d7bSGerd Hoffmann rom->client_monitors_config.count = 1; 3846f663d7bSGerd Hoffmann rom->client_monitors_config.heads[0].left = 0; 3856f663d7bSGerd Hoffmann rom->client_monitors_config.heads[0].top = 0; 3866f663d7bSGerd Hoffmann rom->client_monitors_config.heads[0].right = cpu_to_le32(d->xres); 3876f663d7bSGerd Hoffmann rom->client_monitors_config.heads[0].bottom = cpu_to_le32(d->yres); 3886f663d7bSGerd Hoffmann rom->client_monitors_config_crc = qxl_crc32( 3896f663d7bSGerd Hoffmann (const uint8_t *)&rom->client_monitors_config, 3906f663d7bSGerd Hoffmann sizeof(rom->client_monitors_config)); 3916f663d7bSGerd Hoffmann } 3926f663d7bSGerd Hoffmann 393a19cbfb3SGerd Hoffmann d->shadow_rom = *rom; 394a19cbfb3SGerd Hoffmann d->rom = rom; 395a19cbfb3SGerd Hoffmann d->modes = modes; 396a19cbfb3SGerd Hoffmann } 397a19cbfb3SGerd Hoffmann 398a19cbfb3SGerd Hoffmann static void init_qxl_ram(PCIQXLDevice *d) 399a19cbfb3SGerd Hoffmann { 400a19cbfb3SGerd Hoffmann uint8_t *buf; 40194932c95SDaniel P. Berrangé uint32_t prod; 40294932c95SDaniel P. Berrangé QXLReleaseRing *ring; 403a19cbfb3SGerd Hoffmann 404a19cbfb3SGerd Hoffmann buf = d->vga.vram_ptr; 405a19cbfb3SGerd Hoffmann d->ram = (QXLRam *)(buf + le32_to_cpu(d->shadow_rom.ram_header_offset)); 406a19cbfb3SGerd Hoffmann d->ram->magic = cpu_to_le32(QXL_RAM_MAGIC); 407a19cbfb3SGerd Hoffmann d->ram->int_pending = cpu_to_le32(0); 408a19cbfb3SGerd Hoffmann d->ram->int_mask = cpu_to_le32(0); 4099f0f352dSAlon Levy d->ram->update_surface = 0; 410329f97fcSAnthony PERARD d->ram->monitors_config = 0; 411a19cbfb3SGerd Hoffmann SPICE_RING_INIT(&d->ram->cmd_ring); 412a19cbfb3SGerd Hoffmann SPICE_RING_INIT(&d->ram->cursor_ring); 413a19cbfb3SGerd Hoffmann SPICE_RING_INIT(&d->ram->release_ring); 41494932c95SDaniel P. Berrangé 41594932c95SDaniel P. Berrangé ring = &d->ram->release_ring; 41694932c95SDaniel P. Berrangé prod = ring->prod & SPICE_RING_INDEX_MASK(ring); 41794932c95SDaniel P. Berrangé assert(prod < ARRAY_SIZE(ring->items)); 41894932c95SDaniel P. Berrangé ring->items[prod].el = 0; 41994932c95SDaniel P. Berrangé 420a19cbfb3SGerd Hoffmann qxl_ring_set_dirty(d); 421a19cbfb3SGerd Hoffmann } 422a19cbfb3SGerd Hoffmann 423a19cbfb3SGerd Hoffmann /* can be called from spice server thread context */ 424b1950430SAvi Kivity static void qxl_set_dirty(MemoryRegion *mr, ram_addr_t addr, ram_addr_t end) 425a19cbfb3SGerd Hoffmann { 426fd4aa979SBlue Swirl memory_region_set_dirty(mr, addr, end - addr); 427a19cbfb3SGerd Hoffmann } 428a19cbfb3SGerd Hoffmann 429a19cbfb3SGerd Hoffmann static void qxl_rom_set_dirty(PCIQXLDevice *qxl) 430a19cbfb3SGerd Hoffmann { 431b1950430SAvi Kivity qxl_set_dirty(&qxl->rom_bar, 0, qxl->rom_size); 432a19cbfb3SGerd Hoffmann } 433a19cbfb3SGerd Hoffmann 434a19cbfb3SGerd Hoffmann /* called from spice server thread context only */ 435a19cbfb3SGerd Hoffmann static void qxl_ram_set_dirty(PCIQXLDevice *qxl, void *ptr) 436a19cbfb3SGerd Hoffmann { 437a19cbfb3SGerd Hoffmann void *base = qxl->vga.vram_ptr; 438a19cbfb3SGerd Hoffmann intptr_t offset; 439a19cbfb3SGerd Hoffmann 440a19cbfb3SGerd Hoffmann offset = ptr - base; 441a19cbfb3SGerd Hoffmann assert(offset < qxl->vga.vram_size); 442b0297b4aSGerd Hoffmann qxl_set_dirty(&qxl->vga.vram, offset, offset + 3); 443a19cbfb3SGerd Hoffmann } 444a19cbfb3SGerd Hoffmann 445a19cbfb3SGerd Hoffmann /* can be called from spice server thread context */ 446a19cbfb3SGerd Hoffmann static void qxl_ring_set_dirty(PCIQXLDevice *qxl) 447a19cbfb3SGerd Hoffmann { 448b1950430SAvi Kivity ram_addr_t addr = qxl->shadow_rom.ram_header_offset; 449b1950430SAvi Kivity ram_addr_t end = qxl->vga.vram_size; 450b1950430SAvi Kivity qxl_set_dirty(&qxl->vga.vram, addr, end); 451a19cbfb3SGerd Hoffmann } 452a19cbfb3SGerd Hoffmann 453a19cbfb3SGerd Hoffmann /* 454a19cbfb3SGerd Hoffmann * keep track of some command state, for savevm/loadvm. 455a19cbfb3SGerd Hoffmann * called from spice server thread context only 456a19cbfb3SGerd Hoffmann */ 457fae2afb1SAlon Levy static int qxl_track_command(PCIQXLDevice *qxl, struct QXLCommandExt *ext) 458a19cbfb3SGerd Hoffmann { 459a19cbfb3SGerd Hoffmann switch (le32_to_cpu(ext->cmd.type)) { 460a19cbfb3SGerd Hoffmann case QXL_CMD_SURFACE: 461a19cbfb3SGerd Hoffmann { 462a19cbfb3SGerd Hoffmann QXLSurfaceCmd *cmd = qxl_phys2virt(qxl, ext->cmd.data, ext->group_id); 463fae2afb1SAlon Levy 464fae2afb1SAlon Levy if (!cmd) { 465fae2afb1SAlon Levy return 1; 466fae2afb1SAlon Levy } 467a19cbfb3SGerd Hoffmann uint32_t id = le32_to_cpu(cmd->surface_id); 46847eddfbfSAlon Levy 469ddd8fdc7SGerd Hoffmann if (id >= qxl->ssd.num_surfaces) { 4700a530548SAlon Levy qxl_set_guest_bug(qxl, "QXL_CMD_SURFACE id %d >= %d", id, 471ddd8fdc7SGerd Hoffmann qxl->ssd.num_surfaces); 47247eddfbfSAlon Levy return 1; 47347eddfbfSAlon Levy } 47448f4ba67SAlon Levy if (cmd->type == QXL_SURFACE_CMD_CREATE && 47548f4ba67SAlon Levy (cmd->u.surface_create.stride & 0x03) != 0) { 47648f4ba67SAlon Levy qxl_set_guest_bug(qxl, "QXL_CMD_SURFACE stride = %d %% 4 != 0\n", 47748f4ba67SAlon Levy cmd->u.surface_create.stride); 47848f4ba67SAlon Levy return 1; 47948f4ba67SAlon Levy } 48014898cf6SGerd Hoffmann qemu_mutex_lock(&qxl->track_lock); 481a19cbfb3SGerd Hoffmann if (cmd->type == QXL_SURFACE_CMD_CREATE) { 482a19cbfb3SGerd Hoffmann qxl->guest_surfaces.cmds[id] = ext->cmd.data; 483a19cbfb3SGerd Hoffmann qxl->guest_surfaces.count++; 484a19cbfb3SGerd Hoffmann if (qxl->guest_surfaces.max < qxl->guest_surfaces.count) 485a19cbfb3SGerd Hoffmann qxl->guest_surfaces.max = qxl->guest_surfaces.count; 486a19cbfb3SGerd Hoffmann } 487a19cbfb3SGerd Hoffmann if (cmd->type == QXL_SURFACE_CMD_DESTROY) { 488a19cbfb3SGerd Hoffmann qxl->guest_surfaces.cmds[id] = 0; 489a19cbfb3SGerd Hoffmann qxl->guest_surfaces.count--; 490a19cbfb3SGerd Hoffmann } 49114898cf6SGerd Hoffmann qemu_mutex_unlock(&qxl->track_lock); 492a19cbfb3SGerd Hoffmann break; 493a19cbfb3SGerd Hoffmann } 494a19cbfb3SGerd Hoffmann case QXL_CMD_CURSOR: 495a19cbfb3SGerd Hoffmann { 496a19cbfb3SGerd Hoffmann QXLCursorCmd *cmd = qxl_phys2virt(qxl, ext->cmd.data, ext->group_id); 497fae2afb1SAlon Levy 498fae2afb1SAlon Levy if (!cmd) { 499fae2afb1SAlon Levy return 1; 500fae2afb1SAlon Levy } 501a19cbfb3SGerd Hoffmann if (cmd->type == QXL_CURSOR_SET) { 50230f6da66SYonit Halperin qemu_mutex_lock(&qxl->track_lock); 503a19cbfb3SGerd Hoffmann qxl->guest_cursor = ext->cmd.data; 50430f6da66SYonit Halperin qemu_mutex_unlock(&qxl->track_lock); 505a19cbfb3SGerd Hoffmann } 506dbb5fb8dSGerd Hoffmann if (cmd->type == QXL_CURSOR_HIDE) { 507dbb5fb8dSGerd Hoffmann qemu_mutex_lock(&qxl->track_lock); 508dbb5fb8dSGerd Hoffmann qxl->guest_cursor = 0; 509dbb5fb8dSGerd Hoffmann qemu_mutex_unlock(&qxl->track_lock); 510dbb5fb8dSGerd Hoffmann } 511a19cbfb3SGerd Hoffmann break; 512a19cbfb3SGerd Hoffmann } 513a19cbfb3SGerd Hoffmann } 514fae2afb1SAlon Levy return 0; 515a19cbfb3SGerd Hoffmann } 516a19cbfb3SGerd Hoffmann 517a19cbfb3SGerd Hoffmann /* spice display interface callbacks */ 518a19cbfb3SGerd Hoffmann 519a19cbfb3SGerd Hoffmann static void interface_attach_worker(QXLInstance *sin, QXLWorker *qxl_worker) 520a19cbfb3SGerd Hoffmann { 521a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 522a19cbfb3SGerd Hoffmann 523c480bb7dSAlon Levy trace_qxl_interface_attach_worker(qxl->id); 524a19cbfb3SGerd Hoffmann } 525a19cbfb3SGerd Hoffmann 526a19cbfb3SGerd Hoffmann static void interface_set_compression_level(QXLInstance *sin, int level) 527a19cbfb3SGerd Hoffmann { 528a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 529a19cbfb3SGerd Hoffmann 530c480bb7dSAlon Levy trace_qxl_interface_set_compression_level(qxl->id, level); 531a19cbfb3SGerd Hoffmann qxl->shadow_rom.compression_level = cpu_to_le32(level); 532a19cbfb3SGerd Hoffmann qxl->rom->compression_level = cpu_to_le32(level); 533a19cbfb3SGerd Hoffmann qxl_rom_set_dirty(qxl); 534a19cbfb3SGerd Hoffmann } 535a19cbfb3SGerd Hoffmann 536015e02f8SJohn Snow #if SPICE_NEEDS_SET_MM_TIME 537a19cbfb3SGerd Hoffmann static void interface_set_mm_time(QXLInstance *sin, uint32_t mm_time) 538a19cbfb3SGerd Hoffmann { 539a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 540a19cbfb3SGerd Hoffmann 541641381c1SGerd Hoffmann if (!qemu_spice_display_is_running(&qxl->ssd)) { 542641381c1SGerd Hoffmann return; 543641381c1SGerd Hoffmann } 544641381c1SGerd Hoffmann 545c480bb7dSAlon Levy trace_qxl_interface_set_mm_time(qxl->id, mm_time); 546a19cbfb3SGerd Hoffmann qxl->shadow_rom.mm_clock = cpu_to_le32(mm_time); 547a19cbfb3SGerd Hoffmann qxl->rom->mm_clock = cpu_to_le32(mm_time); 548a19cbfb3SGerd Hoffmann qxl_rom_set_dirty(qxl); 549a19cbfb3SGerd Hoffmann } 550015e02f8SJohn Snow #endif 551a19cbfb3SGerd Hoffmann 552a19cbfb3SGerd Hoffmann static void interface_get_init_info(QXLInstance *sin, QXLDevInitInfo *info) 553a19cbfb3SGerd Hoffmann { 554a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 555a19cbfb3SGerd Hoffmann 556c480bb7dSAlon Levy trace_qxl_interface_get_init_info(qxl->id); 557a19cbfb3SGerd Hoffmann info->memslot_gen_bits = MEMSLOT_GENERATION_BITS; 558a19cbfb3SGerd Hoffmann info->memslot_id_bits = MEMSLOT_SLOT_BITS; 559a19cbfb3SGerd Hoffmann info->num_memslots = NUM_MEMSLOTS; 560a19cbfb3SGerd Hoffmann info->num_memslots_groups = NUM_MEMSLOTS_GROUPS; 561a19cbfb3SGerd Hoffmann info->internal_groupslot_id = 0; 5629efc2d8dSGerd Hoffmann info->qxl_ram_size = 5639efc2d8dSGerd Hoffmann le32_to_cpu(qxl->shadow_rom.num_pages) << QXL_PAGE_BITS; 564ddd8fdc7SGerd Hoffmann info->n_surfaces = qxl->ssd.num_surfaces; 565a19cbfb3SGerd Hoffmann } 566a19cbfb3SGerd Hoffmann 5675b77870cSAlon Levy static const char *qxl_mode_to_string(int mode) 5685b77870cSAlon Levy { 5695b77870cSAlon Levy switch (mode) { 5705b77870cSAlon Levy case QXL_MODE_COMPAT: 5715b77870cSAlon Levy return "compat"; 5725b77870cSAlon Levy case QXL_MODE_NATIVE: 5735b77870cSAlon Levy return "native"; 5745b77870cSAlon Levy case QXL_MODE_UNDEFINED: 5755b77870cSAlon Levy return "undefined"; 5765b77870cSAlon Levy case QXL_MODE_VGA: 5775b77870cSAlon Levy return "vga"; 5785b77870cSAlon Levy } 5795b77870cSAlon Levy return "INVALID"; 5805b77870cSAlon Levy } 5815b77870cSAlon Levy 5828b92e298SAlon Levy static const char *io_port_to_string(uint32_t io_port) 5838b92e298SAlon Levy { 5848b92e298SAlon Levy if (io_port >= QXL_IO_RANGE_SIZE) { 5858b92e298SAlon Levy return "out of range"; 5868b92e298SAlon Levy } 5878b92e298SAlon Levy static const char *io_port_to_string[QXL_IO_RANGE_SIZE + 1] = { 5888b92e298SAlon Levy [QXL_IO_NOTIFY_CMD] = "QXL_IO_NOTIFY_CMD", 5898b92e298SAlon Levy [QXL_IO_NOTIFY_CURSOR] = "QXL_IO_NOTIFY_CURSOR", 5908b92e298SAlon Levy [QXL_IO_UPDATE_AREA] = "QXL_IO_UPDATE_AREA", 5918b92e298SAlon Levy [QXL_IO_UPDATE_IRQ] = "QXL_IO_UPDATE_IRQ", 5928b92e298SAlon Levy [QXL_IO_NOTIFY_OOM] = "QXL_IO_NOTIFY_OOM", 5938b92e298SAlon Levy [QXL_IO_RESET] = "QXL_IO_RESET", 5948b92e298SAlon Levy [QXL_IO_SET_MODE] = "QXL_IO_SET_MODE", 5958b92e298SAlon Levy [QXL_IO_LOG] = "QXL_IO_LOG", 5968b92e298SAlon Levy [QXL_IO_MEMSLOT_ADD] = "QXL_IO_MEMSLOT_ADD", 5978b92e298SAlon Levy [QXL_IO_MEMSLOT_DEL] = "QXL_IO_MEMSLOT_DEL", 5988b92e298SAlon Levy [QXL_IO_DETACH_PRIMARY] = "QXL_IO_DETACH_PRIMARY", 5998b92e298SAlon Levy [QXL_IO_ATTACH_PRIMARY] = "QXL_IO_ATTACH_PRIMARY", 6008b92e298SAlon Levy [QXL_IO_CREATE_PRIMARY] = "QXL_IO_CREATE_PRIMARY", 6018b92e298SAlon Levy [QXL_IO_DESTROY_PRIMARY] = "QXL_IO_DESTROY_PRIMARY", 6028b92e298SAlon Levy [QXL_IO_DESTROY_SURFACE_WAIT] = "QXL_IO_DESTROY_SURFACE_WAIT", 6038b92e298SAlon Levy [QXL_IO_DESTROY_ALL_SURFACES] = "QXL_IO_DESTROY_ALL_SURFACES", 6048b92e298SAlon Levy [QXL_IO_UPDATE_AREA_ASYNC] = "QXL_IO_UPDATE_AREA_ASYNC", 6058b92e298SAlon Levy [QXL_IO_MEMSLOT_ADD_ASYNC] = "QXL_IO_MEMSLOT_ADD_ASYNC", 6068b92e298SAlon Levy [QXL_IO_CREATE_PRIMARY_ASYNC] = "QXL_IO_CREATE_PRIMARY_ASYNC", 6078b92e298SAlon Levy [QXL_IO_DESTROY_PRIMARY_ASYNC] = "QXL_IO_DESTROY_PRIMARY_ASYNC", 6088b92e298SAlon Levy [QXL_IO_DESTROY_SURFACE_ASYNC] = "QXL_IO_DESTROY_SURFACE_ASYNC", 6098b92e298SAlon Levy [QXL_IO_DESTROY_ALL_SURFACES_ASYNC] 6108b92e298SAlon Levy = "QXL_IO_DESTROY_ALL_SURFACES_ASYNC", 6118b92e298SAlon Levy [QXL_IO_FLUSH_SURFACES_ASYNC] = "QXL_IO_FLUSH_SURFACES_ASYNC", 6128b92e298SAlon Levy [QXL_IO_FLUSH_RELEASE] = "QXL_IO_FLUSH_RELEASE", 613020af1c4SAlon Levy [QXL_IO_MONITORS_CONFIG_ASYNC] = "QXL_IO_MONITORS_CONFIG_ASYNC", 6148b92e298SAlon Levy }; 6158b92e298SAlon Levy return io_port_to_string[io_port]; 6168b92e298SAlon Levy } 6178b92e298SAlon Levy 618a19cbfb3SGerd Hoffmann /* called from spice server thread context only */ 619a19cbfb3SGerd Hoffmann static int interface_get_command(QXLInstance *sin, struct QXLCommandExt *ext) 620a19cbfb3SGerd Hoffmann { 621a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 622a19cbfb3SGerd Hoffmann SimpleSpiceUpdate *update; 623a19cbfb3SGerd Hoffmann QXLCommandRing *ring; 624a19cbfb3SGerd Hoffmann QXLCommand *cmd; 625e0c64d08SGerd Hoffmann int notify, ret; 626a19cbfb3SGerd Hoffmann 627c480bb7dSAlon Levy trace_qxl_ring_command_check(qxl->id, qxl_mode_to_string(qxl->mode)); 628c480bb7dSAlon Levy 629a19cbfb3SGerd Hoffmann switch (qxl->mode) { 630a19cbfb3SGerd Hoffmann case QXL_MODE_VGA: 631e0c64d08SGerd Hoffmann ret = false; 632e0c64d08SGerd Hoffmann qemu_mutex_lock(&qxl->ssd.lock); 633b1af98baSGerd Hoffmann update = QTAILQ_FIRST(&qxl->ssd.updates); 634b1af98baSGerd Hoffmann if (update != NULL) { 635b1af98baSGerd Hoffmann QTAILQ_REMOVE(&qxl->ssd.updates, update, next); 636a19cbfb3SGerd Hoffmann *ext = update->ext; 637e0c64d08SGerd Hoffmann ret = true; 638e0c64d08SGerd Hoffmann } 639e0c64d08SGerd Hoffmann qemu_mutex_unlock(&qxl->ssd.lock); 640212496c9SAlon Levy if (ret) { 641c480bb7dSAlon Levy trace_qxl_ring_command_get(qxl->id, qxl_mode_to_string(qxl->mode)); 642a19cbfb3SGerd Hoffmann qxl_log_command(qxl, "vga", ext); 643212496c9SAlon Levy } 644e0c64d08SGerd Hoffmann return ret; 645a19cbfb3SGerd Hoffmann case QXL_MODE_COMPAT: 646a19cbfb3SGerd Hoffmann case QXL_MODE_NATIVE: 647a19cbfb3SGerd Hoffmann case QXL_MODE_UNDEFINED: 648a19cbfb3SGerd Hoffmann ring = &qxl->ram->cmd_ring; 649087e6a42SAlon Levy if (qxl->guest_bug || SPICE_RING_IS_EMPTY(ring)) { 650a19cbfb3SGerd Hoffmann return false; 651a19cbfb3SGerd Hoffmann } 6520b81c478SAlon Levy SPICE_RING_CONS_ITEM(qxl, ring, cmd); 6530b81c478SAlon Levy if (!cmd) { 6540b81c478SAlon Levy return false; 6550b81c478SAlon Levy } 656a19cbfb3SGerd Hoffmann ext->cmd = *cmd; 657a19cbfb3SGerd Hoffmann ext->group_id = MEMSLOT_GROUP_GUEST; 658a19cbfb3SGerd Hoffmann ext->flags = qxl->cmdflags; 659a19cbfb3SGerd Hoffmann SPICE_RING_POP(ring, notify); 660a19cbfb3SGerd Hoffmann qxl_ring_set_dirty(qxl); 661a19cbfb3SGerd Hoffmann if (notify) { 662a19cbfb3SGerd Hoffmann qxl_send_events(qxl, QXL_INTERRUPT_DISPLAY); 663a19cbfb3SGerd Hoffmann } 664a19cbfb3SGerd Hoffmann qxl->guest_primary.commands++; 665a19cbfb3SGerd Hoffmann qxl_track_command(qxl, ext); 666a19cbfb3SGerd Hoffmann qxl_log_command(qxl, "cmd", ext); 66786dbcdd9SGerd Hoffmann { 66886dbcdd9SGerd Hoffmann /* 66986dbcdd9SGerd Hoffmann * Windows 8 drivers place qxl commands in the vram 67086dbcdd9SGerd Hoffmann * (instead of the ram) bar. We can't live migrate such a 67186dbcdd9SGerd Hoffmann * guest, so add a migration blocker in case we detect 67286dbcdd9SGerd Hoffmann * this, to avoid triggering the assert in pre_save(). 67386dbcdd9SGerd Hoffmann * 67486dbcdd9SGerd Hoffmann * https://cgit.freedesktop.org/spice/win32/qxl-wddm-dod/commit/?id=f6e099db39e7d0787f294d5fd0dce328b5210faa 67586dbcdd9SGerd Hoffmann */ 67686dbcdd9SGerd Hoffmann void *msg = qxl_phys2virt(qxl, ext->cmd.data, ext->group_id); 67786dbcdd9SGerd Hoffmann if (msg != NULL && ( 67886dbcdd9SGerd Hoffmann msg < (void *)qxl->vga.vram_ptr || 67986dbcdd9SGerd Hoffmann msg > ((void *)qxl->vga.vram_ptr + qxl->vga.vram_size))) { 68086dbcdd9SGerd Hoffmann if (!qxl->migration_blocker) { 68186dbcdd9SGerd Hoffmann Error *local_err = NULL; 68286dbcdd9SGerd Hoffmann error_setg(&qxl->migration_blocker, 68386dbcdd9SGerd Hoffmann "qxl: guest bug: command not in ram bar"); 68486dbcdd9SGerd Hoffmann migrate_add_blocker(qxl->migration_blocker, &local_err); 68586dbcdd9SGerd Hoffmann if (local_err) { 68686dbcdd9SGerd Hoffmann error_report_err(local_err); 68786dbcdd9SGerd Hoffmann } 68886dbcdd9SGerd Hoffmann } 68986dbcdd9SGerd Hoffmann } 69086dbcdd9SGerd Hoffmann } 6910b81c478SAlon Levy trace_qxl_ring_command_get(qxl->id, qxl_mode_to_string(qxl->mode)); 692a19cbfb3SGerd Hoffmann return true; 693a19cbfb3SGerd Hoffmann default: 694a19cbfb3SGerd Hoffmann return false; 695a19cbfb3SGerd Hoffmann } 696a19cbfb3SGerd Hoffmann } 697a19cbfb3SGerd Hoffmann 698a19cbfb3SGerd Hoffmann /* called from spice server thread context only */ 699a19cbfb3SGerd Hoffmann static int interface_req_cmd_notification(QXLInstance *sin) 700a19cbfb3SGerd Hoffmann { 701a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 702a19cbfb3SGerd Hoffmann int wait = 1; 703a19cbfb3SGerd Hoffmann 704c480bb7dSAlon Levy trace_qxl_ring_command_req_notification(qxl->id); 705a19cbfb3SGerd Hoffmann switch (qxl->mode) { 706a19cbfb3SGerd Hoffmann case QXL_MODE_COMPAT: 707a19cbfb3SGerd Hoffmann case QXL_MODE_NATIVE: 708a19cbfb3SGerd Hoffmann case QXL_MODE_UNDEFINED: 709a19cbfb3SGerd Hoffmann SPICE_RING_CONS_WAIT(&qxl->ram->cmd_ring, wait); 710a19cbfb3SGerd Hoffmann qxl_ring_set_dirty(qxl); 711a19cbfb3SGerd Hoffmann break; 712a19cbfb3SGerd Hoffmann default: 713a19cbfb3SGerd Hoffmann /* nothing */ 714a19cbfb3SGerd Hoffmann break; 715a19cbfb3SGerd Hoffmann } 716a19cbfb3SGerd Hoffmann return wait; 717a19cbfb3SGerd Hoffmann } 718a19cbfb3SGerd Hoffmann 719a19cbfb3SGerd Hoffmann /* called from spice server thread context only */ 720a19cbfb3SGerd Hoffmann static inline void qxl_push_free_res(PCIQXLDevice *d, int flush) 721a19cbfb3SGerd Hoffmann { 722a19cbfb3SGerd Hoffmann QXLReleaseRing *ring = &d->ram->release_ring; 72394932c95SDaniel P. Berrangé uint32_t prod; 724a19cbfb3SGerd Hoffmann int notify; 725a19cbfb3SGerd Hoffmann 726a19cbfb3SGerd Hoffmann #define QXL_FREE_BUNCH_SIZE 32 727a19cbfb3SGerd Hoffmann 728a19cbfb3SGerd Hoffmann if (ring->prod - ring->cons + 1 == ring->num_items) { 729a19cbfb3SGerd Hoffmann /* ring full -- can't push */ 730a19cbfb3SGerd Hoffmann return; 731a19cbfb3SGerd Hoffmann } 732a19cbfb3SGerd Hoffmann if (!flush && d->oom_running) { 733a19cbfb3SGerd Hoffmann /* collect everything from oom handler before pushing */ 734a19cbfb3SGerd Hoffmann return; 735a19cbfb3SGerd Hoffmann } 736a19cbfb3SGerd Hoffmann if (!flush && d->num_free_res < QXL_FREE_BUNCH_SIZE) { 737a19cbfb3SGerd Hoffmann /* collect a bit more before pushing */ 738a19cbfb3SGerd Hoffmann return; 739a19cbfb3SGerd Hoffmann } 740a19cbfb3SGerd Hoffmann 741a19cbfb3SGerd Hoffmann SPICE_RING_PUSH(ring, notify); 742c480bb7dSAlon Levy trace_qxl_ring_res_push(d->id, qxl_mode_to_string(d->mode), 743c480bb7dSAlon Levy d->guest_surfaces.count, d->num_free_res, 744c480bb7dSAlon Levy d->last_release, notify ? "yes" : "no"); 745c480bb7dSAlon Levy trace_qxl_ring_res_push_rest(d->id, ring->prod - ring->cons, 746c480bb7dSAlon Levy ring->num_items, ring->prod, ring->cons); 747a19cbfb3SGerd Hoffmann if (notify) { 748a19cbfb3SGerd Hoffmann qxl_send_events(d, QXL_INTERRUPT_DISPLAY); 749a19cbfb3SGerd Hoffmann } 75094932c95SDaniel P. Berrangé 75194932c95SDaniel P. Berrangé ring = &d->ram->release_ring; 75294932c95SDaniel P. Berrangé prod = ring->prod & SPICE_RING_INDEX_MASK(ring); 75394932c95SDaniel P. Berrangé if (prod >= ARRAY_SIZE(ring->items)) { 75494932c95SDaniel P. Berrangé qxl_set_guest_bug(d, "SPICE_RING_PROD_ITEM indices mismatch " 75594932c95SDaniel P. Berrangé "%u >= %zu", prod, ARRAY_SIZE(ring->items)); 7560b81c478SAlon Levy return; 7570b81c478SAlon Levy } 75894932c95SDaniel P. Berrangé ring->items[prod].el = 0; 759a19cbfb3SGerd Hoffmann d->num_free_res = 0; 760a19cbfb3SGerd Hoffmann d->last_release = NULL; 761a19cbfb3SGerd Hoffmann qxl_ring_set_dirty(d); 762a19cbfb3SGerd Hoffmann } 763a19cbfb3SGerd Hoffmann 764a19cbfb3SGerd Hoffmann /* called from spice server thread context only */ 765a19cbfb3SGerd Hoffmann static void interface_release_resource(QXLInstance *sin, 766c9f88ce3SChih-Min Chao QXLReleaseInfoExt ext) 767a19cbfb3SGerd Hoffmann { 768a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 769a19cbfb3SGerd Hoffmann QXLReleaseRing *ring; 77094932c95SDaniel P. Berrangé uint32_t prod; 77194932c95SDaniel P. Berrangé uint64_t id; 772a19cbfb3SGerd Hoffmann 773d52680fcSPrasad J Pandit if (!ext.info) { 774d52680fcSPrasad J Pandit return; 775d52680fcSPrasad J Pandit } 776a19cbfb3SGerd Hoffmann if (ext.group_id == MEMSLOT_GROUP_HOST) { 777a19cbfb3SGerd Hoffmann /* host group -> vga mode update request */ 778e8e23b7dSGerd Hoffmann QXLCommandExt *cmdext = (void *)(intptr_t)(ext.info->id); 7795643fc01SGerd Hoffmann SimpleSpiceUpdate *update; 7805643fc01SGerd Hoffmann g_assert(cmdext->cmd.type == QXL_CMD_DRAW); 7815643fc01SGerd Hoffmann update = container_of(cmdext, SimpleSpiceUpdate, ext); 7825643fc01SGerd Hoffmann qemu_spice_destroy_update(&qxl->ssd, update); 783a19cbfb3SGerd Hoffmann return; 784a19cbfb3SGerd Hoffmann } 785a19cbfb3SGerd Hoffmann 786a19cbfb3SGerd Hoffmann /* 787a19cbfb3SGerd Hoffmann * ext->info points into guest-visible memory 788a19cbfb3SGerd Hoffmann * pci bar 0, $command.release_info 789a19cbfb3SGerd Hoffmann */ 790a19cbfb3SGerd Hoffmann ring = &qxl->ram->release_ring; 79194932c95SDaniel P. Berrangé prod = ring->prod & SPICE_RING_INDEX_MASK(ring); 79294932c95SDaniel P. Berrangé if (prod >= ARRAY_SIZE(ring->items)) { 79394932c95SDaniel P. Berrangé qxl_set_guest_bug(qxl, "SPICE_RING_PROD_ITEM indices mismatch " 79494932c95SDaniel P. Berrangé "%u >= %zu", prod, ARRAY_SIZE(ring->items)); 7950b81c478SAlon Levy return; 7960b81c478SAlon Levy } 79794932c95SDaniel P. Berrangé if (ring->items[prod].el == 0) { 798a19cbfb3SGerd Hoffmann /* stick head into the ring */ 799a19cbfb3SGerd Hoffmann id = ext.info->id; 800a19cbfb3SGerd Hoffmann ext.info->next = 0; 801a19cbfb3SGerd Hoffmann qxl_ram_set_dirty(qxl, &ext.info->next); 80294932c95SDaniel P. Berrangé ring->items[prod].el = id; 803a19cbfb3SGerd Hoffmann qxl_ring_set_dirty(qxl); 804a19cbfb3SGerd Hoffmann } else { 805a19cbfb3SGerd Hoffmann /* append item to the list */ 806a19cbfb3SGerd Hoffmann qxl->last_release->next = ext.info->id; 807a19cbfb3SGerd Hoffmann qxl_ram_set_dirty(qxl, &qxl->last_release->next); 808a19cbfb3SGerd Hoffmann ext.info->next = 0; 809a19cbfb3SGerd Hoffmann qxl_ram_set_dirty(qxl, &ext.info->next); 810a19cbfb3SGerd Hoffmann } 811a19cbfb3SGerd Hoffmann qxl->last_release = ext.info; 812a19cbfb3SGerd Hoffmann qxl->num_free_res++; 813c480bb7dSAlon Levy trace_qxl_ring_res_put(qxl->id, qxl->num_free_res); 814a19cbfb3SGerd Hoffmann qxl_push_free_res(qxl, 0); 815a19cbfb3SGerd Hoffmann } 816a19cbfb3SGerd Hoffmann 817a19cbfb3SGerd Hoffmann /* called from spice server thread context only */ 818a19cbfb3SGerd Hoffmann static int interface_get_cursor_command(QXLInstance *sin, struct QXLCommandExt *ext) 819a19cbfb3SGerd Hoffmann { 820a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 821a19cbfb3SGerd Hoffmann QXLCursorRing *ring; 822a19cbfb3SGerd Hoffmann QXLCommand *cmd; 823a19cbfb3SGerd Hoffmann int notify; 824a19cbfb3SGerd Hoffmann 825c480bb7dSAlon Levy trace_qxl_ring_cursor_check(qxl->id, qxl_mode_to_string(qxl->mode)); 826c480bb7dSAlon Levy 827a19cbfb3SGerd Hoffmann switch (qxl->mode) { 828a19cbfb3SGerd Hoffmann case QXL_MODE_COMPAT: 829a19cbfb3SGerd Hoffmann case QXL_MODE_NATIVE: 830a19cbfb3SGerd Hoffmann case QXL_MODE_UNDEFINED: 831a19cbfb3SGerd Hoffmann ring = &qxl->ram->cursor_ring; 832a19cbfb3SGerd Hoffmann if (SPICE_RING_IS_EMPTY(ring)) { 833a19cbfb3SGerd Hoffmann return false; 834a19cbfb3SGerd Hoffmann } 8350b81c478SAlon Levy SPICE_RING_CONS_ITEM(qxl, ring, cmd); 8360b81c478SAlon Levy if (!cmd) { 8370b81c478SAlon Levy return false; 8380b81c478SAlon Levy } 839a19cbfb3SGerd Hoffmann ext->cmd = *cmd; 840a19cbfb3SGerd Hoffmann ext->group_id = MEMSLOT_GROUP_GUEST; 841a19cbfb3SGerd Hoffmann ext->flags = qxl->cmdflags; 842a19cbfb3SGerd Hoffmann SPICE_RING_POP(ring, notify); 843a19cbfb3SGerd Hoffmann qxl_ring_set_dirty(qxl); 844a19cbfb3SGerd Hoffmann if (notify) { 845a19cbfb3SGerd Hoffmann qxl_send_events(qxl, QXL_INTERRUPT_CURSOR); 846a19cbfb3SGerd Hoffmann } 847a19cbfb3SGerd Hoffmann qxl->guest_primary.commands++; 848a19cbfb3SGerd Hoffmann qxl_track_command(qxl, ext); 849a19cbfb3SGerd Hoffmann qxl_log_command(qxl, "csr", ext); 85060e94e43SGerd Hoffmann if (qxl->have_vga) { 851a19cbfb3SGerd Hoffmann qxl_render_cursor(qxl, ext); 852a19cbfb3SGerd Hoffmann } 853c480bb7dSAlon Levy trace_qxl_ring_cursor_get(qxl->id, qxl_mode_to_string(qxl->mode)); 854a19cbfb3SGerd Hoffmann return true; 855a19cbfb3SGerd Hoffmann default: 856a19cbfb3SGerd Hoffmann return false; 857a19cbfb3SGerd Hoffmann } 858a19cbfb3SGerd Hoffmann } 859a19cbfb3SGerd Hoffmann 860a19cbfb3SGerd Hoffmann /* called from spice server thread context only */ 861a19cbfb3SGerd Hoffmann static int interface_req_cursor_notification(QXLInstance *sin) 862a19cbfb3SGerd Hoffmann { 863a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 864a19cbfb3SGerd Hoffmann int wait = 1; 865a19cbfb3SGerd Hoffmann 866c480bb7dSAlon Levy trace_qxl_ring_cursor_req_notification(qxl->id); 867a19cbfb3SGerd Hoffmann switch (qxl->mode) { 868a19cbfb3SGerd Hoffmann case QXL_MODE_COMPAT: 869a19cbfb3SGerd Hoffmann case QXL_MODE_NATIVE: 870a19cbfb3SGerd Hoffmann case QXL_MODE_UNDEFINED: 871a19cbfb3SGerd Hoffmann SPICE_RING_CONS_WAIT(&qxl->ram->cursor_ring, wait); 872a19cbfb3SGerd Hoffmann qxl_ring_set_dirty(qxl); 873a19cbfb3SGerd Hoffmann break; 874a19cbfb3SGerd Hoffmann default: 875a19cbfb3SGerd Hoffmann /* nothing */ 876a19cbfb3SGerd Hoffmann break; 877a19cbfb3SGerd Hoffmann } 878a19cbfb3SGerd Hoffmann return wait; 879a19cbfb3SGerd Hoffmann } 880a19cbfb3SGerd Hoffmann 881a19cbfb3SGerd Hoffmann /* called from spice server thread context */ 882a19cbfb3SGerd Hoffmann static void interface_notify_update(QXLInstance *sin, uint32_t update_id) 883a19cbfb3SGerd Hoffmann { 884baeae407SAlon Levy /* 885baeae407SAlon Levy * Called by spice-server as a result of a QXL_CMD_UPDATE which is not in 886baeae407SAlon Levy * use by xf86-video-qxl and is defined out in the qxl windows driver. 887baeae407SAlon Levy * Probably was at some earlier version that is prior to git start (2009), 888baeae407SAlon Levy * and is still guest trigerrable. 889baeae407SAlon Levy */ 890baeae407SAlon Levy fprintf(stderr, "%s: deprecated\n", __func__); 891a19cbfb3SGerd Hoffmann } 892a19cbfb3SGerd Hoffmann 893a19cbfb3SGerd Hoffmann /* called from spice server thread context only */ 894a19cbfb3SGerd Hoffmann static int interface_flush_resources(QXLInstance *sin) 895a19cbfb3SGerd Hoffmann { 896a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 897a19cbfb3SGerd Hoffmann int ret; 898a19cbfb3SGerd Hoffmann 899a19cbfb3SGerd Hoffmann ret = qxl->num_free_res; 900a19cbfb3SGerd Hoffmann if (ret) { 901a19cbfb3SGerd Hoffmann qxl_push_free_res(qxl, 1); 902a19cbfb3SGerd Hoffmann } 903a19cbfb3SGerd Hoffmann return ret; 904a19cbfb3SGerd Hoffmann } 905a19cbfb3SGerd Hoffmann 9065ff4e36cSAlon Levy static void qxl_create_guest_primary_complete(PCIQXLDevice *d); 9075ff4e36cSAlon Levy 9085ff4e36cSAlon Levy /* called from spice server thread context only */ 9092e1a98c9SAlon Levy static void interface_async_complete_io(PCIQXLDevice *qxl, QXLCookie *cookie) 9105ff4e36cSAlon Levy { 9115ff4e36cSAlon Levy uint32_t current_async; 9125ff4e36cSAlon Levy 9135ff4e36cSAlon Levy qemu_mutex_lock(&qxl->async_lock); 9145ff4e36cSAlon Levy current_async = qxl->current_async; 9155ff4e36cSAlon Levy qxl->current_async = QXL_UNDEFINED_IO; 9165ff4e36cSAlon Levy qemu_mutex_unlock(&qxl->async_lock); 9175ff4e36cSAlon Levy 918c480bb7dSAlon Levy trace_qxl_interface_async_complete_io(qxl->id, current_async, cookie); 9192e1a98c9SAlon Levy if (!cookie) { 9202e1a98c9SAlon Levy fprintf(stderr, "qxl: %s: error, cookie is NULL\n", __func__); 9212e1a98c9SAlon Levy return; 9222e1a98c9SAlon Levy } 9232e1a98c9SAlon Levy if (cookie && current_async != cookie->io) { 9242e1a98c9SAlon Levy fprintf(stderr, 9252fce7edfSAlon Levy "qxl: %s: error: current_async = %d != %" 9262fce7edfSAlon Levy PRId64 " = cookie->io\n", __func__, current_async, cookie->io); 9272e1a98c9SAlon Levy } 9285ff4e36cSAlon Levy switch (current_async) { 92981fb6f15SAlon Levy case QXL_IO_MEMSLOT_ADD_ASYNC: 93081fb6f15SAlon Levy case QXL_IO_DESTROY_PRIMARY_ASYNC: 93181fb6f15SAlon Levy case QXL_IO_UPDATE_AREA_ASYNC: 93281fb6f15SAlon Levy case QXL_IO_FLUSH_SURFACES_ASYNC: 933020af1c4SAlon Levy case QXL_IO_MONITORS_CONFIG_ASYNC: 93481fb6f15SAlon Levy break; 9355ff4e36cSAlon Levy case QXL_IO_CREATE_PRIMARY_ASYNC: 9365ff4e36cSAlon Levy qxl_create_guest_primary_complete(qxl); 9375ff4e36cSAlon Levy break; 9385ff4e36cSAlon Levy case QXL_IO_DESTROY_ALL_SURFACES_ASYNC: 9395ff4e36cSAlon Levy qxl_spice_destroy_surfaces_complete(qxl); 9405ff4e36cSAlon Levy break; 9415ff4e36cSAlon Levy case QXL_IO_DESTROY_SURFACE_ASYNC: 9422e1a98c9SAlon Levy qxl_spice_destroy_surface_wait_complete(qxl, cookie->u.surface_id); 9435ff4e36cSAlon Levy break; 94481fb6f15SAlon Levy default: 94581fb6f15SAlon Levy fprintf(stderr, "qxl: %s: unexpected current_async %d\n", __func__, 94681fb6f15SAlon Levy current_async); 9475ff4e36cSAlon Levy } 9485ff4e36cSAlon Levy qxl_send_events(qxl, QXL_INTERRUPT_IO_CMD); 9495ff4e36cSAlon Levy } 9505ff4e36cSAlon Levy 9512e1a98c9SAlon Levy /* called from spice server thread context only */ 95281fb6f15SAlon Levy static void interface_update_area_complete(QXLInstance *sin, 95381fb6f15SAlon Levy uint32_t surface_id, 95481fb6f15SAlon Levy QXLRect *dirty, uint32_t num_updated_rects) 95581fb6f15SAlon Levy { 95681fb6f15SAlon Levy PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 95781fb6f15SAlon Levy int i; 95881fb6f15SAlon Levy int qxl_i; 95981fb6f15SAlon Levy 96081fb6f15SAlon Levy qemu_mutex_lock(&qxl->ssd.lock); 9612f5ae772SGerd Hoffmann if (surface_id != 0 || !num_updated_rects || 9622f5ae772SGerd Hoffmann !qxl->render_update_cookie_num) { 96381fb6f15SAlon Levy qemu_mutex_unlock(&qxl->ssd.lock); 96481fb6f15SAlon Levy return; 96581fb6f15SAlon Levy } 966c480bb7dSAlon Levy trace_qxl_interface_update_area_complete(qxl->id, surface_id, dirty->left, 967c480bb7dSAlon Levy dirty->right, dirty->top, dirty->bottom); 968c480bb7dSAlon Levy trace_qxl_interface_update_area_complete_rest(qxl->id, num_updated_rects); 96981fb6f15SAlon Levy if (qxl->num_dirty_rects + num_updated_rects > QXL_NUM_DIRTY_RECTS) { 97081fb6f15SAlon Levy /* 97181fb6f15SAlon Levy * overflow - treat this as a full update. Not expected to be common. 97281fb6f15SAlon Levy */ 973c480bb7dSAlon Levy trace_qxl_interface_update_area_complete_overflow(qxl->id, 974c480bb7dSAlon Levy QXL_NUM_DIRTY_RECTS); 97581fb6f15SAlon Levy qxl->guest_primary.resized = 1; 97681fb6f15SAlon Levy } 97781fb6f15SAlon Levy if (qxl->guest_primary.resized) { 97881fb6f15SAlon Levy /* 97981fb6f15SAlon Levy * Don't bother copying or scheduling the bh since we will flip 98081fb6f15SAlon Levy * the whole area anyway on completion of the update_area async call 98181fb6f15SAlon Levy */ 98281fb6f15SAlon Levy qemu_mutex_unlock(&qxl->ssd.lock); 98381fb6f15SAlon Levy return; 98481fb6f15SAlon Levy } 98581fb6f15SAlon Levy qxl_i = qxl->num_dirty_rects; 98681fb6f15SAlon Levy for (i = 0; i < num_updated_rects; i++) { 98781fb6f15SAlon Levy qxl->dirty[qxl_i++] = dirty[i]; 98881fb6f15SAlon Levy } 98981fb6f15SAlon Levy qxl->num_dirty_rects += num_updated_rects; 990c480bb7dSAlon Levy trace_qxl_interface_update_area_complete_schedule_bh(qxl->id, 991c480bb7dSAlon Levy qxl->num_dirty_rects); 99281fb6f15SAlon Levy qemu_bh_schedule(qxl->update_area_bh); 99381fb6f15SAlon Levy qemu_mutex_unlock(&qxl->ssd.lock); 99481fb6f15SAlon Levy } 99581fb6f15SAlon Levy 99681fb6f15SAlon Levy /* called from spice server thread context only */ 9972e1a98c9SAlon Levy static void interface_async_complete(QXLInstance *sin, uint64_t cookie_token) 9982e1a98c9SAlon Levy { 9992e1a98c9SAlon Levy PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 10005dba0d45SPeter Maydell QXLCookie *cookie = (QXLCookie *)(uintptr_t)cookie_token; 10012e1a98c9SAlon Levy 10022e1a98c9SAlon Levy switch (cookie->type) { 10032e1a98c9SAlon Levy case QXL_COOKIE_TYPE_IO: 10042e1a98c9SAlon Levy interface_async_complete_io(qxl, cookie); 100581fb6f15SAlon Levy g_free(cookie); 100681fb6f15SAlon Levy break; 100781fb6f15SAlon Levy case QXL_COOKIE_TYPE_RENDER_UPDATE_AREA: 100881fb6f15SAlon Levy qxl_render_update_area_done(qxl, cookie); 10092e1a98c9SAlon Levy break; 1010020af1c4SAlon Levy case QXL_COOKIE_TYPE_POST_LOAD_MONITORS_CONFIG: 1011020af1c4SAlon Levy break; 10122e1a98c9SAlon Levy default: 10132e1a98c9SAlon Levy fprintf(stderr, "qxl: %s: unexpected cookie type %d\n", 10142e1a98c9SAlon Levy __func__, cookie->type); 10152e1a98c9SAlon Levy g_free(cookie); 10162e1a98c9SAlon Levy } 101781fb6f15SAlon Levy } 10182e1a98c9SAlon Levy 1019c10018d6SSøren Sandmann Pedersen /* called from spice server thread context only */ 1020c10018d6SSøren Sandmann Pedersen static void interface_set_client_capabilities(QXLInstance *sin, 1021c10018d6SSøren Sandmann Pedersen uint8_t client_present, 1022c10018d6SSøren Sandmann Pedersen uint8_t caps[58]) 1023c10018d6SSøren Sandmann Pedersen { 1024c10018d6SSøren Sandmann Pedersen PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 1025c10018d6SSøren Sandmann Pedersen 1026e0ac6097SAlon Levy if (qxl->revision < 4) { 1027e0ac6097SAlon Levy trace_qxl_set_client_capabilities_unsupported_by_revision(qxl->id, 1028e0ac6097SAlon Levy qxl->revision); 1029e0ac6097SAlon Levy return; 1030e0ac6097SAlon Levy } 1031e0ac6097SAlon Levy 1032ab902981SHans de Goede if (runstate_check(RUN_STATE_INMIGRATE) || 1033ab902981SHans de Goede runstate_check(RUN_STATE_POSTMIGRATE)) { 1034ab902981SHans de Goede return; 1035ab902981SHans de Goede } 1036ab902981SHans de Goede 1037c10018d6SSøren Sandmann Pedersen qxl->shadow_rom.client_present = client_present; 103808688af0SMarkus Armbruster memcpy(qxl->shadow_rom.client_capabilities, caps, 103908688af0SMarkus Armbruster sizeof(qxl->shadow_rom.client_capabilities)); 1040c10018d6SSøren Sandmann Pedersen qxl->rom->client_present = client_present; 104108688af0SMarkus Armbruster memcpy(qxl->rom->client_capabilities, caps, 104208688af0SMarkus Armbruster sizeof(qxl->rom->client_capabilities)); 1043c10018d6SSøren Sandmann Pedersen qxl_rom_set_dirty(qxl); 1044c10018d6SSøren Sandmann Pedersen 1045c10018d6SSøren Sandmann Pedersen qxl_send_events(qxl, QXL_INTERRUPT_CLIENT); 1046c10018d6SSøren Sandmann Pedersen } 1047c10018d6SSøren Sandmann Pedersen 10486c756502SChristophe Fergeau static bool qxl_rom_monitors_config_changed(QXLRom *rom, 10496c756502SChristophe Fergeau VDAgentMonitorsConfig *monitors_config, 10506c756502SChristophe Fergeau unsigned int max_outputs) 10516c756502SChristophe Fergeau { 10526c756502SChristophe Fergeau int i; 10536c756502SChristophe Fergeau unsigned int monitors_count; 10546c756502SChristophe Fergeau 10556c756502SChristophe Fergeau monitors_count = MIN(monitors_config->num_of_monitors, max_outputs); 10566c756502SChristophe Fergeau 10576c756502SChristophe Fergeau if (rom->client_monitors_config.count != monitors_count) { 10586c756502SChristophe Fergeau return true; 10596c756502SChristophe Fergeau } 10606c756502SChristophe Fergeau 10616c756502SChristophe Fergeau for (i = 0 ; i < rom->client_monitors_config.count ; ++i) { 10626c756502SChristophe Fergeau VDAgentMonConfig *monitor = &monitors_config->monitors[i]; 10636c756502SChristophe Fergeau QXLURect *rect = &rom->client_monitors_config.heads[i]; 10646c756502SChristophe Fergeau /* monitor->depth ignored */ 10656c756502SChristophe Fergeau if ((rect->left != monitor->x) || 10666c756502SChristophe Fergeau (rect->top != monitor->y) || 10676c756502SChristophe Fergeau (rect->right != monitor->x + monitor->width) || 10686c756502SChristophe Fergeau (rect->bottom != monitor->y + monitor->height)) { 10696c756502SChristophe Fergeau return true; 10706c756502SChristophe Fergeau } 10716c756502SChristophe Fergeau } 10726c756502SChristophe Fergeau 10736c756502SChristophe Fergeau return false; 10746c756502SChristophe Fergeau } 10756c756502SChristophe Fergeau 1076a639ab04SAlon Levy /* called from main context only */ 1077a639ab04SAlon Levy static int interface_client_monitors_config(QXLInstance *sin, 1078a639ab04SAlon Levy VDAgentMonitorsConfig *monitors_config) 1079a639ab04SAlon Levy { 1080a639ab04SAlon Levy PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); 1081a639ab04SAlon Levy QXLRom *rom = memory_region_get_ram_ptr(&qxl->rom_bar); 1082a639ab04SAlon Levy int i; 1083567161fdSFrediano Ziglio unsigned max_outputs = ARRAY_SIZE(rom->client_monitors_config.heads); 10846c756502SChristophe Fergeau bool config_changed = false; 1085a639ab04SAlon Levy 1086e0ac6097SAlon Levy if (qxl->revision < 4) { 1087e0ac6097SAlon Levy trace_qxl_client_monitors_config_unsupported_by_device(qxl->id, 1088e0ac6097SAlon Levy qxl->revision); 1089e0ac6097SAlon Levy return 0; 1090e0ac6097SAlon Levy } 1091a639ab04SAlon Levy /* 1092a639ab04SAlon Levy * Older windows drivers set int_mask to 0 when their ISR is called, 1093a639ab04SAlon Levy * then later set it to ~0. So it doesn't relate to the actual interrupts 1094a639ab04SAlon Levy * handled. However, they are old, so clearly they don't support this 1095a639ab04SAlon Levy * interrupt 1096a639ab04SAlon Levy */ 1097a639ab04SAlon Levy if (qxl->ram->int_mask == 0 || qxl->ram->int_mask == ~0 || 1098a639ab04SAlon Levy !(qxl->ram->int_mask & QXL_INTERRUPT_CLIENT_MONITORS_CONFIG)) { 1099a639ab04SAlon Levy trace_qxl_client_monitors_config_unsupported_by_guest(qxl->id, 1100a639ab04SAlon Levy qxl->ram->int_mask, 1101a639ab04SAlon Levy monitors_config); 1102a639ab04SAlon Levy return 0; 1103a639ab04SAlon Levy } 1104a639ab04SAlon Levy if (!monitors_config) { 1105a639ab04SAlon Levy return 1; 1106a639ab04SAlon Levy } 1107567161fdSFrediano Ziglio 1108567161fdSFrediano Ziglio #if SPICE_SERVER_VERSION >= 0x000c06 /* release 0.12.6 */ 1109567161fdSFrediano Ziglio /* limit number of outputs based on setting limit */ 1110567161fdSFrediano Ziglio if (qxl->max_outputs && qxl->max_outputs <= max_outputs) { 1111567161fdSFrediano Ziglio max_outputs = qxl->max_outputs; 1112567161fdSFrediano Ziglio } 1113567161fdSFrediano Ziglio #endif 1114567161fdSFrediano Ziglio 11156c756502SChristophe Fergeau config_changed = qxl_rom_monitors_config_changed(rom, 11166c756502SChristophe Fergeau monitors_config, 11176c756502SChristophe Fergeau max_outputs); 11186c756502SChristophe Fergeau 1119a639ab04SAlon Levy memset(&rom->client_monitors_config, 0, 1120a639ab04SAlon Levy sizeof(rom->client_monitors_config)); 1121a639ab04SAlon Levy rom->client_monitors_config.count = monitors_config->num_of_monitors; 1122a639ab04SAlon Levy /* monitors_config->flags ignored */ 1123567161fdSFrediano Ziglio if (rom->client_monitors_config.count >= max_outputs) { 1124a639ab04SAlon Levy trace_qxl_client_monitors_config_capped(qxl->id, 1125a639ab04SAlon Levy monitors_config->num_of_monitors, 1126567161fdSFrediano Ziglio max_outputs); 1127567161fdSFrediano Ziglio rom->client_monitors_config.count = max_outputs; 1128a639ab04SAlon Levy } 1129a639ab04SAlon Levy for (i = 0 ; i < rom->client_monitors_config.count ; ++i) { 1130a639ab04SAlon Levy VDAgentMonConfig *monitor = &monitors_config->monitors[i]; 1131a639ab04SAlon Levy QXLURect *rect = &rom->client_monitors_config.heads[i]; 1132a639ab04SAlon Levy /* monitor->depth ignored */ 1133a639ab04SAlon Levy rect->left = monitor->x; 1134a639ab04SAlon Levy rect->top = monitor->y; 1135a639ab04SAlon Levy rect->right = monitor->x + monitor->width; 1136a639ab04SAlon Levy rect->bottom = monitor->y + monitor->height; 1137a639ab04SAlon Levy } 1138a639ab04SAlon Levy rom->client_monitors_config_crc = qxl_crc32( 1139a639ab04SAlon Levy (const uint8_t *)&rom->client_monitors_config, 1140a639ab04SAlon Levy sizeof(rom->client_monitors_config)); 1141a639ab04SAlon Levy trace_qxl_client_monitors_config_crc(qxl->id, 1142a639ab04SAlon Levy sizeof(rom->client_monitors_config), 1143a639ab04SAlon Levy rom->client_monitors_config_crc); 1144a639ab04SAlon Levy 1145a639ab04SAlon Levy trace_qxl_interrupt_client_monitors_config(qxl->id, 1146a639ab04SAlon Levy rom->client_monitors_config.count, 1147a639ab04SAlon Levy rom->client_monitors_config.heads); 11486c756502SChristophe Fergeau if (config_changed) { 1149a639ab04SAlon Levy qxl_send_events(qxl, QXL_INTERRUPT_CLIENT_MONITORS_CONFIG); 11506c756502SChristophe Fergeau } 1151a639ab04SAlon Levy return 1; 1152a639ab04SAlon Levy } 1153a639ab04SAlon Levy 1154a19cbfb3SGerd Hoffmann static const QXLInterface qxl_interface = { 1155a19cbfb3SGerd Hoffmann .base.type = SPICE_INTERFACE_QXL, 1156a19cbfb3SGerd Hoffmann .base.description = "qxl gpu", 1157a19cbfb3SGerd Hoffmann .base.major_version = SPICE_INTERFACE_QXL_MAJOR, 1158a19cbfb3SGerd Hoffmann .base.minor_version = SPICE_INTERFACE_QXL_MINOR, 1159a19cbfb3SGerd Hoffmann 1160a19cbfb3SGerd Hoffmann .attache_worker = interface_attach_worker, 1161a19cbfb3SGerd Hoffmann .set_compression_level = interface_set_compression_level, 1162015e02f8SJohn Snow #if SPICE_NEEDS_SET_MM_TIME 1163a19cbfb3SGerd Hoffmann .set_mm_time = interface_set_mm_time, 1164015e02f8SJohn Snow #endif 1165a19cbfb3SGerd Hoffmann .get_init_info = interface_get_init_info, 1166a19cbfb3SGerd Hoffmann 1167a19cbfb3SGerd Hoffmann /* the callbacks below are called from spice server thread context */ 1168a19cbfb3SGerd Hoffmann .get_command = interface_get_command, 1169a19cbfb3SGerd Hoffmann .req_cmd_notification = interface_req_cmd_notification, 1170a19cbfb3SGerd Hoffmann .release_resource = interface_release_resource, 1171a19cbfb3SGerd Hoffmann .get_cursor_command = interface_get_cursor_command, 1172a19cbfb3SGerd Hoffmann .req_cursor_notification = interface_req_cursor_notification, 1173a19cbfb3SGerd Hoffmann .notify_update = interface_notify_update, 1174a19cbfb3SGerd Hoffmann .flush_resources = interface_flush_resources, 11755ff4e36cSAlon Levy .async_complete = interface_async_complete, 117681fb6f15SAlon Levy .update_area_complete = interface_update_area_complete, 1177c10018d6SSøren Sandmann Pedersen .set_client_capabilities = interface_set_client_capabilities, 1178a639ab04SAlon Levy .client_monitors_config = interface_client_monitors_config, 1179a19cbfb3SGerd Hoffmann }; 1180a19cbfb3SGerd Hoffmann 118115162335SGerd Hoffmann static const GraphicHwOps qxl_ops = { 118215162335SGerd Hoffmann .gfx_update = qxl_hw_update, 118315162335SGerd Hoffmann }; 118415162335SGerd Hoffmann 1185a19cbfb3SGerd Hoffmann static void qxl_enter_vga_mode(PCIQXLDevice *d) 1186a19cbfb3SGerd Hoffmann { 1187a19cbfb3SGerd Hoffmann if (d->mode == QXL_MODE_VGA) { 1188a19cbfb3SGerd Hoffmann return; 1189a19cbfb3SGerd Hoffmann } 1190c480bb7dSAlon Levy trace_qxl_enter_vga_mode(d->id); 11910a2b5e3aSHans de Goede spice_qxl_driver_unload(&d->ssd.qxl); 119215162335SGerd Hoffmann graphic_console_set_hwops(d->ssd.dcl.con, d->vga.hw_ops, &d->vga); 11933dcadce5SGerd Hoffmann update_displaychangelistener(&d->ssd.dcl, GUI_REFRESH_INTERVAL_DEFAULT); 1194a19cbfb3SGerd Hoffmann qemu_spice_create_host_primary(&d->ssd); 1195a19cbfb3SGerd Hoffmann d->mode = QXL_MODE_VGA; 1196a703d3aeSMarc-André Lureau qemu_spice_display_switch(&d->ssd, d->ssd.ds); 11970f7bfd81SAlon Levy vga_dirty_log_start(&d->vga); 11981dbfa005SGerd Hoffmann graphic_hw_update(d->vga.con); 1199a19cbfb3SGerd Hoffmann } 1200a19cbfb3SGerd Hoffmann 1201a19cbfb3SGerd Hoffmann static void qxl_exit_vga_mode(PCIQXLDevice *d) 1202a19cbfb3SGerd Hoffmann { 1203a19cbfb3SGerd Hoffmann if (d->mode != QXL_MODE_VGA) { 1204a19cbfb3SGerd Hoffmann return; 1205a19cbfb3SGerd Hoffmann } 1206c480bb7dSAlon Levy trace_qxl_exit_vga_mode(d->id); 120715162335SGerd Hoffmann graphic_console_set_hwops(d->ssd.dcl.con, &qxl_ops, d); 12083dcadce5SGerd Hoffmann update_displaychangelistener(&d->ssd.dcl, GUI_REFRESH_INTERVAL_IDLE); 12090f7bfd81SAlon Levy vga_dirty_log_stop(&d->vga); 12105ff4e36cSAlon Levy qxl_destroy_primary(d, QXL_SYNC); 1211a19cbfb3SGerd Hoffmann } 1212a19cbfb3SGerd Hoffmann 121340010aeaSYonit Halperin static void qxl_update_irq(PCIQXLDevice *d) 1214a19cbfb3SGerd Hoffmann { 1215a19cbfb3SGerd Hoffmann uint32_t pending = le32_to_cpu(d->ram->int_pending); 1216a19cbfb3SGerd Hoffmann uint32_t mask = le32_to_cpu(d->ram->int_mask); 1217a19cbfb3SGerd Hoffmann int level = !!(pending & mask); 12189e64f8a3SMarcel Apfelbaum pci_set_irq(&d->pci, level); 1219a19cbfb3SGerd Hoffmann qxl_ring_set_dirty(d); 1220a19cbfb3SGerd Hoffmann } 1221a19cbfb3SGerd Hoffmann 1222a19cbfb3SGerd Hoffmann static void qxl_check_state(PCIQXLDevice *d) 1223a19cbfb3SGerd Hoffmann { 1224a19cbfb3SGerd Hoffmann QXLRam *ram = d->ram; 122571d388d4SYonit Halperin int spice_display_running = qemu_spice_display_is_running(&d->ssd); 1226a19cbfb3SGerd Hoffmann 122771d388d4SYonit Halperin assert(!spice_display_running || SPICE_RING_IS_EMPTY(&ram->cmd_ring)); 122871d388d4SYonit Halperin assert(!spice_display_running || SPICE_RING_IS_EMPTY(&ram->cursor_ring)); 1229a19cbfb3SGerd Hoffmann } 1230a19cbfb3SGerd Hoffmann 1231a19cbfb3SGerd Hoffmann static void qxl_reset_state(PCIQXLDevice *d) 1232a19cbfb3SGerd Hoffmann { 1233a19cbfb3SGerd Hoffmann QXLRom *rom = d->rom; 1234a19cbfb3SGerd Hoffmann 1235be48e995SYonit Halperin qxl_check_state(d); 1236a19cbfb3SGerd Hoffmann d->shadow_rom.update_id = cpu_to_le32(0); 1237a19cbfb3SGerd Hoffmann *rom = d->shadow_rom; 1238a19cbfb3SGerd Hoffmann qxl_rom_set_dirty(d); 1239a19cbfb3SGerd Hoffmann init_qxl_ram(d); 1240a19cbfb3SGerd Hoffmann d->num_free_res = 0; 1241a19cbfb3SGerd Hoffmann d->last_release = NULL; 1242a19cbfb3SGerd Hoffmann memset(&d->ssd.dirty, 0, sizeof(d->ssd.dirty)); 1243f06b8521SAlon Levy qxl_update_irq(d); 1244a19cbfb3SGerd Hoffmann } 1245a19cbfb3SGerd Hoffmann 1246a19cbfb3SGerd Hoffmann static void qxl_soft_reset(PCIQXLDevice *d) 1247a19cbfb3SGerd Hoffmann { 1248c480bb7dSAlon Levy trace_qxl_soft_reset(d->id); 1249a19cbfb3SGerd Hoffmann qxl_check_state(d); 1250087e6a42SAlon Levy qxl_clear_guest_bug(d); 125105fa1c74SGerd Hoffmann qemu_mutex_lock(&d->async_lock); 1252a5f68c22SAlon Levy d->current_async = QXL_UNDEFINED_IO; 125305fa1c74SGerd Hoffmann qemu_mutex_unlock(&d->async_lock); 1254a19cbfb3SGerd Hoffmann 125560e94e43SGerd Hoffmann if (d->have_vga) { 1256a19cbfb3SGerd Hoffmann qxl_enter_vga_mode(d); 1257a19cbfb3SGerd Hoffmann } else { 1258a19cbfb3SGerd Hoffmann d->mode = QXL_MODE_UNDEFINED; 1259a19cbfb3SGerd Hoffmann } 1260a19cbfb3SGerd Hoffmann } 1261a19cbfb3SGerd Hoffmann 1262a19cbfb3SGerd Hoffmann static void qxl_hard_reset(PCIQXLDevice *d, int loadvm) 1263a19cbfb3SGerd Hoffmann { 126475c70e37SGerd Hoffmann bool startstop = qemu_spice_display_is_running(&d->ssd); 126575c70e37SGerd Hoffmann 1266c480bb7dSAlon Levy trace_qxl_hard_reset(d->id, loadvm); 1267a19cbfb3SGerd Hoffmann 126875c70e37SGerd Hoffmann if (startstop) { 126975c70e37SGerd Hoffmann qemu_spice_display_stop(); 127075c70e37SGerd Hoffmann } 127175c70e37SGerd Hoffmann 1272aee32bf3SGerd Hoffmann qxl_spice_reset_cursor(d); 1273aee32bf3SGerd Hoffmann qxl_spice_reset_image_cache(d); 1274a19cbfb3SGerd Hoffmann qxl_reset_surfaces(d); 1275a19cbfb3SGerd Hoffmann qxl_reset_memslots(d); 1276a19cbfb3SGerd Hoffmann 1277a19cbfb3SGerd Hoffmann /* pre loadvm reset must not touch QXLRam. This lives in 1278a19cbfb3SGerd Hoffmann * device memory, is migrated together with RAM and thus 1279a19cbfb3SGerd Hoffmann * already loaded at this point */ 1280a19cbfb3SGerd Hoffmann if (!loadvm) { 1281a19cbfb3SGerd Hoffmann qxl_reset_state(d); 1282a19cbfb3SGerd Hoffmann } 1283a19cbfb3SGerd Hoffmann qemu_spice_create_host_memslot(&d->ssd); 1284a19cbfb3SGerd Hoffmann qxl_soft_reset(d); 128575c70e37SGerd Hoffmann 128686dbcdd9SGerd Hoffmann if (d->migration_blocker) { 128786dbcdd9SGerd Hoffmann migrate_del_blocker(d->migration_blocker); 128886dbcdd9SGerd Hoffmann error_free(d->migration_blocker); 128986dbcdd9SGerd Hoffmann d->migration_blocker = NULL; 129086dbcdd9SGerd Hoffmann } 129186dbcdd9SGerd Hoffmann 129275c70e37SGerd Hoffmann if (startstop) { 129375c70e37SGerd Hoffmann qemu_spice_display_start(); 129475c70e37SGerd Hoffmann } 1295a19cbfb3SGerd Hoffmann } 1296a19cbfb3SGerd Hoffmann 1297a19cbfb3SGerd Hoffmann static void qxl_reset_handler(DeviceState *dev) 1298a19cbfb3SGerd Hoffmann { 1299c69f6c7dSGonglei PCIQXLDevice *d = PCI_QXL(PCI_DEVICE(dev)); 1300c480bb7dSAlon Levy 1301a19cbfb3SGerd Hoffmann qxl_hard_reset(d, 0); 1302a19cbfb3SGerd Hoffmann } 1303a19cbfb3SGerd Hoffmann 1304a19cbfb3SGerd Hoffmann static void qxl_vga_ioport_write(void *opaque, uint32_t addr, uint32_t val) 1305a19cbfb3SGerd Hoffmann { 1306a19cbfb3SGerd Hoffmann VGACommonState *vga = opaque; 1307a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = container_of(vga, PCIQXLDevice, vga); 1308a19cbfb3SGerd Hoffmann 1309c480bb7dSAlon Levy trace_qxl_io_write_vga(qxl->id, qxl_mode_to_string(qxl->mode), addr, val); 1310a19cbfb3SGerd Hoffmann if (qxl->mode != QXL_MODE_VGA) { 13115ff4e36cSAlon Levy qxl_destroy_primary(qxl, QXL_SYNC); 1312a19cbfb3SGerd Hoffmann qxl_soft_reset(qxl); 1313a19cbfb3SGerd Hoffmann } 1314a19cbfb3SGerd Hoffmann vga_ioport_write(opaque, addr, val); 1315a19cbfb3SGerd Hoffmann } 1316a19cbfb3SGerd Hoffmann 1317f67ab77aSGerd Hoffmann static const MemoryRegionPortio qxl_vga_portio_list[] = { 1318f67ab77aSGerd Hoffmann { 0x04, 2, 1, .read = vga_ioport_read, 1319f67ab77aSGerd Hoffmann .write = qxl_vga_ioport_write }, /* 3b4 */ 1320f67ab77aSGerd Hoffmann { 0x0a, 1, 1, .read = vga_ioport_read, 1321f67ab77aSGerd Hoffmann .write = qxl_vga_ioport_write }, /* 3ba */ 1322f67ab77aSGerd Hoffmann { 0x10, 16, 1, .read = vga_ioport_read, 1323f67ab77aSGerd Hoffmann .write = qxl_vga_ioport_write }, /* 3c0 */ 1324f67ab77aSGerd Hoffmann { 0x24, 2, 1, .read = vga_ioport_read, 1325f67ab77aSGerd Hoffmann .write = qxl_vga_ioport_write }, /* 3d4 */ 1326f67ab77aSGerd Hoffmann { 0x2a, 1, 1, .read = vga_ioport_read, 1327f67ab77aSGerd Hoffmann .write = qxl_vga_ioport_write }, /* 3da */ 1328f67ab77aSGerd Hoffmann PORTIO_END_OF_LIST(), 1329f67ab77aSGerd Hoffmann }; 1330f67ab77aSGerd Hoffmann 1331e954ea28SAlon Levy static int qxl_add_memslot(PCIQXLDevice *d, uint32_t slot_id, uint64_t delta, 13325ff4e36cSAlon Levy qxl_async_io async) 1333a19cbfb3SGerd Hoffmann { 1334a19cbfb3SGerd Hoffmann static const int regions[] = { 1335a19cbfb3SGerd Hoffmann QXL_RAM_RANGE_INDEX, 1336a19cbfb3SGerd Hoffmann QXL_VRAM_RANGE_INDEX, 13376f2b175aSGerd Hoffmann QXL_VRAM64_RANGE_INDEX, 1338a19cbfb3SGerd Hoffmann }; 1339a19cbfb3SGerd Hoffmann uint64_t guest_start; 1340a19cbfb3SGerd Hoffmann uint64_t guest_end; 1341a19cbfb3SGerd Hoffmann int pci_region; 1342a19cbfb3SGerd Hoffmann pcibus_t pci_start; 1343a19cbfb3SGerd Hoffmann pcibus_t pci_end; 13443cb5158fSGerd Hoffmann MemoryRegion *mr; 1345a19cbfb3SGerd Hoffmann intptr_t virt_start; 1346a19cbfb3SGerd Hoffmann QXLDevMemSlot memslot; 1347a19cbfb3SGerd Hoffmann int i; 1348a19cbfb3SGerd Hoffmann 1349a19cbfb3SGerd Hoffmann guest_start = le64_to_cpu(d->guest_slots[slot_id].slot.mem_start); 1350a19cbfb3SGerd Hoffmann guest_end = le64_to_cpu(d->guest_slots[slot_id].slot.mem_end); 1351a19cbfb3SGerd Hoffmann 1352c480bb7dSAlon Levy trace_qxl_memslot_add_guest(d->id, slot_id, guest_start, guest_end); 1353a19cbfb3SGerd Hoffmann 1354e954ea28SAlon Levy if (slot_id >= NUM_MEMSLOTS) { 13550a530548SAlon Levy qxl_set_guest_bug(d, "%s: slot_id >= NUM_MEMSLOTS %d >= %d", __func__, 1356e954ea28SAlon Levy slot_id, NUM_MEMSLOTS); 1357e954ea28SAlon Levy return 1; 1358e954ea28SAlon Levy } 1359e954ea28SAlon Levy if (guest_start > guest_end) { 13600a530548SAlon Levy qxl_set_guest_bug(d, "%s: guest_start > guest_end 0x%" PRIx64 1361e954ea28SAlon Levy " > 0x%" PRIx64, __func__, guest_start, guest_end); 1362e954ea28SAlon Levy return 1; 1363e954ea28SAlon Levy } 1364a19cbfb3SGerd Hoffmann 1365a19cbfb3SGerd Hoffmann for (i = 0; i < ARRAY_SIZE(regions); i++) { 1366a19cbfb3SGerd Hoffmann pci_region = regions[i]; 1367a19cbfb3SGerd Hoffmann pci_start = d->pci.io_regions[pci_region].addr; 1368a19cbfb3SGerd Hoffmann pci_end = pci_start + d->pci.io_regions[pci_region].size; 1369a19cbfb3SGerd Hoffmann /* mapped? */ 1370a19cbfb3SGerd Hoffmann if (pci_start == -1) { 1371a19cbfb3SGerd Hoffmann continue; 1372a19cbfb3SGerd Hoffmann } 1373a19cbfb3SGerd Hoffmann /* start address in range ? */ 1374a19cbfb3SGerd Hoffmann if (guest_start < pci_start || guest_start > pci_end) { 1375a19cbfb3SGerd Hoffmann continue; 1376a19cbfb3SGerd Hoffmann } 1377a19cbfb3SGerd Hoffmann /* end address in range ? */ 1378a19cbfb3SGerd Hoffmann if (guest_end > pci_end) { 1379a19cbfb3SGerd Hoffmann continue; 1380a19cbfb3SGerd Hoffmann } 1381a19cbfb3SGerd Hoffmann /* passed */ 1382a19cbfb3SGerd Hoffmann break; 1383a19cbfb3SGerd Hoffmann } 1384e954ea28SAlon Levy if (i == ARRAY_SIZE(regions)) { 13850a530548SAlon Levy qxl_set_guest_bug(d, "%s: finished loop without match", __func__); 1386e954ea28SAlon Levy return 1; 1387e954ea28SAlon Levy } 1388a19cbfb3SGerd Hoffmann 1389a19cbfb3SGerd Hoffmann switch (pci_region) { 1390a19cbfb3SGerd Hoffmann case QXL_RAM_RANGE_INDEX: 13913cb5158fSGerd Hoffmann mr = &d->vga.vram; 1392a19cbfb3SGerd Hoffmann break; 1393a19cbfb3SGerd Hoffmann case QXL_VRAM_RANGE_INDEX: 13946f2b175aSGerd Hoffmann case 4 /* vram 64bit */: 13953cb5158fSGerd Hoffmann mr = &d->vram_bar; 1396a19cbfb3SGerd Hoffmann break; 1397a19cbfb3SGerd Hoffmann default: 1398a19cbfb3SGerd Hoffmann /* should not happen */ 13990a530548SAlon Levy qxl_set_guest_bug(d, "%s: pci_region = %d", __func__, pci_region); 1400e954ea28SAlon Levy return 1; 1401a19cbfb3SGerd Hoffmann } 1402a19cbfb3SGerd Hoffmann 14033cb5158fSGerd Hoffmann virt_start = (intptr_t)memory_region_get_ram_ptr(mr); 1404a19cbfb3SGerd Hoffmann memslot.slot_id = slot_id; 1405a19cbfb3SGerd Hoffmann memslot.slot_group_id = MEMSLOT_GROUP_GUEST; /* guest group */ 1406a19cbfb3SGerd Hoffmann memslot.virt_start = virt_start + (guest_start - pci_start); 1407a19cbfb3SGerd Hoffmann memslot.virt_end = virt_start + (guest_end - pci_start); 1408a19cbfb3SGerd Hoffmann memslot.addr_delta = memslot.virt_start - delta; 1409a19cbfb3SGerd Hoffmann memslot.generation = d->rom->slot_generation = 0; 1410a19cbfb3SGerd Hoffmann qxl_rom_set_dirty(d); 1411a19cbfb3SGerd Hoffmann 14125ff4e36cSAlon Levy qemu_spice_add_memslot(&d->ssd, &memslot, async); 14133cb5158fSGerd Hoffmann d->guest_slots[slot_id].mr = mr; 14143cb5158fSGerd Hoffmann d->guest_slots[slot_id].offset = memslot.virt_start - virt_start; 1415a19cbfb3SGerd Hoffmann d->guest_slots[slot_id].size = memslot.virt_end - memslot.virt_start; 1416a19cbfb3SGerd Hoffmann d->guest_slots[slot_id].delta = delta; 1417a19cbfb3SGerd Hoffmann d->guest_slots[slot_id].active = 1; 1418e954ea28SAlon Levy return 0; 1419a19cbfb3SGerd Hoffmann } 1420a19cbfb3SGerd Hoffmann 1421a19cbfb3SGerd Hoffmann static void qxl_del_memslot(PCIQXLDevice *d, uint32_t slot_id) 1422a19cbfb3SGerd Hoffmann { 14235c59d118SGerd Hoffmann qemu_spice_del_memslot(&d->ssd, MEMSLOT_GROUP_HOST, slot_id); 1424a19cbfb3SGerd Hoffmann d->guest_slots[slot_id].active = 0; 1425a19cbfb3SGerd Hoffmann } 1426a19cbfb3SGerd Hoffmann 1427a19cbfb3SGerd Hoffmann static void qxl_reset_memslots(PCIQXLDevice *d) 1428a19cbfb3SGerd Hoffmann { 1429aee32bf3SGerd Hoffmann qxl_spice_reset_memslots(d); 1430a19cbfb3SGerd Hoffmann memset(&d->guest_slots, 0, sizeof(d->guest_slots)); 1431a19cbfb3SGerd Hoffmann } 1432a19cbfb3SGerd Hoffmann 1433a19cbfb3SGerd Hoffmann static void qxl_reset_surfaces(PCIQXLDevice *d) 1434a19cbfb3SGerd Hoffmann { 1435c480bb7dSAlon Levy trace_qxl_reset_surfaces(d->id); 1436a19cbfb3SGerd Hoffmann d->mode = QXL_MODE_UNDEFINED; 14375ff4e36cSAlon Levy qxl_spice_destroy_surfaces(d, QXL_SYNC); 1438a19cbfb3SGerd Hoffmann } 1439a19cbfb3SGerd Hoffmann 1440e25139b3SYonit Halperin /* can be also called from spice server thread context */ 1441726bdf65SGerd Hoffmann static bool qxl_get_check_slot_offset(PCIQXLDevice *qxl, QXLPHYSICAL pqxl, 1442726bdf65SGerd Hoffmann uint32_t *s, uint64_t *o) 1443a19cbfb3SGerd Hoffmann { 1444a19cbfb3SGerd Hoffmann uint64_t phys = le64_to_cpu(pqxl); 1445a19cbfb3SGerd Hoffmann uint32_t slot = (phys >> (64 - 8)) & 0xff; 1446a19cbfb3SGerd Hoffmann uint64_t offset = phys & 0xffffffffffff; 1447a19cbfb3SGerd Hoffmann 14484b635c59SAlon Levy if (slot >= NUM_MEMSLOTS) { 14490a530548SAlon Levy qxl_set_guest_bug(qxl, "slot too large %d >= %d", slot, 14500a530548SAlon Levy NUM_MEMSLOTS); 1451726bdf65SGerd Hoffmann return false; 1452a19cbfb3SGerd Hoffmann } 14534b635c59SAlon Levy if (!qxl->guest_slots[slot].active) { 14540a530548SAlon Levy qxl_set_guest_bug(qxl, "inactive slot %d\n", slot); 1455726bdf65SGerd Hoffmann return false; 14564b635c59SAlon Levy } 14574b635c59SAlon Levy if (offset < qxl->guest_slots[slot].delta) { 14580a530548SAlon Levy qxl_set_guest_bug(qxl, 14590a530548SAlon Levy "slot %d offset %"PRIu64" < delta %"PRIu64"\n", 14604b635c59SAlon Levy slot, offset, qxl->guest_slots[slot].delta); 1461726bdf65SGerd Hoffmann return false; 14624b635c59SAlon Levy } 14634b635c59SAlon Levy offset -= qxl->guest_slots[slot].delta; 14644b635c59SAlon Levy if (offset > qxl->guest_slots[slot].size) { 14650a530548SAlon Levy qxl_set_guest_bug(qxl, 14660a530548SAlon Levy "slot %d offset %"PRIu64" > size %"PRIu64"\n", 14674b635c59SAlon Levy slot, offset, qxl->guest_slots[slot].size); 1468726bdf65SGerd Hoffmann return false; 1469726bdf65SGerd Hoffmann } 1470726bdf65SGerd Hoffmann 1471726bdf65SGerd Hoffmann *s = slot; 1472726bdf65SGerd Hoffmann *o = offset; 1473726bdf65SGerd Hoffmann return true; 1474726bdf65SGerd Hoffmann } 1475726bdf65SGerd Hoffmann 1476726bdf65SGerd Hoffmann /* can be also called from spice server thread context */ 1477726bdf65SGerd Hoffmann void *qxl_phys2virt(PCIQXLDevice *qxl, QXLPHYSICAL pqxl, int group_id) 1478726bdf65SGerd Hoffmann { 1479726bdf65SGerd Hoffmann uint64_t offset; 1480726bdf65SGerd Hoffmann uint32_t slot; 14813cb5158fSGerd Hoffmann void *ptr; 1482726bdf65SGerd Hoffmann 1483726bdf65SGerd Hoffmann switch (group_id) { 1484726bdf65SGerd Hoffmann case MEMSLOT_GROUP_HOST: 1485726bdf65SGerd Hoffmann offset = le64_to_cpu(pqxl) & 0xffffffffffff; 1486726bdf65SGerd Hoffmann return (void *)(intptr_t)offset; 1487726bdf65SGerd Hoffmann case MEMSLOT_GROUP_GUEST: 1488726bdf65SGerd Hoffmann if (!qxl_get_check_slot_offset(qxl, pqxl, &slot, &offset)) { 14894b635c59SAlon Levy return NULL; 14904b635c59SAlon Levy } 14913cb5158fSGerd Hoffmann ptr = memory_region_get_ram_ptr(qxl->guest_slots[slot].mr); 14923cb5158fSGerd Hoffmann ptr += qxl->guest_slots[slot].offset; 14933cb5158fSGerd Hoffmann ptr += offset; 14943cb5158fSGerd Hoffmann return ptr; 14954b635c59SAlon Levy } 14964b635c59SAlon Levy return NULL; 1497a19cbfb3SGerd Hoffmann } 1498a19cbfb3SGerd Hoffmann 14995ff4e36cSAlon Levy static void qxl_create_guest_primary_complete(PCIQXLDevice *qxl) 15005ff4e36cSAlon Levy { 15015ff4e36cSAlon Levy /* for local rendering */ 15025ff4e36cSAlon Levy qxl_render_resize(qxl); 15035ff4e36cSAlon Levy } 15045ff4e36cSAlon Levy 15055ff4e36cSAlon Levy static void qxl_create_guest_primary(PCIQXLDevice *qxl, int loadvm, 15065ff4e36cSAlon Levy qxl_async_io async) 1507a19cbfb3SGerd Hoffmann { 1508a19cbfb3SGerd Hoffmann QXLDevSurfaceCreate surface; 1509a19cbfb3SGerd Hoffmann QXLSurfaceCreate *sc = &qxl->guest_primary.surface; 15103761abb1SAlon Levy uint32_t requested_height = le32_to_cpu(sc->height); 151113d1fd44SAlon Levy int requested_stride = le32_to_cpu(sc->stride); 151213d1fd44SAlon Levy 15133761abb1SAlon Levy if (requested_stride == INT32_MIN || 15143761abb1SAlon Levy abs(requested_stride) * (uint64_t)requested_height 15153761abb1SAlon Levy > qxl->vgamem_size) { 15163761abb1SAlon Levy qxl_set_guest_bug(qxl, "%s: requested primary larger than framebuffer" 15173761abb1SAlon Levy " stride %d x height %" PRIu32 " > %" PRIu32, 15183761abb1SAlon Levy __func__, requested_stride, requested_height, 15193761abb1SAlon Levy qxl->vgamem_size); 152013d1fd44SAlon Levy return; 152113d1fd44SAlon Levy } 1522a19cbfb3SGerd Hoffmann 1523ddf9f4b7SAlon Levy if (qxl->mode == QXL_MODE_NATIVE) { 15240a530548SAlon Levy qxl_set_guest_bug(qxl, "%s: nop since already in QXL_MODE_NATIVE", 1525ddf9f4b7SAlon Levy __func__); 1526ddf9f4b7SAlon Levy } 1527a19cbfb3SGerd Hoffmann qxl_exit_vga_mode(qxl); 1528a19cbfb3SGerd Hoffmann 1529a19cbfb3SGerd Hoffmann surface.format = le32_to_cpu(sc->format); 1530a19cbfb3SGerd Hoffmann surface.height = le32_to_cpu(sc->height); 1531a19cbfb3SGerd Hoffmann surface.mem = le64_to_cpu(sc->mem); 1532a19cbfb3SGerd Hoffmann surface.position = le32_to_cpu(sc->position); 1533a19cbfb3SGerd Hoffmann surface.stride = le32_to_cpu(sc->stride); 1534a19cbfb3SGerd Hoffmann surface.width = le32_to_cpu(sc->width); 1535a19cbfb3SGerd Hoffmann surface.type = le32_to_cpu(sc->type); 1536a19cbfb3SGerd Hoffmann surface.flags = le32_to_cpu(sc->flags); 1537c480bb7dSAlon Levy trace_qxl_create_guest_primary(qxl->id, sc->width, sc->height, sc->mem, 1538c480bb7dSAlon Levy sc->format, sc->position); 1539c480bb7dSAlon Levy trace_qxl_create_guest_primary_rest(qxl->id, sc->stride, sc->type, 1540c480bb7dSAlon Levy sc->flags); 1541a19cbfb3SGerd Hoffmann 154248f4ba67SAlon Levy if ((surface.stride & 0x3) != 0) { 154348f4ba67SAlon Levy qxl_set_guest_bug(qxl, "primary surface stride = %d %% 4 != 0", 154448f4ba67SAlon Levy surface.stride); 154548f4ba67SAlon Levy return; 154648f4ba67SAlon Levy } 154748f4ba67SAlon Levy 1548a19cbfb3SGerd Hoffmann surface.mouse_mode = true; 1549a19cbfb3SGerd Hoffmann surface.group_id = MEMSLOT_GROUP_GUEST; 1550a19cbfb3SGerd Hoffmann if (loadvm) { 1551a19cbfb3SGerd Hoffmann surface.flags |= QXL_SURF_FLAG_KEEP_DATA; 1552a19cbfb3SGerd Hoffmann } 1553a19cbfb3SGerd Hoffmann 1554a19cbfb3SGerd Hoffmann qxl->mode = QXL_MODE_NATIVE; 1555a19cbfb3SGerd Hoffmann qxl->cmdflags = 0; 15565ff4e36cSAlon Levy qemu_spice_create_primary_surface(&qxl->ssd, 0, &surface, async); 1557a19cbfb3SGerd Hoffmann 15585ff4e36cSAlon Levy if (async == QXL_SYNC) { 15595ff4e36cSAlon Levy qxl_create_guest_primary_complete(qxl); 15605ff4e36cSAlon Levy } 1561a19cbfb3SGerd Hoffmann } 1562a19cbfb3SGerd Hoffmann 15635ff4e36cSAlon Levy /* return 1 if surface destoy was initiated (in QXL_ASYNC case) or 15645ff4e36cSAlon Levy * done (in QXL_SYNC case), 0 otherwise. */ 15655ff4e36cSAlon Levy static int qxl_destroy_primary(PCIQXLDevice *d, qxl_async_io async) 1566a19cbfb3SGerd Hoffmann { 1567a19cbfb3SGerd Hoffmann if (d->mode == QXL_MODE_UNDEFINED) { 15685ff4e36cSAlon Levy return 0; 1569a19cbfb3SGerd Hoffmann } 1570c480bb7dSAlon Levy trace_qxl_destroy_primary(d->id); 1571a19cbfb3SGerd Hoffmann d->mode = QXL_MODE_UNDEFINED; 15725ff4e36cSAlon Levy qemu_spice_destroy_primary_surface(&d->ssd, 0, async); 157330f6da66SYonit Halperin qxl_spice_reset_cursor(d); 15745ff4e36cSAlon Levy return 1; 1575a19cbfb3SGerd Hoffmann } 1576a19cbfb3SGerd Hoffmann 15779c70434fSGerd Hoffmann static void qxl_set_mode(PCIQXLDevice *d, unsigned int modenr, int loadvm) 1578a19cbfb3SGerd Hoffmann { 1579a19cbfb3SGerd Hoffmann pcibus_t start = d->pci.io_regions[QXL_RAM_RANGE_INDEX].addr; 1580a19cbfb3SGerd Hoffmann pcibus_t end = d->pci.io_regions[QXL_RAM_RANGE_INDEX].size + start; 1581a19cbfb3SGerd Hoffmann QXLMode *mode = d->modes->modes + modenr; 1582a19cbfb3SGerd Hoffmann uint64_t devmem = d->pci.io_regions[QXL_RAM_RANGE_INDEX].addr; 1583a19cbfb3SGerd Hoffmann QXLMemSlot slot = { 1584a19cbfb3SGerd Hoffmann .mem_start = start, 1585a19cbfb3SGerd Hoffmann .mem_end = end 1586a19cbfb3SGerd Hoffmann }; 15879c70434fSGerd Hoffmann 15889c70434fSGerd Hoffmann if (modenr >= d->modes->n_modes) { 15899c70434fSGerd Hoffmann qxl_set_guest_bug(d, "mode number out of range"); 15909c70434fSGerd Hoffmann return; 15919c70434fSGerd Hoffmann } 15929c70434fSGerd Hoffmann 1593a19cbfb3SGerd Hoffmann QXLSurfaceCreate surface = { 1594a19cbfb3SGerd Hoffmann .width = mode->x_res, 1595a19cbfb3SGerd Hoffmann .height = mode->y_res, 1596a19cbfb3SGerd Hoffmann .stride = -mode->x_res * 4, 1597a19cbfb3SGerd Hoffmann .format = SPICE_SURFACE_FMT_32_xRGB, 1598a19cbfb3SGerd Hoffmann .flags = loadvm ? QXL_SURF_FLAG_KEEP_DATA : 0, 1599a19cbfb3SGerd Hoffmann .mouse_mode = true, 1600a19cbfb3SGerd Hoffmann .mem = devmem + d->shadow_rom.draw_area_offset, 1601a19cbfb3SGerd Hoffmann }; 1602a19cbfb3SGerd Hoffmann 1603c480bb7dSAlon Levy trace_qxl_set_mode(d->id, modenr, mode->x_res, mode->y_res, mode->bits, 1604c480bb7dSAlon Levy devmem); 1605a19cbfb3SGerd Hoffmann if (!loadvm) { 1606a19cbfb3SGerd Hoffmann qxl_hard_reset(d, 0); 1607a19cbfb3SGerd Hoffmann } 1608a19cbfb3SGerd Hoffmann 1609a19cbfb3SGerd Hoffmann d->guest_slots[0].slot = slot; 1610e954ea28SAlon Levy assert(qxl_add_memslot(d, 0, devmem, QXL_SYNC) == 0); 1611a19cbfb3SGerd Hoffmann 1612a19cbfb3SGerd Hoffmann d->guest_primary.surface = surface; 16135ff4e36cSAlon Levy qxl_create_guest_primary(d, 0, QXL_SYNC); 1614a19cbfb3SGerd Hoffmann 1615a19cbfb3SGerd Hoffmann d->mode = QXL_MODE_COMPAT; 1616a19cbfb3SGerd Hoffmann d->cmdflags = QXL_COMMAND_FLAG_COMPAT; 1617a19cbfb3SGerd Hoffmann if (mode->bits == 16) { 1618a19cbfb3SGerd Hoffmann d->cmdflags |= QXL_COMMAND_FLAG_COMPAT_16BPP; 1619a19cbfb3SGerd Hoffmann } 1620a19cbfb3SGerd Hoffmann d->shadow_rom.mode = cpu_to_le32(modenr); 1621a19cbfb3SGerd Hoffmann d->rom->mode = cpu_to_le32(modenr); 1622a19cbfb3SGerd Hoffmann qxl_rom_set_dirty(d); 1623a19cbfb3SGerd Hoffmann } 1624a19cbfb3SGerd Hoffmann 1625a8170e5eSAvi Kivity static void ioport_write(void *opaque, hwaddr addr, 1626b1950430SAvi Kivity uint64_t val, unsigned size) 1627a19cbfb3SGerd Hoffmann { 1628a19cbfb3SGerd Hoffmann PCIQXLDevice *d = opaque; 1629b1950430SAvi Kivity uint32_t io_port = addr; 16305ff4e36cSAlon Levy qxl_async_io async = QXL_SYNC; 16315ff4e36cSAlon Levy uint32_t orig_io_port = io_port; 1632a19cbfb3SGerd Hoffmann 1633d96aafcaSAlon Levy if (d->guest_bug && io_port != QXL_IO_RESET) { 1634087e6a42SAlon Levy return; 1635087e6a42SAlon Levy } 1636087e6a42SAlon Levy 1637020af1c4SAlon Levy if (d->revision <= QXL_REVISION_STABLE_V10 && 1638ffe01e59SGerd Hoffmann io_port > QXL_IO_FLUSH_RELEASE) { 1639020af1c4SAlon Levy qxl_set_guest_bug(d, "unsupported io %d for revision %d\n", 1640020af1c4SAlon Levy io_port, d->revision); 1641020af1c4SAlon Levy return; 1642020af1c4SAlon Levy } 1643020af1c4SAlon Levy 1644a19cbfb3SGerd Hoffmann switch (io_port) { 1645a19cbfb3SGerd Hoffmann case QXL_IO_RESET: 1646a19cbfb3SGerd Hoffmann case QXL_IO_SET_MODE: 1647a19cbfb3SGerd Hoffmann case QXL_IO_MEMSLOT_ADD: 1648a19cbfb3SGerd Hoffmann case QXL_IO_MEMSLOT_DEL: 1649a19cbfb3SGerd Hoffmann case QXL_IO_CREATE_PRIMARY: 165081144d1aSGerd Hoffmann case QXL_IO_UPDATE_IRQ: 1651a3d14054SAlon Levy case QXL_IO_LOG: 16525ff4e36cSAlon Levy case QXL_IO_MEMSLOT_ADD_ASYNC: 16535ff4e36cSAlon Levy case QXL_IO_CREATE_PRIMARY_ASYNC: 1654a19cbfb3SGerd Hoffmann break; 1655a19cbfb3SGerd Hoffmann default: 1656e21a298aSAlon Levy if (d->mode != QXL_MODE_VGA) { 1657a19cbfb3SGerd Hoffmann break; 1658e21a298aSAlon Levy } 1659c480bb7dSAlon Levy trace_qxl_io_unexpected_vga_mode(d->id, 1660917ae08cSAlon Levy addr, val, io_port_to_string(io_port)); 16615ff4e36cSAlon Levy /* be nice to buggy guest drivers */ 16625ff4e36cSAlon Levy if (io_port >= QXL_IO_UPDATE_AREA_ASYNC && 1663020af1c4SAlon Levy io_port < QXL_IO_RANGE_SIZE) { 16645ff4e36cSAlon Levy qxl_send_events(d, QXL_INTERRUPT_IO_CMD); 16655ff4e36cSAlon Levy } 1666a19cbfb3SGerd Hoffmann return; 1667a19cbfb3SGerd Hoffmann } 1668a19cbfb3SGerd Hoffmann 16695ff4e36cSAlon Levy /* we change the io_port to avoid ifdeffery in the main switch */ 16705ff4e36cSAlon Levy orig_io_port = io_port; 16715ff4e36cSAlon Levy switch (io_port) { 16725ff4e36cSAlon Levy case QXL_IO_UPDATE_AREA_ASYNC: 16735ff4e36cSAlon Levy io_port = QXL_IO_UPDATE_AREA; 16745ff4e36cSAlon Levy goto async_common; 16755ff4e36cSAlon Levy case QXL_IO_MEMSLOT_ADD_ASYNC: 16765ff4e36cSAlon Levy io_port = QXL_IO_MEMSLOT_ADD; 16775ff4e36cSAlon Levy goto async_common; 16785ff4e36cSAlon Levy case QXL_IO_CREATE_PRIMARY_ASYNC: 16795ff4e36cSAlon Levy io_port = QXL_IO_CREATE_PRIMARY; 16805ff4e36cSAlon Levy goto async_common; 16815ff4e36cSAlon Levy case QXL_IO_DESTROY_PRIMARY_ASYNC: 16825ff4e36cSAlon Levy io_port = QXL_IO_DESTROY_PRIMARY; 16835ff4e36cSAlon Levy goto async_common; 16845ff4e36cSAlon Levy case QXL_IO_DESTROY_SURFACE_ASYNC: 16855ff4e36cSAlon Levy io_port = QXL_IO_DESTROY_SURFACE_WAIT; 16865ff4e36cSAlon Levy goto async_common; 16875ff4e36cSAlon Levy case QXL_IO_DESTROY_ALL_SURFACES_ASYNC: 16885ff4e36cSAlon Levy io_port = QXL_IO_DESTROY_ALL_SURFACES; 16893e16b9c5SAlon Levy goto async_common; 16903e16b9c5SAlon Levy case QXL_IO_FLUSH_SURFACES_ASYNC: 1691020af1c4SAlon Levy case QXL_IO_MONITORS_CONFIG_ASYNC: 16925ff4e36cSAlon Levy async_common: 16935ff4e36cSAlon Levy async = QXL_ASYNC; 16945ff4e36cSAlon Levy qemu_mutex_lock(&d->async_lock); 16955ff4e36cSAlon Levy if (d->current_async != QXL_UNDEFINED_IO) { 16960a530548SAlon Levy qxl_set_guest_bug(d, "%d async started before last (%d) complete", 16975ff4e36cSAlon Levy io_port, d->current_async); 16985ff4e36cSAlon Levy qemu_mutex_unlock(&d->async_lock); 16995ff4e36cSAlon Levy return; 17005ff4e36cSAlon Levy } 17015ff4e36cSAlon Levy d->current_async = orig_io_port; 17025ff4e36cSAlon Levy qemu_mutex_unlock(&d->async_lock); 17035ff4e36cSAlon Levy break; 17045ff4e36cSAlon Levy default: 17055ff4e36cSAlon Levy break; 17065ff4e36cSAlon Levy } 170718b20385SGerd Hoffmann trace_qxl_io_write(d->id, qxl_mode_to_string(d->mode), 170818b20385SGerd Hoffmann addr, io_port_to_string(addr), 170918b20385SGerd Hoffmann val, size, async); 17105ff4e36cSAlon Levy 1711a19cbfb3SGerd Hoffmann switch (io_port) { 1712a19cbfb3SGerd Hoffmann case QXL_IO_UPDATE_AREA: 1713a19cbfb3SGerd Hoffmann { 171481fb6f15SAlon Levy QXLCookie *cookie = NULL; 1715a19cbfb3SGerd Hoffmann QXLRect update = d->ram->update_area; 171681fb6f15SAlon Levy 1717ddd8fdc7SGerd Hoffmann if (d->ram->update_surface > d->ssd.num_surfaces) { 1718511b13e2SAlon Levy qxl_set_guest_bug(d, "QXL_IO_UPDATE_AREA: invalid surface id %d\n", 1719511b13e2SAlon Levy d->ram->update_surface); 172036a03e0bSMichael Tokarev break; 1721511b13e2SAlon Levy } 172236a03e0bSMichael Tokarev if (update.left >= update.right || update.top >= update.bottom || 172336a03e0bSMichael Tokarev update.left < 0 || update.top < 0) { 1724511b13e2SAlon Levy qxl_set_guest_bug(d, 1725511b13e2SAlon Levy "QXL_IO_UPDATE_AREA: invalid area (%ux%u)x(%ux%u)\n", 1726511b13e2SAlon Levy update.left, update.top, update.right, update.bottom); 17279e5a25f1SMarc-André Lureau if (update.left == update.right || update.top == update.bottom) { 17289e5a25f1SMarc-André Lureau /* old drivers may provide empty area, keep going */ 17299e5a25f1SMarc-André Lureau qxl_clear_guest_bug(d); 17309e5a25f1SMarc-André Lureau goto cancel_async; 17319e5a25f1SMarc-André Lureau } 1732ccc2960dSDunrong Huang break; 1733ccc2960dSDunrong Huang } 173481fb6f15SAlon Levy if (async == QXL_ASYNC) { 173581fb6f15SAlon Levy cookie = qxl_cookie_new(QXL_COOKIE_TYPE_IO, 173681fb6f15SAlon Levy QXL_IO_UPDATE_AREA_ASYNC); 173781fb6f15SAlon Levy cookie->u.area = update; 173881fb6f15SAlon Levy } 1739aee32bf3SGerd Hoffmann qxl_spice_update_area(d, d->ram->update_surface, 174081fb6f15SAlon Levy cookie ? &cookie->u.area : &update, 174181fb6f15SAlon Levy NULL, 0, 0, async, cookie); 1742a19cbfb3SGerd Hoffmann break; 1743a19cbfb3SGerd Hoffmann } 1744a19cbfb3SGerd Hoffmann case QXL_IO_NOTIFY_CMD: 17455c59d118SGerd Hoffmann qemu_spice_wakeup(&d->ssd); 1746a19cbfb3SGerd Hoffmann break; 1747a19cbfb3SGerd Hoffmann case QXL_IO_NOTIFY_CURSOR: 17485c59d118SGerd Hoffmann qemu_spice_wakeup(&d->ssd); 1749a19cbfb3SGerd Hoffmann break; 1750a19cbfb3SGerd Hoffmann case QXL_IO_UPDATE_IRQ: 175140010aeaSYonit Halperin qxl_update_irq(d); 1752a19cbfb3SGerd Hoffmann break; 1753a19cbfb3SGerd Hoffmann case QXL_IO_NOTIFY_OOM: 1754a19cbfb3SGerd Hoffmann if (!SPICE_RING_IS_EMPTY(&d->ram->release_ring)) { 1755a19cbfb3SGerd Hoffmann break; 1756a19cbfb3SGerd Hoffmann } 1757a19cbfb3SGerd Hoffmann d->oom_running = 1; 1758aee32bf3SGerd Hoffmann qxl_spice_oom(d); 1759a19cbfb3SGerd Hoffmann d->oom_running = 0; 1760a19cbfb3SGerd Hoffmann break; 1761a19cbfb3SGerd Hoffmann case QXL_IO_SET_MODE: 1762a19cbfb3SGerd Hoffmann qxl_set_mode(d, val, 0); 1763a19cbfb3SGerd Hoffmann break; 1764a19cbfb3SGerd Hoffmann case QXL_IO_LOG: 176500f42697SDaniel P. Berrangé if (TRACE_QXL_IO_LOG_ENABLED || d->guestdebug) { 176600f42697SDaniel P. Berrangé /* We cannot trust the guest to NUL terminate d->ram->log_buf */ 176700f42697SDaniel P. Berrangé char *log_buf = g_strndup((const char *)d->ram->log_buf, 176800f42697SDaniel P. Berrangé sizeof(d->ram->log_buf)); 176900f42697SDaniel P. Berrangé trace_qxl_io_log(d->id, log_buf); 1770a19cbfb3SGerd Hoffmann if (d->guestdebug) { 1771a680f7e7SPeter Maydell fprintf(stderr, "qxl/guest-%d: %" PRId64 ": %s", d->id, 177200f42697SDaniel P. Berrangé qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), log_buf); 177300f42697SDaniel P. Berrangé } 177400f42697SDaniel P. Berrangé g_free(log_buf); 1775a19cbfb3SGerd Hoffmann } 1776a19cbfb3SGerd Hoffmann break; 1777a19cbfb3SGerd Hoffmann case QXL_IO_RESET: 1778a19cbfb3SGerd Hoffmann qxl_hard_reset(d, 0); 1779a19cbfb3SGerd Hoffmann break; 1780a19cbfb3SGerd Hoffmann case QXL_IO_MEMSLOT_ADD: 17812bce0400SGerd Hoffmann if (val >= NUM_MEMSLOTS) { 17820a530548SAlon Levy qxl_set_guest_bug(d, "QXL_IO_MEMSLOT_ADD: val out of range"); 17832bce0400SGerd Hoffmann break; 17842bce0400SGerd Hoffmann } 17852bce0400SGerd Hoffmann if (d->guest_slots[val].active) { 17860a530548SAlon Levy qxl_set_guest_bug(d, 17870a530548SAlon Levy "QXL_IO_MEMSLOT_ADD: memory slot already active"); 17882bce0400SGerd Hoffmann break; 17892bce0400SGerd Hoffmann } 1790a19cbfb3SGerd Hoffmann d->guest_slots[val].slot = d->ram->mem_slot; 17915ff4e36cSAlon Levy qxl_add_memslot(d, val, 0, async); 1792a19cbfb3SGerd Hoffmann break; 1793a19cbfb3SGerd Hoffmann case QXL_IO_MEMSLOT_DEL: 17942bce0400SGerd Hoffmann if (val >= NUM_MEMSLOTS) { 17950a530548SAlon Levy qxl_set_guest_bug(d, "QXL_IO_MEMSLOT_DEL: val out of range"); 17962bce0400SGerd Hoffmann break; 17972bce0400SGerd Hoffmann } 1798a19cbfb3SGerd Hoffmann qxl_del_memslot(d, val); 1799a19cbfb3SGerd Hoffmann break; 1800a19cbfb3SGerd Hoffmann case QXL_IO_CREATE_PRIMARY: 18012bce0400SGerd Hoffmann if (val != 0) { 18020a530548SAlon Levy qxl_set_guest_bug(d, "QXL_IO_CREATE_PRIMARY (async=%d): val != 0", 18035ff4e36cSAlon Levy async); 18045ff4e36cSAlon Levy goto cancel_async; 18052bce0400SGerd Hoffmann } 1806a19cbfb3SGerd Hoffmann d->guest_primary.surface = d->ram->create_surface; 18075ff4e36cSAlon Levy qxl_create_guest_primary(d, 0, async); 1808a19cbfb3SGerd Hoffmann break; 1809a19cbfb3SGerd Hoffmann case QXL_IO_DESTROY_PRIMARY: 18102bce0400SGerd Hoffmann if (val != 0) { 18110a530548SAlon Levy qxl_set_guest_bug(d, "QXL_IO_DESTROY_PRIMARY (async=%d): val != 0", 18125ff4e36cSAlon Levy async); 18135ff4e36cSAlon Levy goto cancel_async; 18142bce0400SGerd Hoffmann } 18155ff4e36cSAlon Levy if (!qxl_destroy_primary(d, async)) { 1816c480bb7dSAlon Levy trace_qxl_io_destroy_primary_ignored(d->id, 18175ff4e36cSAlon Levy qxl_mode_to_string(d->mode)); 18185ff4e36cSAlon Levy goto cancel_async; 18195ff4e36cSAlon Levy } 1820a19cbfb3SGerd Hoffmann break; 1821a19cbfb3SGerd Hoffmann case QXL_IO_DESTROY_SURFACE_WAIT: 1822ddd8fdc7SGerd Hoffmann if (val >= d->ssd.num_surfaces) { 18230a530548SAlon Levy qxl_set_guest_bug(d, "QXL_IO_DESTROY_SURFACE (async=%d):" 18245f8daf2eSStefan Weil "%" PRIu64 " >= NUM_SURFACES", async, val); 18255ff4e36cSAlon Levy goto cancel_async; 18265ff4e36cSAlon Levy } 18275ff4e36cSAlon Levy qxl_spice_destroy_surface_wait(d, val, async); 1828a19cbfb3SGerd Hoffmann break; 18293e16b9c5SAlon Levy case QXL_IO_FLUSH_RELEASE: { 18303e16b9c5SAlon Levy QXLReleaseRing *ring = &d->ram->release_ring; 18313e16b9c5SAlon Levy if (ring->prod - ring->cons + 1 == ring->num_items) { 18323e16b9c5SAlon Levy fprintf(stderr, 18333e16b9c5SAlon Levy "ERROR: no flush, full release ring [p%d,%dc]\n", 18343e16b9c5SAlon Levy ring->prod, ring->cons); 18353e16b9c5SAlon Levy } 18363e16b9c5SAlon Levy qxl_push_free_res(d, 1 /* flush */); 18373e16b9c5SAlon Levy break; 18383e16b9c5SAlon Levy } 18393e16b9c5SAlon Levy case QXL_IO_FLUSH_SURFACES_ASYNC: 18403e16b9c5SAlon Levy qxl_spice_flush_surfaces_async(d); 18413e16b9c5SAlon Levy break; 1842a19cbfb3SGerd Hoffmann case QXL_IO_DESTROY_ALL_SURFACES: 18435ff4e36cSAlon Levy d->mode = QXL_MODE_UNDEFINED; 18445ff4e36cSAlon Levy qxl_spice_destroy_surfaces(d, async); 1845a19cbfb3SGerd Hoffmann break; 1846020af1c4SAlon Levy case QXL_IO_MONITORS_CONFIG_ASYNC: 1847020af1c4SAlon Levy qxl_spice_monitors_config_async(d, 0); 1848020af1c4SAlon Levy break; 1849a19cbfb3SGerd Hoffmann default: 18500a530548SAlon Levy qxl_set_guest_bug(d, "%s: unexpected ioport=0x%x\n", __func__, io_port); 1851a19cbfb3SGerd Hoffmann } 18525ff4e36cSAlon Levy return; 18535ff4e36cSAlon Levy cancel_async: 18545ff4e36cSAlon Levy if (async) { 18555ff4e36cSAlon Levy qxl_send_events(d, QXL_INTERRUPT_IO_CMD); 18565ff4e36cSAlon Levy qemu_mutex_lock(&d->async_lock); 18575ff4e36cSAlon Levy d->current_async = QXL_UNDEFINED_IO; 18585ff4e36cSAlon Levy qemu_mutex_unlock(&d->async_lock); 18595ff4e36cSAlon Levy } 1860a19cbfb3SGerd Hoffmann } 1861a19cbfb3SGerd Hoffmann 1862a8170e5eSAvi Kivity static uint64_t ioport_read(void *opaque, hwaddr addr, 1863b1950430SAvi Kivity unsigned size) 1864a19cbfb3SGerd Hoffmann { 1865917ae08cSAlon Levy PCIQXLDevice *qxl = opaque; 1866a19cbfb3SGerd Hoffmann 1867917ae08cSAlon Levy trace_qxl_io_read_unexpected(qxl->id); 1868a19cbfb3SGerd Hoffmann return 0xff; 1869a19cbfb3SGerd Hoffmann } 1870a19cbfb3SGerd Hoffmann 1871b1950430SAvi Kivity static const MemoryRegionOps qxl_io_ops = { 1872b1950430SAvi Kivity .read = ioport_read, 1873b1950430SAvi Kivity .write = ioport_write, 1874b1950430SAvi Kivity .valid = { 1875b1950430SAvi Kivity .min_access_size = 1, 1876b1950430SAvi Kivity .max_access_size = 1, 1877b1950430SAvi Kivity }, 1878a19cbfb3SGerd Hoffmann }; 1879a19cbfb3SGerd Hoffmann 18804a46c99cSGerd Hoffmann static void qxl_update_irq_bh(void *opaque) 1881a19cbfb3SGerd Hoffmann { 1882a19cbfb3SGerd Hoffmann PCIQXLDevice *d = opaque; 188340010aeaSYonit Halperin qxl_update_irq(d); 1884a19cbfb3SGerd Hoffmann } 1885a19cbfb3SGerd Hoffmann 1886a19cbfb3SGerd Hoffmann static void qxl_send_events(PCIQXLDevice *d, uint32_t events) 1887a19cbfb3SGerd Hoffmann { 1888a19cbfb3SGerd Hoffmann uint32_t old_pending; 1889a19cbfb3SGerd Hoffmann uint32_t le_events = cpu_to_le32(events); 1890a19cbfb3SGerd Hoffmann 1891917ae08cSAlon Levy trace_qxl_send_events(d->id, events); 1892511aefb0SAlon Levy if (!qemu_spice_display_is_running(&d->ssd)) { 1893511aefb0SAlon Levy /* spice-server tracks guest running state and should not do this */ 1894511aefb0SAlon Levy fprintf(stderr, "%s: spice-server bug: guest stopped, ignoring\n", 1895511aefb0SAlon Levy __func__); 1896511aefb0SAlon Levy trace_qxl_send_events_vm_stopped(d->id, events); 1897511aefb0SAlon Levy return; 1898511aefb0SAlon Levy } 18995a358b39SPeter Maydell /* 19005a358b39SPeter Maydell * Older versions of Spice forgot to define the QXLRam struct 19015a358b39SPeter Maydell * with the '__aligned__(4)' attribute. clang 7 and newer will 19025a358b39SPeter Maydell * thus warn that atomic_fetch_or(&d->ram->int_pending, ...) 19035a358b39SPeter Maydell * might be a misaligned atomic access, and will generate an 19045a358b39SPeter Maydell * out-of-line call for it, which results in a link error since 19055a358b39SPeter Maydell * we don't currently link against libatomic. 19065a358b39SPeter Maydell * 19075a358b39SPeter Maydell * In fact we set up d->ram in init_qxl_ram() so it always starts 19085a358b39SPeter Maydell * at a 4K boundary, so we know that &d->ram->int_pending is 19095a358b39SPeter Maydell * naturally aligned for a uint32_t. Newer Spice versions 19105a358b39SPeter Maydell * (with Spice commit beda5ec7a6848be20c0cac2a9a8ef2a41e8069c1) 19115a358b39SPeter Maydell * will fix the bug directly. To deal with older versions, 19125a358b39SPeter Maydell * we tell the compiler to assume the address really is aligned. 19135a358b39SPeter Maydell * Any compiler which cares about the misalignment will have 19145a358b39SPeter Maydell * __builtin_assume_aligned. 19155a358b39SPeter Maydell */ 19165a358b39SPeter Maydell #ifdef HAS_ASSUME_ALIGNED 19175a358b39SPeter Maydell #define ALIGNED_UINT32_PTR(P) ((uint32_t *)__builtin_assume_aligned(P, 4)) 19185a358b39SPeter Maydell #else 19195a358b39SPeter Maydell #define ALIGNED_UINT32_PTR(P) ((uint32_t *)P) 19205a358b39SPeter Maydell #endif 19215a358b39SPeter Maydell 19225a358b39SPeter Maydell old_pending = atomic_fetch_or(ALIGNED_UINT32_PTR(&d->ram->int_pending), 19235a358b39SPeter Maydell le_events); 1924a19cbfb3SGerd Hoffmann if ((old_pending & le_events) == le_events) { 1925a19cbfb3SGerd Hoffmann return; 1926a19cbfb3SGerd Hoffmann } 19274a46c99cSGerd Hoffmann qemu_bh_schedule(d->update_irq); 1928a19cbfb3SGerd Hoffmann } 1929a19cbfb3SGerd Hoffmann 1930a19cbfb3SGerd Hoffmann /* graphics console */ 1931a19cbfb3SGerd Hoffmann 1932a19cbfb3SGerd Hoffmann static void qxl_hw_update(void *opaque) 1933a19cbfb3SGerd Hoffmann { 1934a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = opaque; 1935a19cbfb3SGerd Hoffmann 1936a19cbfb3SGerd Hoffmann qxl_render_update(qxl); 1937a19cbfb3SGerd Hoffmann } 1938a19cbfb3SGerd Hoffmann 19391331eab2SGerd Hoffmann static void qxl_dirty_one_surface(PCIQXLDevice *qxl, QXLPHYSICAL pqxl, 19401331eab2SGerd Hoffmann uint32_t height, int32_t stride) 19411331eab2SGerd Hoffmann { 1942e0127d2eSGerd Hoffmann uint64_t offset, size; 1943e0127d2eSGerd Hoffmann uint32_t slot; 19441331eab2SGerd Hoffmann bool rc; 19451331eab2SGerd Hoffmann 19461331eab2SGerd Hoffmann rc = qxl_get_check_slot_offset(qxl, pqxl, &slot, &offset); 19471331eab2SGerd Hoffmann assert(rc == true); 1948e0127d2eSGerd Hoffmann size = (uint64_t)height * abs(stride); 1949e0127d2eSGerd Hoffmann trace_qxl_surfaces_dirty(qxl->id, offset, size); 19501331eab2SGerd Hoffmann qxl_set_dirty(qxl->guest_slots[slot].mr, 1951e0127d2eSGerd Hoffmann qxl->guest_slots[slot].offset + offset, 1952e0127d2eSGerd Hoffmann qxl->guest_slots[slot].offset + offset + size); 19531331eab2SGerd Hoffmann } 19541331eab2SGerd Hoffmann 1955e25139b3SYonit Halperin static void qxl_dirty_surfaces(PCIQXLDevice *qxl) 1956e25139b3SYonit Halperin { 1957e25139b3SYonit Halperin int i; 1958e25139b3SYonit Halperin 19592aa9e85cSYonit Halperin if (qxl->mode != QXL_MODE_NATIVE && qxl->mode != QXL_MODE_COMPAT) { 1960e25139b3SYonit Halperin return; 1961e25139b3SYonit Halperin } 1962e25139b3SYonit Halperin 1963e25139b3SYonit Halperin /* dirty the primary surface */ 19641331eab2SGerd Hoffmann qxl_dirty_one_surface(qxl, qxl->guest_primary.surface.mem, 19651331eab2SGerd Hoffmann qxl->guest_primary.surface.height, 19661331eab2SGerd Hoffmann qxl->guest_primary.surface.stride); 1967e25139b3SYonit Halperin 1968e25139b3SYonit Halperin /* dirty the off-screen surfaces */ 1969ddd8fdc7SGerd Hoffmann for (i = 0; i < qxl->ssd.num_surfaces; i++) { 1970e25139b3SYonit Halperin QXLSurfaceCmd *cmd; 1971e25139b3SYonit Halperin 1972e25139b3SYonit Halperin if (qxl->guest_surfaces.cmds[i] == 0) { 1973e25139b3SYonit Halperin continue; 1974e25139b3SYonit Halperin } 1975e25139b3SYonit Halperin 1976e25139b3SYonit Halperin cmd = qxl_phys2virt(qxl, qxl->guest_surfaces.cmds[i], 1977e25139b3SYonit Halperin MEMSLOT_GROUP_GUEST); 1978fae2afb1SAlon Levy assert(cmd); 1979e25139b3SYonit Halperin assert(cmd->type == QXL_SURFACE_CMD_CREATE); 19801331eab2SGerd Hoffmann qxl_dirty_one_surface(qxl, cmd->u.surface_create.data, 19811331eab2SGerd Hoffmann cmd->u.surface_create.height, 19821331eab2SGerd Hoffmann cmd->u.surface_create.stride); 1983e25139b3SYonit Halperin } 1984e25139b3SYonit Halperin } 1985e25139b3SYonit Halperin 19861dfb4dd9SLuiz Capitulino static void qxl_vm_change_state_handler(void *opaque, int running, 19871dfb4dd9SLuiz Capitulino RunState state) 1988a19cbfb3SGerd Hoffmann { 1989a19cbfb3SGerd Hoffmann PCIQXLDevice *qxl = opaque; 1990a19cbfb3SGerd Hoffmann 1991efbf2950SYonit Halperin if (running) { 1992efbf2950SYonit Halperin /* 1993efbf2950SYonit Halperin * if qxl_send_events was called from spice server context before 199440010aeaSYonit Halperin * migration ended, qxl_update_irq for these events might not have been 1995efbf2950SYonit Halperin * called 1996efbf2950SYonit Halperin */ 199740010aeaSYonit Halperin qxl_update_irq(qxl); 1998e25139b3SYonit Halperin } else { 1999e25139b3SYonit Halperin /* make sure surfaces are saved before migration */ 2000e25139b3SYonit Halperin qxl_dirty_surfaces(qxl); 2001a19cbfb3SGerd Hoffmann } 2002a19cbfb3SGerd Hoffmann } 2003a19cbfb3SGerd Hoffmann 2004a19cbfb3SGerd Hoffmann /* display change listener */ 2005a19cbfb3SGerd Hoffmann 20067c20b4a3SGerd Hoffmann static void display_update(DisplayChangeListener *dcl, 20077c20b4a3SGerd Hoffmann int x, int y, int w, int h) 2008a19cbfb3SGerd Hoffmann { 2009c6c06853SGerd Hoffmann PCIQXLDevice *qxl = container_of(dcl, PCIQXLDevice, ssd.dcl); 2010c6c06853SGerd Hoffmann 2011c6c06853SGerd Hoffmann if (qxl->mode == QXL_MODE_VGA) { 2012c6c06853SGerd Hoffmann qemu_spice_display_update(&qxl->ssd, x, y, w, h); 2013a19cbfb3SGerd Hoffmann } 2014a19cbfb3SGerd Hoffmann } 2015a19cbfb3SGerd Hoffmann 2016c12aeb86SGerd Hoffmann static void display_switch(DisplayChangeListener *dcl, 2017c12aeb86SGerd Hoffmann struct DisplaySurface *surface) 2018a19cbfb3SGerd Hoffmann { 2019c6c06853SGerd Hoffmann PCIQXLDevice *qxl = container_of(dcl, PCIQXLDevice, ssd.dcl); 2020c6c06853SGerd Hoffmann 202171874c17SGerd Hoffmann qxl->ssd.ds = surface; 2022c6c06853SGerd Hoffmann if (qxl->mode == QXL_MODE_VGA) { 2023c12aeb86SGerd Hoffmann qemu_spice_display_switch(&qxl->ssd, surface); 2024a19cbfb3SGerd Hoffmann } 2025a19cbfb3SGerd Hoffmann } 2026a19cbfb3SGerd Hoffmann 2027bc2ed970SGerd Hoffmann static void display_refresh(DisplayChangeListener *dcl) 2028a19cbfb3SGerd Hoffmann { 2029c6c06853SGerd Hoffmann PCIQXLDevice *qxl = container_of(dcl, PCIQXLDevice, ssd.dcl); 2030c6c06853SGerd Hoffmann 2031c6c06853SGerd Hoffmann if (qxl->mode == QXL_MODE_VGA) { 2032c6c06853SGerd Hoffmann qemu_spice_display_refresh(&qxl->ssd); 2033a19cbfb3SGerd Hoffmann } 2034a19cbfb3SGerd Hoffmann } 2035a19cbfb3SGerd Hoffmann 20367c20b4a3SGerd Hoffmann static DisplayChangeListenerOps display_listener_ops = { 20377c20b4a3SGerd Hoffmann .dpy_name = "spice/qxl", 2038a93a4a22SGerd Hoffmann .dpy_gfx_update = display_update, 2039c12aeb86SGerd Hoffmann .dpy_gfx_switch = display_switch, 2040a19cbfb3SGerd Hoffmann .dpy_refresh = display_refresh, 2041a19cbfb3SGerd Hoffmann }; 2042a19cbfb3SGerd Hoffmann 204313d1fd44SAlon Levy static void qxl_init_ramsize(PCIQXLDevice *qxl) 2044a974192cSGerd Hoffmann { 204513d1fd44SAlon Levy /* vga mode framebuffer / primary surface (bar 0, first part) */ 204613d1fd44SAlon Levy if (qxl->vgamem_size_mb < 8) { 204713d1fd44SAlon Levy qxl->vgamem_size_mb = 8; 204813d1fd44SAlon Levy } 2049876d5163SRadim Krčmář /* XXX: we round vgamem_size_mb up to a nearest power of two and it must be 2050876d5163SRadim Krčmář * less than vga_common_init()'s maximum on qxl->vga.vram_size (512 now). 2051876d5163SRadim Krčmář */ 2052876d5163SRadim Krčmář if (qxl->vgamem_size_mb > 256) { 2053876d5163SRadim Krčmář qxl->vgamem_size_mb = 256; 2054876d5163SRadim Krčmář } 2055f0353b0dSPhilippe Mathieu-Daudé qxl->vgamem_size = qxl->vgamem_size_mb * MiB; 205613d1fd44SAlon Levy 205713d1fd44SAlon Levy /* vga ram (bar 0, total) */ 2058017438eeSGerd Hoffmann if (qxl->ram_size_mb != -1) { 2059f0353b0dSPhilippe Mathieu-Daudé qxl->vga.vram_size = qxl->ram_size_mb * MiB; 2060017438eeSGerd Hoffmann } 206113d1fd44SAlon Levy if (qxl->vga.vram_size < qxl->vgamem_size * 2) { 206213d1fd44SAlon Levy qxl->vga.vram_size = qxl->vgamem_size * 2; 2063a974192cSGerd Hoffmann } 2064a974192cSGerd Hoffmann 20656f2b175aSGerd Hoffmann /* vram32 (surfaces, 32bit, bar 1) */ 20666f2b175aSGerd Hoffmann if (qxl->vram32_size_mb != -1) { 2067f0353b0dSPhilippe Mathieu-Daudé qxl->vram32_size = qxl->vram32_size_mb * MiB; 20686f2b175aSGerd Hoffmann } 20696f2b175aSGerd Hoffmann if (qxl->vram32_size < 4096) { 20706f2b175aSGerd Hoffmann qxl->vram32_size = 4096; 20716f2b175aSGerd Hoffmann } 20726f2b175aSGerd Hoffmann 20736f2b175aSGerd Hoffmann /* vram (surfaces, 64bit, bar 4+5) */ 2074017438eeSGerd Hoffmann if (qxl->vram_size_mb != -1) { 2075f0353b0dSPhilippe Mathieu-Daudé qxl->vram_size = (uint64_t)qxl->vram_size_mb * MiB; 2076017438eeSGerd Hoffmann } 20776f2b175aSGerd Hoffmann if (qxl->vram_size < qxl->vram32_size) { 20786f2b175aSGerd Hoffmann qxl->vram_size = qxl->vram32_size; 2079a974192cSGerd Hoffmann } 2080a974192cSGerd Hoffmann 20816f2b175aSGerd Hoffmann if (qxl->revision == 1) { 20826f2b175aSGerd Hoffmann qxl->vram32_size = 4096; 20836f2b175aSGerd Hoffmann qxl->vram_size = 4096; 20846f2b175aSGerd Hoffmann } 2085bb7443f6SRadim Krčmář qxl->vgamem_size = pow2ceil(qxl->vgamem_size); 2086bb7443f6SRadim Krčmář qxl->vga.vram_size = pow2ceil(qxl->vga.vram_size); 2087bb7443f6SRadim Krčmář qxl->vram32_size = pow2ceil(qxl->vram32_size); 2088bb7443f6SRadim Krčmář qxl->vram_size = pow2ceil(qxl->vram_size); 2089a974192cSGerd Hoffmann } 2090a974192cSGerd Hoffmann 2091042a24dbSMarkus Armbruster static void qxl_realize_common(PCIQXLDevice *qxl, Error **errp) 2092a19cbfb3SGerd Hoffmann { 2093a19cbfb3SGerd Hoffmann uint8_t* config = qxl->pci.config; 2094a19cbfb3SGerd Hoffmann uint32_t pci_device_rev; 2095a19cbfb3SGerd Hoffmann uint32_t io_size; 2096a19cbfb3SGerd Hoffmann 209747025a01SPaolo Bonzini qemu_spice_display_init_common(&qxl->ssd); 2098a19cbfb3SGerd Hoffmann qxl->mode = QXL_MODE_UNDEFINED; 2099a19cbfb3SGerd Hoffmann qxl->num_memslots = NUM_MEMSLOTS; 210014898cf6SGerd Hoffmann qemu_mutex_init(&qxl->track_lock); 21015ff4e36cSAlon Levy qemu_mutex_init(&qxl->async_lock); 21025ff4e36cSAlon Levy qxl->current_async = QXL_UNDEFINED_IO; 2103087e6a42SAlon Levy qxl->guest_bug = 0; 2104a19cbfb3SGerd Hoffmann 2105a19cbfb3SGerd Hoffmann switch (qxl->revision) { 2106a19cbfb3SGerd Hoffmann case 1: /* spice 0.4 -- qxl-1 */ 2107a19cbfb3SGerd Hoffmann pci_device_rev = QXL_REVISION_STABLE_V04; 21083f6297b9SUri Lublin io_size = 8; 2109a19cbfb3SGerd Hoffmann break; 2110a19cbfb3SGerd Hoffmann case 2: /* spice 0.6 -- qxl-2 */ 2111a19cbfb3SGerd Hoffmann pci_device_rev = QXL_REVISION_STABLE_V06; 21123f6297b9SUri Lublin io_size = 16; 2113a19cbfb3SGerd Hoffmann break; 21149197a7c8SGerd Hoffmann case 3: /* qxl-3 */ 2115020af1c4SAlon Levy pci_device_rev = QXL_REVISION_STABLE_V10; 2116020af1c4SAlon Levy io_size = 32; /* PCI region size must be pow2 */ 2117020af1c4SAlon Levy break; 2118020af1c4SAlon Levy case 4: /* qxl-4 */ 2119020af1c4SAlon Levy pci_device_rev = QXL_REVISION_STABLE_V12; 2120bb7443f6SRadim Krčmář io_size = pow2ceil(QXL_IO_RANGE_SIZE); 21219197a7c8SGerd Hoffmann break; 212236839d35SAlon Levy default: 2123042a24dbSMarkus Armbruster error_setg(errp, "Invalid revision %d for qxl device (max %d)", 212436839d35SAlon Levy qxl->revision, QXL_DEFAULT_REVISION); 2125042a24dbSMarkus Armbruster return; 2126a19cbfb3SGerd Hoffmann } 2127a19cbfb3SGerd Hoffmann 2128a19cbfb3SGerd Hoffmann pci_set_byte(&config[PCI_REVISION_ID], pci_device_rev); 2129a19cbfb3SGerd Hoffmann pci_set_byte(&config[PCI_INTERRUPT_PIN], 1); 2130a19cbfb3SGerd Hoffmann 2131a19cbfb3SGerd Hoffmann qxl->rom_size = qxl_rom_size(); 2132ce66d778SPeter Maydell memory_region_init_ram(&qxl->rom_bar, OBJECT(qxl), "qxl.vrom", 2133f8ed85acSMarkus Armbruster qxl->rom_size, &error_fatal); 2134a19cbfb3SGerd Hoffmann init_qxl_rom(qxl); 2135a19cbfb3SGerd Hoffmann init_qxl_ram(qxl); 2136a19cbfb3SGerd Hoffmann 2137ddd8fdc7SGerd Hoffmann qxl->guest_surfaces.cmds = g_new0(QXLPHYSICAL, qxl->ssd.num_surfaces); 2138ce66d778SPeter Maydell memory_region_init_ram(&qxl->vram_bar, OBJECT(qxl), "qxl.vram", 2139f8ed85acSMarkus Armbruster qxl->vram_size, &error_fatal); 21403eadad55SPaolo Bonzini memory_region_init_alias(&qxl->vram32_bar, OBJECT(qxl), "qxl.vram32", 21413eadad55SPaolo Bonzini &qxl->vram_bar, 0, qxl->vram32_size); 2142a19cbfb3SGerd Hoffmann 21433eadad55SPaolo Bonzini memory_region_init_io(&qxl->io_bar, OBJECT(qxl), &qxl_io_ops, qxl, 2144b1950430SAvi Kivity "qxl-ioports", io_size); 214560e94e43SGerd Hoffmann if (qxl->have_vga) { 2146b1950430SAvi Kivity vga_dirty_log_start(&qxl->vga); 2147b1950430SAvi Kivity } 2148bd8f2f5dSJan Kiszka memory_region_set_flush_coalesced(&qxl->io_bar); 2149a19cbfb3SGerd Hoffmann 2150a19cbfb3SGerd Hoffmann 2151e824b2ccSAvi Kivity pci_register_bar(&qxl->pci, QXL_IO_RANGE_INDEX, 2152b1950430SAvi Kivity PCI_BASE_ADDRESS_SPACE_IO, &qxl->io_bar); 2153a19cbfb3SGerd Hoffmann 2154e824b2ccSAvi Kivity pci_register_bar(&qxl->pci, QXL_ROM_RANGE_INDEX, 2155b1950430SAvi Kivity PCI_BASE_ADDRESS_SPACE_MEMORY, &qxl->rom_bar); 2156b1950430SAvi Kivity 2157e824b2ccSAvi Kivity pci_register_bar(&qxl->pci, QXL_RAM_RANGE_INDEX, 2158b1950430SAvi Kivity PCI_BASE_ADDRESS_SPACE_MEMORY, &qxl->vga.vram); 2159b1950430SAvi Kivity 2160e824b2ccSAvi Kivity pci_register_bar(&qxl->pci, QXL_VRAM_RANGE_INDEX, 21616f2b175aSGerd Hoffmann PCI_BASE_ADDRESS_SPACE_MEMORY, &qxl->vram32_bar); 21626f2b175aSGerd Hoffmann 21636f2b175aSGerd Hoffmann if (qxl->vram32_size < qxl->vram_size) { 21646f2b175aSGerd Hoffmann /* 21656f2b175aSGerd Hoffmann * Make the 64bit vram bar show up only in case it is 21666f2b175aSGerd Hoffmann * configured to be larger than the 32bit vram bar. 21676f2b175aSGerd Hoffmann */ 21686f2b175aSGerd Hoffmann pci_register_bar(&qxl->pci, QXL_VRAM64_RANGE_INDEX, 21696f2b175aSGerd Hoffmann PCI_BASE_ADDRESS_SPACE_MEMORY | 21706f2b175aSGerd Hoffmann PCI_BASE_ADDRESS_MEM_TYPE_64 | 21716f2b175aSGerd Hoffmann PCI_BASE_ADDRESS_MEM_PREFETCH, 21726f2b175aSGerd Hoffmann &qxl->vram_bar); 21736f2b175aSGerd Hoffmann } 21746f2b175aSGerd Hoffmann 21756f2b175aSGerd Hoffmann /* print pci bar details */ 2176f0353b0dSPhilippe Mathieu-Daudé dprint(qxl, 1, "ram/%s: %" PRId64 " MB [region 0]\n", 217760e94e43SGerd Hoffmann qxl->have_vga ? "pri" : "sec", qxl->vga.vram_size / MiB); 2178f0353b0dSPhilippe Mathieu-Daudé dprint(qxl, 1, "vram/32: %" PRIx64 " MB [region 1]\n", 2179f0353b0dSPhilippe Mathieu-Daudé qxl->vram32_size / MiB); 2180f0353b0dSPhilippe Mathieu-Daudé dprint(qxl, 1, "vram/64: %" PRIx64 " MB %s\n", 2181f0353b0dSPhilippe Mathieu-Daudé qxl->vram_size / MiB, 21826f2b175aSGerd Hoffmann qxl->vram32_size < qxl->vram_size ? "[region 4]" : "[unmapped]"); 2183a19cbfb3SGerd Hoffmann 2184a19cbfb3SGerd Hoffmann qxl->ssd.qxl.base.sif = &qxl_interface.base; 21859fa03286SGerd Hoffmann if (qemu_spice_add_display_interface(&qxl->ssd.qxl, qxl->vga.con) != 0) { 2186042a24dbSMarkus Armbruster error_setg(errp, "qxl interface %d.%d not supported by spice-server", 2187e25a0651SAlon Levy SPICE_INTERFACE_QXL_MAJOR, SPICE_INTERFACE_QXL_MINOR); 2188042a24dbSMarkus Armbruster return; 2189e25a0651SAlon Levy } 2190be812c0aSLukáš Hrázký 2191be812c0aSLukáš Hrázký #if SPICE_SERVER_VERSION >= 0x000e02 /* release 0.14.2 */ 2192be812c0aSLukáš Hrázký char device_address[256] = ""; 2193be812c0aSLukáš Hrázký if (qemu_spice_fill_device_address(qxl->vga.con, device_address, 256)) { 2194be812c0aSLukáš Hrázký spice_qxl_set_device_info(&qxl->ssd.qxl, 2195be812c0aSLukáš Hrázký device_address, 2196be812c0aSLukáš Hrázký 0, 2197be812c0aSLukáš Hrázký qxl->max_outputs); 2198be812c0aSLukáš Hrázký } 2199be812c0aSLukáš Hrázký #endif 2200be812c0aSLukáš Hrázký 2201a19cbfb3SGerd Hoffmann qemu_add_vm_change_state_handler(qxl_vm_change_state_handler, qxl); 2202a19cbfb3SGerd Hoffmann 22034a46c99cSGerd Hoffmann qxl->update_irq = qemu_bh_new(qxl_update_irq_bh, qxl); 2204a19cbfb3SGerd Hoffmann qxl_reset_state(qxl); 2205a19cbfb3SGerd Hoffmann 220681fb6f15SAlon Levy qxl->update_area_bh = qemu_bh_new(qxl_render_update_area_bh, qxl); 22070b2824e5SGerd Hoffmann qxl->ssd.cursor_bh = qemu_bh_new(qemu_spice_cursor_refresh_bh, &qxl->ssd); 2208a19cbfb3SGerd Hoffmann } 2209a19cbfb3SGerd Hoffmann 2210042a24dbSMarkus Armbruster static void qxl_realize_primary(PCIDevice *dev, Error **errp) 2211a19cbfb3SGerd Hoffmann { 2212c69f6c7dSGonglei PCIQXLDevice *qxl = PCI_QXL(dev); 2213a19cbfb3SGerd Hoffmann VGACommonState *vga = &qxl->vga; 2214042a24dbSMarkus Armbruster Error *local_err = NULL; 2215a19cbfb3SGerd Hoffmann 221613d1fd44SAlon Levy qxl_init_ramsize(qxl); 221754a85d46SGerd Hoffmann vga->vbe_size = qxl->vgamem_size; 2218f0353b0dSPhilippe Mathieu-Daudé vga->vram_size_mb = qxl->vga.vram_size / MiB; 22191fcfdc43SGerd Hoffmann vga_common_init(vga, OBJECT(dev)); 2220712f0cc7SPaolo Bonzini vga_init(vga, OBJECT(dev), 2221712f0cc7SPaolo Bonzini pci_address_space(dev), pci_address_space_io(dev), false); 2222848696bfSKirill Batuzov portio_list_init(&qxl->vga_port_list, OBJECT(dev), qxl_vga_portio_list, 2223db10ca90SPaolo Bonzini vga, "vga"); 2224848696bfSKirill Batuzov portio_list_set_flush_coalesced(&qxl->vga_port_list); 2225848696bfSKirill Batuzov portio_list_add(&qxl->vga_port_list, pci_address_space_io(dev), 0x3b0); 222660e94e43SGerd Hoffmann qxl->have_vga = true; 2227a19cbfb3SGerd Hoffmann 22285643706aSGerd Hoffmann vga->con = graphic_console_init(DEVICE(dev), 0, &qxl_ops, qxl); 222960e94e43SGerd Hoffmann qxl->id = qemu_console_get_index(vga->con); /* == channel_id */ 223060e94e43SGerd Hoffmann if (qxl->id != 0) { 223160e94e43SGerd Hoffmann error_setg(errp, "primary qxl-vga device must be console 0 " 223260e94e43SGerd Hoffmann "(first display device on the command line)"); 223360e94e43SGerd Hoffmann return; 223460e94e43SGerd Hoffmann } 2235a19cbfb3SGerd Hoffmann 2236042a24dbSMarkus Armbruster qxl_realize_common(qxl, &local_err); 2237042a24dbSMarkus Armbruster if (local_err) { 2238042a24dbSMarkus Armbruster error_propagate(errp, local_err); 2239042a24dbSMarkus Armbruster return; 2240bdd4df33SGerd Hoffmann } 2241bdd4df33SGerd Hoffmann 22427c20b4a3SGerd Hoffmann qxl->ssd.dcl.ops = &display_listener_ops; 2243284d1c6bSGerd Hoffmann qxl->ssd.dcl.con = vga->con; 22445209089fSGerd Hoffmann register_displaychangelistener(&qxl->ssd.dcl); 2245a19cbfb3SGerd Hoffmann } 2246a19cbfb3SGerd Hoffmann 2247042a24dbSMarkus Armbruster static void qxl_realize_secondary(PCIDevice *dev, Error **errp) 2248a19cbfb3SGerd Hoffmann { 2249c69f6c7dSGonglei PCIQXLDevice *qxl = PCI_QXL(dev); 2250a19cbfb3SGerd Hoffmann 225113d1fd44SAlon Levy qxl_init_ramsize(qxl); 2252ce66d778SPeter Maydell memory_region_init_ram(&qxl->vga.vram, OBJECT(dev), "qxl.vgavram", 2253f8ed85acSMarkus Armbruster qxl->vga.vram_size, &error_fatal); 2254b1950430SAvi Kivity qxl->vga.vram_ptr = memory_region_get_ram_ptr(&qxl->vga.vram); 22555643706aSGerd Hoffmann qxl->vga.con = graphic_console_init(DEVICE(dev), 0, &qxl_ops, qxl); 225660e94e43SGerd Hoffmann qxl->id = qemu_console_get_index(qxl->vga.con); /* == channel_id */ 2257a19cbfb3SGerd Hoffmann 2258042a24dbSMarkus Armbruster qxl_realize_common(qxl, errp); 2259a19cbfb3SGerd Hoffmann } 2260a19cbfb3SGerd Hoffmann 226144b1ff31SDr. David Alan Gilbert static int qxl_pre_save(void *opaque) 2262a19cbfb3SGerd Hoffmann { 2263a19cbfb3SGerd Hoffmann PCIQXLDevice* d = opaque; 2264a19cbfb3SGerd Hoffmann uint8_t *ram_start = d->vga.vram_ptr; 2265a19cbfb3SGerd Hoffmann 2266c480bb7dSAlon Levy trace_qxl_pre_save(d->id); 2267a19cbfb3SGerd Hoffmann if (d->last_release == NULL) { 2268a19cbfb3SGerd Hoffmann d->last_release_offset = 0; 2269a19cbfb3SGerd Hoffmann } else { 2270a19cbfb3SGerd Hoffmann d->last_release_offset = (uint8_t *)d->last_release - ram_start; 2271a19cbfb3SGerd Hoffmann } 2272a19cbfb3SGerd Hoffmann assert(d->last_release_offset < d->vga.vram_size); 227344b1ff31SDr. David Alan Gilbert 227444b1ff31SDr. David Alan Gilbert return 0; 2275a19cbfb3SGerd Hoffmann } 2276a19cbfb3SGerd Hoffmann 2277a19cbfb3SGerd Hoffmann static int qxl_pre_load(void *opaque) 2278a19cbfb3SGerd Hoffmann { 2279a19cbfb3SGerd Hoffmann PCIQXLDevice* d = opaque; 2280a19cbfb3SGerd Hoffmann 2281c480bb7dSAlon Levy trace_qxl_pre_load(d->id); 2282a19cbfb3SGerd Hoffmann qxl_hard_reset(d, 1); 2283a19cbfb3SGerd Hoffmann qxl_exit_vga_mode(d); 2284a19cbfb3SGerd Hoffmann return 0; 2285a19cbfb3SGerd Hoffmann } 2286a19cbfb3SGerd Hoffmann 228754825d2eSAlon Levy static void qxl_create_memslots(PCIQXLDevice *d) 228854825d2eSAlon Levy { 228954825d2eSAlon Levy int i; 229054825d2eSAlon Levy 229154825d2eSAlon Levy for (i = 0; i < NUM_MEMSLOTS; i++) { 229254825d2eSAlon Levy if (!d->guest_slots[i].active) { 229354825d2eSAlon Levy continue; 229454825d2eSAlon Levy } 229554825d2eSAlon Levy qxl_add_memslot(d, i, 0, QXL_SYNC); 229654825d2eSAlon Levy } 229754825d2eSAlon Levy } 229854825d2eSAlon Levy 2299a19cbfb3SGerd Hoffmann static int qxl_post_load(void *opaque, int version) 2300a19cbfb3SGerd Hoffmann { 2301a19cbfb3SGerd Hoffmann PCIQXLDevice* d = opaque; 2302a19cbfb3SGerd Hoffmann uint8_t *ram_start = d->vga.vram_ptr; 2303a19cbfb3SGerd Hoffmann QXLCommandExt *cmds; 230454825d2eSAlon Levy int in, out, newmode; 2305a19cbfb3SGerd Hoffmann 2306a19cbfb3SGerd Hoffmann assert(d->last_release_offset < d->vga.vram_size); 2307a19cbfb3SGerd Hoffmann if (d->last_release_offset == 0) { 2308a19cbfb3SGerd Hoffmann d->last_release = NULL; 2309a19cbfb3SGerd Hoffmann } else { 2310a19cbfb3SGerd Hoffmann d->last_release = (QXLReleaseInfo *)(ram_start + d->last_release_offset); 2311a19cbfb3SGerd Hoffmann } 2312a19cbfb3SGerd Hoffmann 2313a19cbfb3SGerd Hoffmann d->modes = (QXLModes*)((uint8_t*)d->rom + d->rom->modes_offset); 2314a19cbfb3SGerd Hoffmann 2315c480bb7dSAlon Levy trace_qxl_post_load(d->id, qxl_mode_to_string(d->mode)); 2316a19cbfb3SGerd Hoffmann newmode = d->mode; 2317a19cbfb3SGerd Hoffmann d->mode = QXL_MODE_UNDEFINED; 231854825d2eSAlon Levy 2319a19cbfb3SGerd Hoffmann switch (newmode) { 2320a19cbfb3SGerd Hoffmann case QXL_MODE_UNDEFINED: 2321fa98efe9SYonit Halperin qxl_create_memslots(d); 2322a19cbfb3SGerd Hoffmann break; 2323a19cbfb3SGerd Hoffmann case QXL_MODE_VGA: 232454825d2eSAlon Levy qxl_create_memslots(d); 2325a19cbfb3SGerd Hoffmann qxl_enter_vga_mode(d); 2326a19cbfb3SGerd Hoffmann break; 2327a19cbfb3SGerd Hoffmann case QXL_MODE_NATIVE: 232854825d2eSAlon Levy qxl_create_memslots(d); 23295ff4e36cSAlon Levy qxl_create_guest_primary(d, 1, QXL_SYNC); 2330a19cbfb3SGerd Hoffmann 2331a19cbfb3SGerd Hoffmann /* replay surface-create and cursor-set commands */ 23329de68637SMarkus Armbruster cmds = g_new0(QXLCommandExt, d->ssd.num_surfaces + 1); 2333ddd8fdc7SGerd Hoffmann for (in = 0, out = 0; in < d->ssd.num_surfaces; in++) { 2334a19cbfb3SGerd Hoffmann if (d->guest_surfaces.cmds[in] == 0) { 2335a19cbfb3SGerd Hoffmann continue; 2336a19cbfb3SGerd Hoffmann } 2337a19cbfb3SGerd Hoffmann cmds[out].cmd.data = d->guest_surfaces.cmds[in]; 2338a19cbfb3SGerd Hoffmann cmds[out].cmd.type = QXL_CMD_SURFACE; 2339a19cbfb3SGerd Hoffmann cmds[out].group_id = MEMSLOT_GROUP_GUEST; 2340a19cbfb3SGerd Hoffmann out++; 2341a19cbfb3SGerd Hoffmann } 234230f6da66SYonit Halperin if (d->guest_cursor) { 2343a19cbfb3SGerd Hoffmann cmds[out].cmd.data = d->guest_cursor; 2344a19cbfb3SGerd Hoffmann cmds[out].cmd.type = QXL_CMD_CURSOR; 2345a19cbfb3SGerd Hoffmann cmds[out].group_id = MEMSLOT_GROUP_GUEST; 2346a19cbfb3SGerd Hoffmann out++; 234730f6da66SYonit Halperin } 2348aee32bf3SGerd Hoffmann qxl_spice_loadvm_commands(d, cmds, out); 23497267c094SAnthony Liguori g_free(cmds); 2350020af1c4SAlon Levy if (d->guest_monitors_config) { 2351020af1c4SAlon Levy qxl_spice_monitors_config_async(d, 1); 2352020af1c4SAlon Levy } 2353a19cbfb3SGerd Hoffmann break; 2354a19cbfb3SGerd Hoffmann case QXL_MODE_COMPAT: 235554825d2eSAlon Levy /* note: no need to call qxl_create_memslots, qxl_set_mode 235654825d2eSAlon Levy * creates the mem slot. */ 2357a19cbfb3SGerd Hoffmann qxl_set_mode(d, d->shadow_rom.mode, 1); 2358a19cbfb3SGerd Hoffmann break; 2359a19cbfb3SGerd Hoffmann } 2360a19cbfb3SGerd Hoffmann return 0; 2361a19cbfb3SGerd Hoffmann } 2362a19cbfb3SGerd Hoffmann 2363b67737a6SGerd Hoffmann #define QXL_SAVE_VERSION 21 2364a19cbfb3SGerd Hoffmann 2365020af1c4SAlon Levy static bool qxl_monitors_config_needed(void *opaque) 2366020af1c4SAlon Levy { 2367020af1c4SAlon Levy PCIQXLDevice *qxl = opaque; 2368020af1c4SAlon Levy 2369020af1c4SAlon Levy return qxl->guest_monitors_config != 0; 2370020af1c4SAlon Levy } 2371020af1c4SAlon Levy 2372020af1c4SAlon Levy 2373a19cbfb3SGerd Hoffmann static VMStateDescription qxl_memslot = { 2374a19cbfb3SGerd Hoffmann .name = "qxl-memslot", 2375a19cbfb3SGerd Hoffmann .version_id = QXL_SAVE_VERSION, 2376a19cbfb3SGerd Hoffmann .minimum_version_id = QXL_SAVE_VERSION, 2377a19cbfb3SGerd Hoffmann .fields = (VMStateField[]) { 2378a19cbfb3SGerd Hoffmann VMSTATE_UINT64(slot.mem_start, struct guest_slots), 2379a19cbfb3SGerd Hoffmann VMSTATE_UINT64(slot.mem_end, struct guest_slots), 2380a19cbfb3SGerd Hoffmann VMSTATE_UINT32(active, struct guest_slots), 2381a19cbfb3SGerd Hoffmann VMSTATE_END_OF_LIST() 2382a19cbfb3SGerd Hoffmann } 2383a19cbfb3SGerd Hoffmann }; 2384a19cbfb3SGerd Hoffmann 2385a19cbfb3SGerd Hoffmann static VMStateDescription qxl_surface = { 2386a19cbfb3SGerd Hoffmann .name = "qxl-surface", 2387a19cbfb3SGerd Hoffmann .version_id = QXL_SAVE_VERSION, 2388a19cbfb3SGerd Hoffmann .minimum_version_id = QXL_SAVE_VERSION, 2389a19cbfb3SGerd Hoffmann .fields = (VMStateField[]) { 2390a19cbfb3SGerd Hoffmann VMSTATE_UINT32(width, QXLSurfaceCreate), 2391a19cbfb3SGerd Hoffmann VMSTATE_UINT32(height, QXLSurfaceCreate), 2392a19cbfb3SGerd Hoffmann VMSTATE_INT32(stride, QXLSurfaceCreate), 2393a19cbfb3SGerd Hoffmann VMSTATE_UINT32(format, QXLSurfaceCreate), 2394a19cbfb3SGerd Hoffmann VMSTATE_UINT32(position, QXLSurfaceCreate), 2395a19cbfb3SGerd Hoffmann VMSTATE_UINT32(mouse_mode, QXLSurfaceCreate), 2396a19cbfb3SGerd Hoffmann VMSTATE_UINT32(flags, QXLSurfaceCreate), 2397a19cbfb3SGerd Hoffmann VMSTATE_UINT32(type, QXLSurfaceCreate), 2398a19cbfb3SGerd Hoffmann VMSTATE_UINT64(mem, QXLSurfaceCreate), 2399a19cbfb3SGerd Hoffmann VMSTATE_END_OF_LIST() 2400a19cbfb3SGerd Hoffmann } 2401a19cbfb3SGerd Hoffmann }; 2402a19cbfb3SGerd Hoffmann 2403020af1c4SAlon Levy static VMStateDescription qxl_vmstate_monitors_config = { 2404020af1c4SAlon Levy .name = "qxl/monitors-config", 2405020af1c4SAlon Levy .version_id = 1, 2406020af1c4SAlon Levy .minimum_version_id = 1, 24075cd8cadaSJuan Quintela .needed = qxl_monitors_config_needed, 2408020af1c4SAlon Levy .fields = (VMStateField[]) { 2409020af1c4SAlon Levy VMSTATE_UINT64(guest_monitors_config, PCIQXLDevice), 2410020af1c4SAlon Levy VMSTATE_END_OF_LIST() 2411020af1c4SAlon Levy }, 2412020af1c4SAlon Levy }; 2413020af1c4SAlon Levy 2414a19cbfb3SGerd Hoffmann static VMStateDescription qxl_vmstate = { 2415a19cbfb3SGerd Hoffmann .name = "qxl", 2416a19cbfb3SGerd Hoffmann .version_id = QXL_SAVE_VERSION, 2417a19cbfb3SGerd Hoffmann .minimum_version_id = QXL_SAVE_VERSION, 2418a19cbfb3SGerd Hoffmann .pre_save = qxl_pre_save, 2419a19cbfb3SGerd Hoffmann .pre_load = qxl_pre_load, 2420a19cbfb3SGerd Hoffmann .post_load = qxl_post_load, 2421a19cbfb3SGerd Hoffmann .fields = (VMStateField[]) { 2422a19cbfb3SGerd Hoffmann VMSTATE_PCI_DEVICE(pci, PCIQXLDevice), 2423a19cbfb3SGerd Hoffmann VMSTATE_STRUCT(vga, PCIQXLDevice, 0, vmstate_vga_common, VGACommonState), 2424a19cbfb3SGerd Hoffmann VMSTATE_UINT32(shadow_rom.mode, PCIQXLDevice), 2425a19cbfb3SGerd Hoffmann VMSTATE_UINT32(num_free_res, PCIQXLDevice), 2426a19cbfb3SGerd Hoffmann VMSTATE_UINT32(last_release_offset, PCIQXLDevice), 2427a19cbfb3SGerd Hoffmann VMSTATE_UINT32(mode, PCIQXLDevice), 2428a19cbfb3SGerd Hoffmann VMSTATE_UINT32(ssd.unique, PCIQXLDevice), 2429d2164ad3SHalil Pasic VMSTATE_INT32_EQUAL(num_memslots, PCIQXLDevice, NULL), 2430b67737a6SGerd Hoffmann VMSTATE_STRUCT_ARRAY(guest_slots, PCIQXLDevice, NUM_MEMSLOTS, 0, 2431b67737a6SGerd Hoffmann qxl_memslot, struct guest_slots), 2432b67737a6SGerd Hoffmann VMSTATE_STRUCT(guest_primary.surface, PCIQXLDevice, 0, 2433b67737a6SGerd Hoffmann qxl_surface, QXLSurfaceCreate), 2434d2164ad3SHalil Pasic VMSTATE_INT32_EQUAL(ssd.num_surfaces, PCIQXLDevice, NULL), 2435ddd8fdc7SGerd Hoffmann VMSTATE_VARRAY_INT32(guest_surfaces.cmds, PCIQXLDevice, 2436ddd8fdc7SGerd Hoffmann ssd.num_surfaces, 0, 2437b67737a6SGerd Hoffmann vmstate_info_uint64, uint64_t), 2438b67737a6SGerd Hoffmann VMSTATE_UINT64(guest_cursor, PCIQXLDevice), 2439a19cbfb3SGerd Hoffmann VMSTATE_END_OF_LIST() 2440a19cbfb3SGerd Hoffmann }, 24415cd8cadaSJuan Quintela .subsections = (const VMStateDescription*[]) { 24425cd8cadaSJuan Quintela &qxl_vmstate_monitors_config, 24435cd8cadaSJuan Quintela NULL 2444020af1c4SAlon Levy } 2445a19cbfb3SGerd Hoffmann }; 2446a19cbfb3SGerd Hoffmann 244778e60ba5SGerd Hoffmann static Property qxl_properties[] = { 2448f0353b0dSPhilippe Mathieu-Daudé DEFINE_PROP_UINT32("ram_size", PCIQXLDevice, vga.vram_size, 64 * MiB), 2449f0353b0dSPhilippe Mathieu-Daudé DEFINE_PROP_UINT64("vram_size", PCIQXLDevice, vram32_size, 64 * MiB), 245078e60ba5SGerd Hoffmann DEFINE_PROP_UINT32("revision", PCIQXLDevice, revision, 245178e60ba5SGerd Hoffmann QXL_DEFAULT_REVISION), 245278e60ba5SGerd Hoffmann DEFINE_PROP_UINT32("debug", PCIQXLDevice, debug, 0), 245378e60ba5SGerd Hoffmann DEFINE_PROP_UINT32("guestdebug", PCIQXLDevice, guestdebug, 0), 245478e60ba5SGerd Hoffmann DEFINE_PROP_UINT32("cmdlog", PCIQXLDevice, cmdlog, 0), 2455017438eeSGerd Hoffmann DEFINE_PROP_UINT32("ram_size_mb", PCIQXLDevice, ram_size_mb, -1), 245679ce3567SAlon Levy DEFINE_PROP_UINT32("vram_size_mb", PCIQXLDevice, vram32_size_mb, -1), 245779ce3567SAlon Levy DEFINE_PROP_UINT32("vram64_size_mb", PCIQXLDevice, vram_size_mb, -1), 24589e56edcfSGerd Hoffmann DEFINE_PROP_UINT32("vgamem_mb", PCIQXLDevice, vgamem_size_mb, 16), 2459ddd8fdc7SGerd Hoffmann DEFINE_PROP_INT32("surfaces", PCIQXLDevice, ssd.num_surfaces, 1024), 2460567161fdSFrediano Ziglio #if SPICE_SERVER_VERSION >= 0x000c06 /* release 0.12.6 */ 2461567161fdSFrediano Ziglio DEFINE_PROP_UINT16("max_outputs", PCIQXLDevice, max_outputs, 0), 2462567161fdSFrediano Ziglio #endif 24636f663d7bSGerd Hoffmann DEFINE_PROP_UINT32("xres", PCIQXLDevice, xres, 0), 24646f663d7bSGerd Hoffmann DEFINE_PROP_UINT32("yres", PCIQXLDevice, yres, 0), 24651fcfdc43SGerd Hoffmann DEFINE_PROP_BOOL("global-vmstate", PCIQXLDevice, vga.global_vmstate, false), 246678e60ba5SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 246778e60ba5SGerd Hoffmann }; 246878e60ba5SGerd Hoffmann 2469c69f6c7dSGonglei static void qxl_pci_class_init(ObjectClass *klass, void *data) 2470c69f6c7dSGonglei { 2471c69f6c7dSGonglei DeviceClass *dc = DEVICE_CLASS(klass); 2472c69f6c7dSGonglei PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 2473c69f6c7dSGonglei 2474c69f6c7dSGonglei k->vendor_id = REDHAT_PCI_VENDOR_ID; 2475c69f6c7dSGonglei k->device_id = QXL_DEVICE_ID_STABLE; 2476c69f6c7dSGonglei set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories); 2477c69f6c7dSGonglei dc->reset = qxl_reset_handler; 2478c69f6c7dSGonglei dc->vmsd = &qxl_vmstate; 2479c69f6c7dSGonglei dc->props = qxl_properties; 2480c69f6c7dSGonglei } 2481c69f6c7dSGonglei 2482c69f6c7dSGonglei static const TypeInfo qxl_pci_type_info = { 2483c69f6c7dSGonglei .name = TYPE_PCI_QXL, 2484c69f6c7dSGonglei .parent = TYPE_PCI_DEVICE, 2485c69f6c7dSGonglei .instance_size = sizeof(PCIQXLDevice), 2486c69f6c7dSGonglei .abstract = true, 2487c69f6c7dSGonglei .class_init = qxl_pci_class_init, 2488fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 2489fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 2490fd3b02c8SEduardo Habkost { }, 2491fd3b02c8SEduardo Habkost }, 2492c69f6c7dSGonglei }; 2493c69f6c7dSGonglei 249440021f08SAnthony Liguori static void qxl_primary_class_init(ObjectClass *klass, void *data) 249540021f08SAnthony Liguori { 249639bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 249740021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 249840021f08SAnthony Liguori 2499042a24dbSMarkus Armbruster k->realize = qxl_realize_primary; 250040021f08SAnthony Liguori k->romfile = "vgabios-qxl.bin"; 250140021f08SAnthony Liguori k->class_id = PCI_CLASS_DISPLAY_VGA; 250239bffca2SAnthony Liguori dc->desc = "Spice QXL GPU (primary, vga compatible)"; 25032897ae02SIgor Mammedov dc->hotpluggable = false; 250440021f08SAnthony Liguori } 250540021f08SAnthony Liguori 25068c43a6f0SAndreas Färber static const TypeInfo qxl_primary_info = { 250740021f08SAnthony Liguori .name = "qxl-vga", 2508c69f6c7dSGonglei .parent = TYPE_PCI_QXL, 250940021f08SAnthony Liguori .class_init = qxl_primary_class_init, 2510a19cbfb3SGerd Hoffmann }; 2511a19cbfb3SGerd Hoffmann 251240021f08SAnthony Liguori static void qxl_secondary_class_init(ObjectClass *klass, void *data) 251340021f08SAnthony Liguori { 251439bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 251540021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 251640021f08SAnthony Liguori 2517042a24dbSMarkus Armbruster k->realize = qxl_realize_secondary; 251840021f08SAnthony Liguori k->class_id = PCI_CLASS_DISPLAY_OTHER; 251939bffca2SAnthony Liguori dc->desc = "Spice QXL GPU (secondary)"; 252040021f08SAnthony Liguori } 252140021f08SAnthony Liguori 25228c43a6f0SAndreas Färber static const TypeInfo qxl_secondary_info = { 252340021f08SAnthony Liguori .name = "qxl", 2524c69f6c7dSGonglei .parent = TYPE_PCI_QXL, 252540021f08SAnthony Liguori .class_init = qxl_secondary_class_init, 2526a19cbfb3SGerd Hoffmann }; 2527a19cbfb3SGerd Hoffmann 252883f7d43aSAndreas Färber static void qxl_register_types(void) 2529a19cbfb3SGerd Hoffmann { 2530c69f6c7dSGonglei type_register_static(&qxl_pci_type_info); 253139bffca2SAnthony Liguori type_register_static(&qxl_primary_info); 253239bffca2SAnthony Liguori type_register_static(&qxl_secondary_info); 2533a19cbfb3SGerd Hoffmann } 2534a19cbfb3SGerd Hoffmann 253583f7d43aSAndreas Färber type_init(qxl_register_types) 2536